Searched refs:regGCVM_L2_CNTL2 (Results 1 – 10 of 10) sorted by relevance
| /linux/drivers/gpu/drm/amd/amdgpu/ |
| H A D | imu_v11_0.c | 228 IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCVM_L2_CNTL2, 0x00000003, 0xe0000000), 311 IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCVM_L2_CNTL2, 0x00000003, 0xe0000000),
|
| H A D | imu_v11_0_3.c | 84 IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCVM_L2_CNTL2, 0x00000003, 0xe0000000),
|
| H A D | gfxhub_v3_0_3.c | 233 tmp = RREG32_SOC15(GC, 0, regGCVM_L2_CNTL2); in gfxhub_v3_0_3_init_cache_regs() 236 WREG32_SOC15(GC, 0, regGCVM_L2_CNTL2, tmp); in gfxhub_v3_0_3_init_cache_regs()
|
| H A D | gfxhub_v11_5_0.c | 231 tmp = RREG32_SOC15(GC, 0, regGCVM_L2_CNTL2); in gfxhub_v11_5_0_init_cache_regs() 234 WREG32_SOC15(GC, 0, regGCVM_L2_CNTL2, tmp); in gfxhub_v11_5_0_init_cache_regs()
|
| H A D | gfxhub_v3_0.c | 228 tmp = RREG32_SOC15(GC, 0, regGCVM_L2_CNTL2); in gfxhub_v3_0_init_cache_regs() 231 WREG32_SOC15(GC, 0, regGCVM_L2_CNTL2, tmp); in gfxhub_v3_0_init_cache_regs()
|
| H A D | gfxhub_v12_0.c | 236 tmp = RREG32_SOC15(GC, 0, regGCVM_L2_CNTL2); in gfxhub_v12_0_init_cache_regs() 239 WREG32_SOC15(GC, 0, regGCVM_L2_CNTL2, tmp); in gfxhub_v12_0_init_cache_regs()
|
| H A D | imu_v12_0.c | 248 IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGCVM_L2_CNTL2, 0x00000003, 0x1c0000),
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/gc/ |
| H A D | gc_12_0_0_offset.h | 2768 #define regGCVM_L2_CNTL2 … macro
|
| H A D | gc_11_0_3_offset.h | 2874 #define regGCVM_L2_CNTL2 … macro
|
| H A D | gc_11_0_0_offset.h | 2732 #define regGCVM_L2_CNTL2 … macro
|