Home
last modified time | relevance | path

Searched refs:regGB_ADDR_CONFIG (Results 1 – 10 of 10) sorted by relevance

/linux/drivers/gpu/drm/amd/amdgpu/
H A Dimu_v11_0_3.c91 IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGB_ADDR_CONFIG, 0x00000444, 0xe0000000),
94 IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGB_ADDR_CONFIG, 0x00000244, 0xe0000000),
H A Dsoc21.c306 { SOC15_REG_ENTRY(GC, 0, regGB_ADDR_CONFIG)},
333 if (reg_offset == SOC15_REG_OFFSET(GC, 0, regGB_ADDR_CONFIG) && adev->gfx.config.gb_addr_config) in soc21_get_register_value()
H A Dimu_v12_0.c225 IMU_RLC_RAM_GOLDEN_VALUE(GC, 0, regGB_ADDR_CONFIG, 0x08200545, 0x1c0000),
H A Dgfx_v12_0.c3546 gb_addr_config = RREG32_SOC15(GC, 0, regGB_ADDR_CONFIG); in get_gb_addr_config()
/linux/drivers/gpu/drm/amd/display/amdgpu_dm/
H A Damdgpu_dm_plane.c647 gb_addr_config = RREG32_SOC15(GC, 0, regGB_ADDR_CONFIG); in amdgpu_dm_plane_add_gfx11_modifiers()
/linux/drivers/gpu/drm/amd/include/asic_reg/gc/
H A Dgc_9_4_3_offset.h1048 #define regGB_ADDR_CONFIG macro
H A Dgc_9_4_2_offset.h4760 #define regGB_ADDR_CONFIG macro
H A Dgc_12_0_0_offset.h7589 #define regGB_ADDR_CONFIG macro
H A Dgc_11_0_3_offset.h2498 #define regGB_ADDR_CONFIG macro
H A Dgc_11_0_0_offset.h2390 #define regGB_ADDR_CONFIG macro