Home
last modified time | relevance | path

Searched refs:dispclk_mhz (Results 1 – 25 of 47) sorted by relevance

12

/linux/drivers/gpu/drm/amd/display/dc/dml/dcn31/
H A Ddcn31_fpu.c125 .dispclk_mhz = 1200.0,
134 .dispclk_mhz = 1200.0,
143 .dispclk_mhz = 1200.0,
152 .dispclk_mhz = 1200.0,
161 .dispclk_mhz = 1200.0,
369 .dispclk_mhz = 556.0,
378 .dispclk_mhz = 625.0,
387 .dispclk_mhz = 625.0,
396 .dispclk_mhz = 1112.0,
405 .dispclk_mhz = 1250.0,
[all …]
/linux/drivers/gpu/drm/amd/display/dc/dml/dcn301/
H A Ddcn301_fpu.c122 .dispclk_mhz = 1015.0,
134 .dispclk_mhz = 1015.0,
146 .dispclk_mhz = 1015.0,
158 .dispclk_mhz = 1015.0,
170 .dispclk_mhz = 1015.0,
356 s[i].dispclk_mhz = dcn3_01_soc.clock_limits[closest_clk_lvl].dispclk_mhz; in dcn301_fpu_update_bw_bounding_box()
457 …pipes[pipe_idx].clks_cfg.dispclk_mhz = get_dispclk_calculated(&context->bw_ctx.dml, pipes, pipe_cn… in dcn301_fpu_calculate_wm_and_dlg()
461 pipes[pipe_idx].clks_cfg.dispclk_mhz = context->bw_ctx.dml.soc.clock_limits[0].dispclk_mhz; in dcn301_fpu_calculate_wm_and_dlg()
464 if (dc->debug.min_disp_clk_khz > pipes[pipe_idx].clks_cfg.dispclk_mhz * 1000) in dcn301_fpu_calculate_wm_and_dlg()
465 pipes[pipe_idx].clks_cfg.dispclk_mhz = dc->debug.min_disp_clk_khz / 1000.0; in dcn301_fpu_calculate_wm_and_dlg()
/linux/drivers/gpu/drm/amd/display/dc/dml/dcn321/
H A Ddcn321_fpu.c111 .dispclk_mhz = 1720.0,
338 if (max_clk_limit->dispclk_mhz != 0) in override_max_clk_values()
339 curr_clk_limit->dispclk_mhz = max_clk_limit->dispclk_mhz; in override_max_clk_values()
371 if (bw_params->clk_table.entries[i].dispclk_mhz > max_clk_data.dispclk_mhz) in build_synthetic_soc_states()
372 max_clk_data.dispclk_mhz = bw_params->clk_table.entries[i].dispclk_mhz; in build_synthetic_soc_states()
410 if (!max_clk_data.dcfclk_mhz || !max_clk_data.dispclk_mhz || !max_clk_data.dtbclk_mhz) in build_synthetic_soc_states()
414 max_clk_data.dppclk_mhz = max_clk_data.dispclk_mhz; in build_synthetic_soc_states()
425 entry.dispclk_mhz = max_clk_data.dispclk_mhz; in build_synthetic_soc_states()
426 entry.dscclk_mhz = max_clk_data.dispclk_mhz / 3; in build_synthetic_soc_states()
724 if (bw_params->clk_table.entries[i].dispclk_mhz > max_dispclk_mhz) in dcn321_update_bw_bounding_box_fpu()
[all …]
/linux/drivers/gpu/drm/amd/display/dc/dml/dcn314/
H A Ddcn314_fpu.c106 .dispclk_mhz = 1200.0,
115 .dispclk_mhz = 1200.0,
124 .dispclk_mhz = 1200.0,
133 .dispclk_mhz = 1200.0,
142 .dispclk_mhz = 1200.0,
209 if (clk_table->entries[i].dispclk_mhz > max_dispclk_mhz) in dcn314_update_bw_bounding_box_fpu()
210 max_dispclk_mhz = clk_table->entries[i].dispclk_mhz; in dcn314_update_bw_bounding_box_fpu()
244 clock_limits[i].dispclk_mhz = max_dispclk_mhz ? max_dispclk_mhz : in dcn314_update_bw_bounding_box_fpu()
245 dcn3_14_soc.clock_limits[closest_clk_lvl].dispclk_mhz; in dcn314_update_bw_bounding_box_fpu()
/linux/drivers/gpu/drm/amd/display/dc/dml/dcn35/
H A Ddcn35_fpu.c122 .dispclk_mhz = 1200.0,
131 .dispclk_mhz = 1200.0,
140 .dispclk_mhz = 1200.0,
149 .dispclk_mhz = 1200.0,
158 .dispclk_mhz = 1200.0,
248 if (clk_table->entries[i].dispclk_mhz > max_dispclk_mhz) in dcn35_update_bw_bounding_box_fpu()
249 max_dispclk_mhz = clk_table->entries[i].dispclk_mhz; in dcn35_update_bw_bounding_box_fpu()
293 clock_limits[i].dispclk_mhz = max_dispclk_mhz ? in dcn35_update_bw_bounding_box_fpu()
295 dcn3_5_soc.clock_limits[closest_clk_lvl].dispclk_mhz; in dcn35_update_bw_bounding_box_fpu()
362 dc->dml2_options.bbox_overrides.clks_table.clk_entries[i].dispclk_mhz = in dcn35_update_bw_bounding_box_fpu()
[all …]
/linux/drivers/gpu/drm/amd/display/dc/dml/dcn20/
H A Ddcn20_fpu.c228 .dispclk_mhz = 513.0,
239 .dispclk_mhz = 642.0,
250 .dispclk_mhz = 734.0,
261 .dispclk_mhz = 1100.0,
272 .dispclk_mhz = 1284.0,
284 .dispclk_mhz = 1284.0,
339 .dispclk_mhz = 513.0,
350 .dispclk_mhz = 642.0,
361 .dispclk_mhz = 734.0,
372 .dispclk_mhz = 1100.0,
[all …]
/linux/drivers/gpu/drm/amd/display/dc/dml/dcn302/
H A Ddcn302_fpu.c117 .dispclk_mhz = 562.0,
226 if (bw_params->clk_table.entries[i].dispclk_mhz > max_dispclk_mhz) in dcn302_fpu_update_bw_bounding_box()
227 max_dispclk_mhz = bw_params->clk_table.entries[i].dispclk_mhz; in dcn302_fpu_update_bw_bounding_box()
236 max_dispclk_mhz = dcn3_02_soc.clock_limits[0].dispclk_mhz; in dcn302_fpu_update_bw_bounding_box()
325 dcn3_02_soc.clock_limits[i].dispclk_mhz = max_dispclk_mhz; in dcn302_fpu_update_bw_bounding_box()
/linux/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn315/
H A Ddcn315_clk_mgr.c259 .dispclk_mhz = 640,
267 .dispclk_mhz = 739,
275 .dispclk_mhz = 960,
283 .dispclk_mhz = 1200,
291 .dispclk_mhz = 1372,
516 bw_params->clk_table.entries[i].dispclk_mhz = clock_table->DispClocks[i]; in dcn315_clk_mgr_helper_populate_bw_params()
532 …bw_params->clk_table.entries[i-1].dispclk_mhz = clock_table->DispClocks[clock_table->NumDispClkLev… in dcn315_clk_mgr_helper_populate_bw_params()
550 if (!bw_params->clk_table.entries[i].dispclk_mhz) in dcn315_clk_mgr_helper_populate_bw_params()
551 bw_params->clk_table.entries[i].dispclk_mhz = def_max.dispclk_mhz; in dcn315_clk_mgr_helper_populate_bw_params()
/linux/drivers/gpu/drm/amd/display/dc/dml/dcn303/
H A Ddcn303_fpu.c116 .dispclk_mhz = 562.0,
222 if (bw_params->clk_table.entries[i].dispclk_mhz > max_dispclk_mhz) in dcn303_fpu_update_bw_bounding_box()
223 max_dispclk_mhz = bw_params->clk_table.entries[i].dispclk_mhz; in dcn303_fpu_update_bw_bounding_box()
232 max_dispclk_mhz = dcn3_03_soc.clock_limits[0].dispclk_mhz; in dcn303_fpu_update_bw_bounding_box()
331 dcn3_03_soc.clock_limits[i].dispclk_mhz = max_dispclk_mhz; in dcn303_fpu_update_bw_bounding_box()
/linux/drivers/gpu/drm/amd/display/dc/dml/dcn32/
H A Ddcn32_fpu.c132 .dispclk_mhz = 2150.0,
1778 …ctx.bw.dcn.clk.max_supported_dispclk_khz = context->bw_ctx.dml.soc.clock_limits[vlevel].dispclk_mhz in dcn32_calculate_dlg_params()
2593 …pipes[pipe_idx].clks_cfg.dispclk_mhz = get_dispclk_calculated(&context->bw_ctx.dml, pipes, pipe_cn… in dcn32_calculate_wm_and_dlg_fpu()
2597 pipes[pipe_idx].clks_cfg.dispclk_mhz = context->bw_ctx.dml.soc.clock_limits[0].dispclk_mhz; in dcn32_calculate_wm_and_dlg_fpu()
2600 if (dc->debug.min_disp_clk_khz > pipes[pipe_idx].clks_cfg.dispclk_mhz * 1000) in dcn32_calculate_wm_and_dlg_fpu()
2601 pipes[pipe_idx].clks_cfg.dispclk_mhz = dc->debug.min_disp_clk_khz / 1000.0; in dcn32_calculate_wm_and_dlg_fpu()
2677 if (bw_params->clk_table.entries[i].dispclk_mhz > max_dispclk_mhz) in dcn32_patch_dpm_table()
2678 max_dispclk_mhz = bw_params->clk_table.entries[i].dispclk_mhz; in dcn32_patch_dpm_table()
2696 bw_params->clk_table.entries[0].dispclk_mhz = dcn3_2_soc.clock_limits[0].dispclk_mhz; in dcn32_patch_dpm_table()
2790 if (max_clk_limit->dispclk_mhz != 0) in override_max_clk_values()
[all …]
/linux/drivers/gpu/drm/amd/display/dc/dml/dcn30/
H A Ddcn30_fpu.c129 .dispclk_mhz = 562.0,
557 …pipes[pipe_idx].clks_cfg.dispclk_mhz = get_dispclk_calculated(&context->bw_ctx.dml, pipes, pipe_cn… in dcn30_fpu_calculate_wm_and_dlg()
561 pipes[pipe_idx].clks_cfg.dispclk_mhz = context->bw_ctx.dml.soc.clock_limits[0].dispclk_mhz; in dcn30_fpu_calculate_wm_and_dlg()
564 if (dc->debug.min_disp_clk_khz > pipes[pipe_idx].clks_cfg.dispclk_mhz * 1000) in dcn30_fpu_calculate_wm_and_dlg()
565 pipes[pipe_idx].clks_cfg.dispclk_mhz = dc->debug.min_disp_clk_khz / 1000.0; in dcn30_fpu_calculate_wm_and_dlg()
612 dcn30_bb_max_clk->max_dispclk_mhz = dcn3_0_soc.clock_limits[0].dispclk_mhz; in dcn30_fpu_update_max_clk()
663 dcn3_0_soc.clock_limits[i].dispclk_mhz = dcn30_bb_max_clk->max_dispclk_mhz; in dcn30_fpu_update_bw_bounding_box()
/linux/drivers/gpu/drm/amd/display/dc/dml/dcn401/
H A Ddcn401_fpu.c230 if (dc->clk_mgr->bw_params->clk_table.entries[i].dispclk_mhz) { in dcn401_update_bw_bounding_box_fpu()
231 dc->dml2_options.bbox_overrides.clks_table.clk_entries[i].dispclk_mhz = in dcn401_update_bw_bounding_box_fpu()
232 dc->clk_mgr->bw_params->clk_table.entries[i].dispclk_mhz; in dcn401_update_bw_bounding_box_fpu()
234 dc->clk_mgr->bw_params->clk_table.entries[i].dispclk_mhz; in dcn401_update_bw_bounding_box_fpu()
/linux/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn32/
H A Ddcn32_clk_mgr.c213 &clk_mgr_base->bw_params->clk_table.entries[0].dispclk_mhz, in dcn32_init_clocks()
216 …clk_mgr_base->bw_params->dc_mode_limit.dispclk_mhz = dcn30_smu_get_dc_mode_max_dpm_freq(clk_mgr, P… in dcn32_init_clocks()
218 if (clk_mgr_base->bw_params->dc_mode_limit.dispclk_mhz > 1950) in dcn32_init_clocks()
219 clk_mgr_base->bw_params->dc_mode_limit.dispclk_mhz = 1950; in dcn32_init_clocks()
238 if (clk_mgr_base->bw_params->clk_table.entries[i].dispclk_mhz in dcn32_init_clocks()
240 clk_mgr_base->bw_params->clk_table.entries[i].dispclk_mhz in dcn32_init_clocks()
244 if (clk_mgr_base->bw_params->clk_table.entries[i].dispclk_mhz > 1950) in dcn32_init_clocks()
245 clk_mgr_base->bw_params->clk_table.entries[i].dispclk_mhz = 1950; in dcn32_init_clocks()
/linux/drivers/gpu/drm/amd/display/dc/dml2/
H A Ddml2_policy.c145 if (p->in_states->state_array[i].dispclk_mhz > max_dispclk_mhz) in dml2_policy_build_synthetic_soc_states()
146 max_dispclk_mhz = (int) p->in_states->state_array[i].dispclk_mhz; in dml2_policy_build_synthetic_soc_states()
167 s->entry.dispclk_mhz = max_dispclk_mhz; in dml2_policy_build_synthetic_soc_states()
H A Ddml2_translation_helper.c365 p->in_states->state_array[0].dispclk_mhz = 2150.0; in dml2_init_soc_states()
401 p->in_states->state_array[0].dispclk_mhz = 1720.0; in dml2_init_soc_states()
436 p->in_states->state_array[0].dispclk_mhz = 2000; //2150.0; in dml2_init_soc_states()
549 p->in_states->state_array[i].dispclk_mhz = in dml2_init_soc_states()
550 dml2->config.bbox_overrides.clks_table.clk_entries[i].dispclk_mhz; in dml2_init_soc_states()
570 if (p->in_states->state_array[i].dispclk_mhz > max_dispclk_mhz) in dml2_init_soc_states()
571 max_dispclk_mhz = (int)p->in_states->state_array[i].dispclk_mhz; in dml2_init_soc_states()
584 p->out_states->state_array[i].dispclk_mhz = max_dispclk_mhz; in dml2_init_soc_states()
716 out->state_array[i].dispclk_mhz = dc->dml.soc.clock_limits[i].dispclk_mhz; in dml2_translate_soc_states()
H A Ddml2_wrapper.h160 unsigned int dispclk_mhz; member
/linux/drivers/gpu/drm/amd/amdgpu/
H A Damdgpu_socbb.h33 uint32_t dispclk_mhz; member
/linux/drivers/gpu/drm/amd/display/dc/dml2/dml21/
H A Ddml21_translation_helper.c172 if (config->use_clock_dc_limits && dc_bw_params->dc_mode_limit.dispclk_mhz && in dml21_apply_soc_bb_overrides()
173 dc_clk_table->entries[i].dispclk_mhz > dc_bw_params->dc_mode_limit.dispclk_mhz) { in dml21_apply_soc_bb_overrides()
174 … if (i == 0 || dc_clk_table->entries[i-1].dispclk_mhz < dc_bw_params->dc_mode_limit.dispclk_mhz) { in dml21_apply_soc_bb_overrides()
175 dml_clk_table->dispclk.clk_values_khz[i] = dc_bw_params->dc_mode_limit.dispclk_mhz * 1000; in dml21_apply_soc_bb_overrides()
182 dml_clk_table->dispclk.clk_values_khz[i] = dc_clk_table->entries[i].dispclk_mhz * 1000; in dml21_apply_soc_bb_overrides()
/linux/drivers/gpu/drm/amd/display/dc/dml/
H A Ddisplay_mode_structs.h165 double dispclk_mhz; member
552 double dispclk_mhz; member
H A Ddisplay_mode_lib.c280 dml_print("DML PARAMS: dispclk_mhz = %3.2f\n", clks_cfg->dispclk_mhz); in dml_log_pipe_params()
/linux/drivers/gpu/drm/amd/display/dc/resource/dcn201/
H A Ddcn201_resource.c145 .dispclk_mhz = 300.0,
156 .dispclk_mhz = 1200.0,
167 .dispclk_mhz = 1200.0,
178 .dispclk_mhz = 1200.0,
190 .dispclk_mhz = 1200.0,
/linux/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn401/
H A Ddcn401_clk_mgr.c281 &clk_mgr_base->bw_params->clk_table.entries[0].dispclk_mhz, in dcn401_init_clocks()
283 …clk_mgr_base->bw_params->dc_mode_limit.dispclk_mhz = dcn30_smu_get_dc_mode_max_dpm_freq(clk_mgr, P… in dcn401_init_clocks()
284 …if (num_entries_per_clk->num_dispclk_levels && clk_mgr_base->bw_params->dc_mode_limit.dispclk_mhz in dcn401_init_clocks()
285 …lk_mgr_base->bw_params->clk_table.entries[num_entries_per_clk->num_dispclk_levels - 1].dispclk_mhz) in dcn401_init_clocks()
286 clk_mgr_base->bw_params->dc_mode_limit.dispclk_mhz = 0; in dcn401_init_clocks()
300 if (clk_mgr_base->bw_params->clk_table.entries[i].dispclk_mhz in dcn401_init_clocks()
302 clk_mgr_base->bw_params->clk_table.entries[i].dispclk_mhz in dcn401_init_clocks()
/linux/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn35/
H A Ddcn35_clk_mgr.c961 bw_params->clk_table.entries[i].dispclk_mhz = max_dispclk; in dcn35_clk_mgr_helper_populate_bw_params()
982 bw_params->clk_table.entries[i].dispclk_mhz = max_dispclk; in dcn35_clk_mgr_helper_populate_bw_params()
993 bw_params->clk_table.entries[i].dispclk_mhz = in dcn35_clk_mgr_helper_populate_bw_params()
1024 if (!bw_params->clk_table.entries[i].dispclk_mhz) in dcn35_clk_mgr_helper_populate_bw_params()
1025 bw_params->clk_table.entries[i].dispclk_mhz = def_max.dispclk_mhz; in dcn35_clk_mgr_helper_populate_bw_params()
/linux/drivers/gpu/drm/amd/display/dc/dml2/dml21/inc/
H A Ddml_top_display_cfg_types.h460 double dispclk_mhz; member
/linux/drivers/gpu/drm/amd/display/dc/inc/hw/
H A Dclk_mgr.h111 unsigned int dispclk_mhz; member

12