Home
last modified time | relevance | path

Searched refs:cdclk (Results 1 – 15 of 15) sorted by relevance

/linux/drivers/gpu/drm/i915/display/
H A Dintel_cdclk.c167 u8 (*calc_voltage_level)(int cdclk);
173 display->funcs.cdclk->get_cdclk(display, cdclk_config); in intel_cdclk_get_cdclk()
180 display->funcs.cdclk->set_cdclk(display, cdclk_config, pipe); in intel_cdclk_set_cdclk()
187 return display->funcs.cdclk->modeset_calc_cdclk(state); in intel_cdclk_modeset_calc_cdclk()
191 int cdclk) in intel_cdclk_calc_voltage_level() argument
193 return display->funcs.cdclk->calc_voltage_level(cdclk); in intel_cdclk_calc_voltage_level()
199 cdclk_config->cdclk = 133333; in fixed_133mhz_get_cdclk()
205 cdclk_config->cdclk = 200000; in fixed_200mhz_get_cdclk()
211 cdclk_config->cdclk = 266667; in fixed_266mhz_get_cdclk()
217 cdclk_config->cdclk = 333333; in fixed_333mhz_get_cdclk()
[all …]
H A Dintel_dsi.c68 int max_dotclk = display->cdclk.max_dotclk_freq; in intel_dsi_mode_valid()
H A Dintel_dvo.c228 int max_dotclk = display->cdclk.max_dotclk_freq; in intel_dvo_mode_valid()
H A Dintel_lvds.c400 int max_pixclk = display->cdclk.max_dotclk_freq; in intel_lvds_mode_valid()
H A Dintel_crt.c357 int max_dotclk = display->cdclk.max_dotclk_freq; in intel_crt_mode_valid()
H A Dintel_fbc.c1731 if (_intel_fbc_min_cdclk(crtc_state) > display->cdclk.max_cdclk_freq) { in intel_fbc_check_plane()
1757 if (min_cdclk > display->cdclk.max_cdclk_freq) in intel_fbc_min_cdclk()
H A Dintel_dp.c912 max_bpp = display->cdclk.max_cdclk_freq * ppc * bigjoiner_interface_bits(display) / in bigjoiner_bw_max_bpp()
1013 if (mode_clock >= ((display->cdclk.max_cdclk_freq * 85) / 100)) in intel_dp_dsc_get_slice_count()
1354 return clock > num_joined_pipes * display->cdclk.max_dotclk_freq || in intel_dp_needs_joiner()
1409 int max_dotclk = display->cdclk.max_dotclk_freq; in intel_dp_mode_valid()
H A Dintel_tv.c964 int max_dotclk = display->cdclk.max_dotclk_freq; in intel_tv_mode_valid()
H A Dintel_display_power_well.c1040 intel_cdclk_clock_changed(&display->cdclk.hw, in gen9_disable_dc_states()
H A Dintel_display.c2383 int clock_limit = display->cdclk.max_dotclk_freq; in intel_crtc_compute_pipe_mode()
2399 clock_limit = display->cdclk.max_cdclk_freq * 9 / 10; in intel_crtc_compute_pipe_mode()
2407 clock_limit = display->cdclk.max_dotclk_freq; in intel_crtc_compute_pipe_mode()
8005 int max_dotclock = display->cdclk.max_dotclk_freq; in max_dotclock()
H A Dintel_dp_mst.c1423 int max_dotclk = display->cdclk.max_dotclk_freq; in mst_connector_mode_valid_ctx()
H A Dintel_sdvo.c1945 int max_dotclk = display->cdclk.max_dotclk_freq; in intel_sdvo_mode_valid()
H A Dskl_watermark.c3035 dbuf_state->mdclk_cdclk_ratio = intel_mdclk_cdclk_ratio(display, &display->cdclk.hw); in skl_wm_get_hw_state()
/linux/drivers/clk/samsung/
H A Dclk-s5pv210-audss.c75 struct clk *hclk, *pll_ref, *pll_in, *cdclk, *sclk_audio; in s5pv210_audss_clk_probe() local
110 cdclk = devm_clk_get(&pdev->dev, "iiscdclk0"); in s5pv210_audss_clk_probe()
124 if (!IS_ERR(cdclk)) in s5pv210_audss_clk_probe()
125 mout_i2s_p[1] = __clk_get_name(cdclk); in s5pv210_audss_clk_probe()
/linux/arch/arm/boot/dts/samsung/
H A Ds3c64xx-pinctrl.dtsi334 i2s0_cdclk: i2s0-cdclk-pins {
346 i2s1_cdclk: i2s1-cdclk-pins {
360 i2s2_cdclk: i2s2-cdclk-pins {