Home
last modified time | relevance | path

Searched refs:SCLK_UART3 (Results 1 – 25 of 37) sorted by relevance

12

/linux/include/dt-bindings/clock/
H A Dexynos7-clk.h98 #define SCLK_UART3 6 macro
H A Ds5pv210.h194 #define SCLK_UART3 172 macro
H A Drockchip,rk3506-cru.h120 #define SCLK_UART3 107 macro
H A Drk3308-cru.h24 #define SCLK_UART3 20 macro
H A Dpx30-cru.h28 #define SCLK_UART3 26 macro
H A Drk3288-cru.h35 #define SCLK_UART3 80 macro
H A Drk3368-cru.h33 #define SCLK_UART3 80 macro
H A Drockchip,rv1126b-cru.h40 #define SCLK_UART3 27 macro
H A Drockchip,rk3528-cru.h40 #define SCLK_UART3 28 macro
H A Drockchip,rv1126-cru.h90 #define SCLK_UART3 24 macro
H A Drockchip,rk3576-cru.h160 #define SCLK_UART3 142 macro
H A Drk3399-cru.h41 #define SCLK_UART3 84 macro
H A Drockchip,rk3588-cru.h194 #define SCLK_UART3 179 macro
H A Drk3568-cru.h359 #define SCLK_UART3 295 macro
/linux/arch/arm/boot/dts/rockchip/
H A Drk3xxx.dtsi436 clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
H A Drv1126.dtsi484 clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
/linux/arch/arm/boot/dts/samsung/
H A Ds5pv210.dtsi358 <&clocks SCLK_UART3>;
/linux/drivers/clk/rockchip/
H A Dclk-rk3368.c267 MUX(SCLK_UART3, "sclk_uart3", mux_uart3_p, CLK_SET_RATE_PARENT,
H A Dclk-rk3506.c427 COMPOSITE(SCLK_UART3, "sclk_uart3", sclk_uart_parents_p, 0,
H A Dclk-rk3288.c275 MUX(SCLK_UART3, "sclk_uart3", mux_uart3_p, CLK_SET_RATE_PARENT,
H A Dclk-rk3308.c367 GATE(SCLK_UART3, "clk_uart3", "clk_uart3_mux", 0,
H A Dclk-px30.c697 GATE(SCLK_UART3, "clk_uart3", "clk_uart3_mux", CLK_SET_RATE_PARENT,
H A Dclk-rv1126.c488 GATE(SCLK_UART3, "sclk_uart3", "sclk_uart3_mux", 0,
H A Dclk-rk3528.c340 GATE(SCLK_UART3, "sclk_uart3", "clk_uart3", 0,
/linux/arch/arm64/boot/dts/exynos/
H A Dexynos7.dtsi317 <&clock_peric1 SCLK_UART3>;

12