Home
last modified time | relevance | path

Searched refs:SCLK_UART0 (Results 1 – 25 of 48) sorted by relevance

12

/linux/include/dt-bindings/clock/
H A Drk3036-cru.h23 #define SCLK_UART0 77 macro
H A Dexynos7-clk.h79 #define SCLK_UART0 2 macro
H A Ds5pv210.h197 #define SCLK_UART0 175 macro
H A Drk3128-cru.h25 #define SCLK_UART0 77 macro
H A Drk3228-cru.h24 #define SCLK_UART0 77 macro
H A Drockchip,rk3506-cru.h117 #define SCLK_UART0 104 macro
H A Drv1108-cru.h22 #define SCLK_UART0 72 macro
H A Drk3308-cru.h21 #define SCLK_UART0 17 macro
H A Drk3328-cru.h27 #define SCLK_UART0 38 macro
H A Drk3288-cru.h32 #define SCLK_UART0 77 macro
H A Drk3368-cru.h30 #define SCLK_UART0 77 macro
H A Drockchip,rv1126b-cru.h247 #define SCLK_UART0 234 macro
H A Drockchip,rk3528-cru.h31 #define SCLK_UART0 19 macro
H A Drockchip,rv1126-cru.h82 #define SCLK_UART0 16 macro
H A Drockchip,rk3576-cru.h158 #define SCLK_UART0 140 macro
H A Drk3399-cru.h38 #define SCLK_UART0 81 macro
H A Drockchip,rk3588-cru.h682 #define SCLK_UART0 667 macro
H A Drk3568-cru.h24 #define SCLK_UART0 11 macro
/linux/drivers/clk/rockchip/
H A Dclk-rk3036.c151 MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT,
H A Dclk-rk3128.c186 MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT,
H A Dclk-rk3228.c200 MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT,
H A Dclk-rv1108.c168 MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT,
H A Dclk-rk3328.c253 MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT,
/linux/arch/arm/boot/dts/rockchip/
H A Drk3xxx.dtsi114 clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>;
/linux/arch/arm/boot/dts/samsung/
H A Ds5pv210.dtsi322 <&clocks SCLK_UART0>;

12