Home
last modified time | relevance | path

Searched refs:PCLK_UART4 (Results 1 – 25 of 32) sorted by relevance

12

/linux/include/dt-bindings/clock/
H A Drockchip,rk3506-cru.h116 #define PCLK_UART4 103 macro
H A Drk3308-cru.h180 #define PCLK_UART4 201 macro
H A Dpx30-cru.h155 #define PCLK_UART4 332 macro
H A Drk3288-cru.h137 #define PCLK_UART4 345 macro
H A Drk3368-cru.h130 #define PCLK_UART4 345 macro
H A Drockchip,rv1126b-cru.h319 #define PCLK_UART4 306 macro
H A Drockchip,rk3528-cru.h317 #define PCLK_UART4 305 macro
H A Drockchip,rv1126-cru.h315 #define PCLK_UART4 253 macro
H A Drockchip,rk3576-cru.h150 #define PCLK_UART4 132 macro
H A Drockchip,rk3588-cru.h177 #define PCLK_UART4 162 macro
H A Drk3568-cru.h360 #define PCLK_UART4 296 macro
/linux/drivers/clk/rockchip/
H A Dclk-rk3368.c796 GATE(PCLK_UART4, "pclk_uart4", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 10, GFLAGS),
H A Dclk-rk3506.c416 GATE(PCLK_UART4, "pclk_uart4", "pclk_lsperi_root", 0,
H A Dclk-rk3288.c743 GATE(PCLK_UART4, "pclk_uart4", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 12, GFLAGS),
H A Dclk-rk3308.c869 GATE(PCLK_UART4, "pclk_uart4", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 14, GFLAGS),
H A Dclk-px30.c849 GATE(PCLK_UART4, "pclk_uart4", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 8, GFLAGS),
H A Dclk-rv1126.c490 GATE(PCLK_UART4, "pclk_uart4", "pclk_pdbus", 0,
H A Dclk-rk3528.c779 GATE(PCLK_UART4, "pclk_uart4", "pclk_vo_root", 0,
H A Dclk-rv1126b.c926 GATE(PCLK_UART4, "pclk_uart4", "pclk_bus_root", 0,
H A Dclk-rk3568.c1247 GATE(PCLK_UART4, "pclk_uart4", "pclk_bus", 0,
H A Dclk-rk3576.c650 GATE(PCLK_UART4, "pclk_uart4", "pclk_bus_root", 0,
/linux/arch/arm/boot/dts/rockchip/
H A Drv1126.dtsi500 clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
/linux/arch/arm64/boot/dts/rockchip/
H A Drk3562.dtsi815 clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
H A Drk3528.dtsi748 clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
H A Drk3368.dtsi373 clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;

12