| /linux/include/dt-bindings/clock/ |
| H A D | rockchip,rk3506-cru.h | 116 #define PCLK_UART4 103 macro
|
| H A D | rk3308-cru.h | 180 #define PCLK_UART4 201 macro
|
| H A D | px30-cru.h | 155 #define PCLK_UART4 332 macro
|
| H A D | rk3288-cru.h | 137 #define PCLK_UART4 345 macro
|
| H A D | rk3368-cru.h | 130 #define PCLK_UART4 345 macro
|
| H A D | rockchip,rv1126b-cru.h | 319 #define PCLK_UART4 306 macro
|
| H A D | rockchip,rk3528-cru.h | 317 #define PCLK_UART4 305 macro
|
| H A D | rockchip,rv1126-cru.h | 315 #define PCLK_UART4 253 macro
|
| H A D | rockchip,rk3576-cru.h | 150 #define PCLK_UART4 132 macro
|
| H A D | rockchip,rk3588-cru.h | 177 #define PCLK_UART4 162 macro
|
| H A D | rk3568-cru.h | 360 #define PCLK_UART4 296 macro
|
| /linux/drivers/clk/rockchip/ |
| H A D | clk-rk3368.c | 796 GATE(PCLK_UART4, "pclk_uart4", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 10, GFLAGS),
|
| H A D | clk-rk3506.c | 416 GATE(PCLK_UART4, "pclk_uart4", "pclk_lsperi_root", 0,
|
| H A D | clk-rk3288.c | 743 GATE(PCLK_UART4, "pclk_uart4", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 12, GFLAGS),
|
| H A D | clk-rk3308.c | 869 GATE(PCLK_UART4, "pclk_uart4", "pclk_bus", 0, RK3308_CLKGATE_CON(5), 14, GFLAGS),
|
| H A D | clk-px30.c | 849 GATE(PCLK_UART4, "pclk_uart4", "pclk_bus_pre", 0, PX30_CLKGATE_CON(14), 8, GFLAGS),
|
| H A D | clk-rv1126.c | 490 GATE(PCLK_UART4, "pclk_uart4", "pclk_pdbus", 0,
|
| H A D | clk-rk3528.c | 779 GATE(PCLK_UART4, "pclk_uart4", "pclk_vo_root", 0,
|
| H A D | clk-rv1126b.c | 926 GATE(PCLK_UART4, "pclk_uart4", "pclk_bus_root", 0,
|
| H A D | clk-rk3568.c | 1247 GATE(PCLK_UART4, "pclk_uart4", "pclk_bus", 0,
|
| H A D | clk-rk3576.c | 650 GATE(PCLK_UART4, "pclk_uart4", "pclk_bus_root", 0,
|
| /linux/arch/arm/boot/dts/rockchip/ |
| H A D | rv1126.dtsi | 500 clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
|
| /linux/arch/arm64/boot/dts/rockchip/ |
| H A D | rk3562.dtsi | 815 clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
|
| H A D | rk3528.dtsi | 748 clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
|
| H A D | rk3368.dtsi | 373 clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
|