Home
last modified time | relevance | path

Searched refs:LB_MEMORY_CTRL (Results 1 – 12 of 12) sorted by relevance

/linux/drivers/gpu/drm/amd/display/dc/dce/
H A Ddce_transform.h93 SRI(LB_MEMORY_CTRL, LB, id), \
247 XFM_SF(LB_MEMORY_CTRL, LB_MEMORY_CONFIG, mask_sh), \
248 XFM_SF(LB_MEMORY_CTRL, LB_MEMORY_SIZE, mask_sh), \
602 uint32_t LB_MEMORY_CTRL; member
H A Ddce_transform.c418 REG_SET_2(LB_MEMORY_CTRL, 0, in dce_transform_set_scaler()
/linux/drivers/gpu/drm/amd/display/dc/dpp/dcn10/
H A Ddcn10_dpp_dscl.c210 REG_SET_2(LB_MEMORY_CTRL, 0, in dpp1_dscl_set_lb()
H A Ddcn10_dpp.h60 SRI(LB_MEMORY_CTRL, DSCL, id), \
1113 uint32_t LB_MEMORY_CTRL; \
/linux/drivers/gpu/drm/amd/display/dc/dpp/dcn30/
H A Ddcn30_dpp.h103 SRI(LB_MEMORY_CTRL, DSCL, id), \
/linux/drivers/gpu/drm/radeon/
H A Dcikd.h864 #define LB_MEMORY_CTRL 0x6b04 macro
H A Dcik.c8834 WREG32(LB_MEMORY_CTRL + radeon_crtc->crtc_offset, in dce8_line_buffer_adjust()
/linux/drivers/gpu/drm/amd/display/dc/dpp/dcn401/
H A Ddcn401_dpp_dscl.c212 REG_SET_2(LB_MEMORY_CTRL, 0, in dpp401_dscl_set_lb()
/linux/drivers/gpu/drm/amd/display/dc/resource/dcn401/
H A Ddcn401_resource.h284 SRI_ARR(LB_MEMORY_CTRL, DSCL, id), SRI_ARR(DSCL_AUTOCAL, DSCL, id), \
/linux/drivers/gpu/drm/amd/display/dc/resource/dcn32/
H A Ddcn32_resource.h481 SRI_ARR(LB_MEMORY_CTRL, DSCL, id), SRI_ARR(DSCL_AUTOCAL, DSCL, id), \
/linux/drivers/gpu/drm/amd/amdgpu/
H A Ddce_v10_0.c629 tmp = REG_SET_FIELD(tmp, LB_MEMORY_CTRL, LB_MEMORY_CONFIG, mem_cfg); in dce_v10_0_line_buffer_adjust()
H A Ddce_v11_0.c661 tmp = REG_SET_FIELD(tmp, LB_MEMORY_CTRL, LB_MEMORY_CONFIG, mem_cfg); in dce_v11_0_line_buffer_adjust()