xref: /linux/drivers/gpu/drm/amd/amdgpu/amdgpu_sdma.h (revision c28a1142766f9d80880c556fde4b94c3ad00ac96)
1 /*
2  * Copyright 2018 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  */
23 
24 #ifndef __AMDGPU_SDMA_H__
25 #define __AMDGPU_SDMA_H__
26 #include "amdgpu_ras.h"
27 
28 /* max number of IP instances */
29 #define AMDGPU_MAX_SDMA_INSTANCES		16
30 
31 enum amdgpu_sdma_irq {
32 	AMDGPU_SDMA_IRQ_INSTANCE0  = 0,
33 	AMDGPU_SDMA_IRQ_INSTANCE1,
34 	AMDGPU_SDMA_IRQ_INSTANCE2,
35 	AMDGPU_SDMA_IRQ_INSTANCE3,
36 	AMDGPU_SDMA_IRQ_INSTANCE4,
37 	AMDGPU_SDMA_IRQ_INSTANCE5,
38 	AMDGPU_SDMA_IRQ_INSTANCE6,
39 	AMDGPU_SDMA_IRQ_INSTANCE7,
40 	AMDGPU_SDMA_IRQ_INSTANCE8,
41 	AMDGPU_SDMA_IRQ_INSTANCE9,
42 	AMDGPU_SDMA_IRQ_INSTANCE10,
43 	AMDGPU_SDMA_IRQ_INSTANCE11,
44 	AMDGPU_SDMA_IRQ_INSTANCE12,
45 	AMDGPU_SDMA_IRQ_INSTANCE13,
46 	AMDGPU_SDMA_IRQ_INSTANCE14,
47 	AMDGPU_SDMA_IRQ_INSTANCE15,
48 	AMDGPU_SDMA_IRQ_LAST
49 };
50 
51 #define NUM_SDMA(x) hweight32(x)
52 
53 struct amdgpu_sdma_csa_info {
54 	u32 size;
55 	u32 alignment;
56 };
57 
58 struct amdgpu_sdma_funcs {
59 	int (*stop_kernel_queue)(struct amdgpu_ring *ring);
60 	int (*start_kernel_queue)(struct amdgpu_ring *ring);
61 	int (*soft_reset_kernel_queue)(struct amdgpu_device *adev, u32 instance_id);
62 };
63 
64 struct amdgpu_sdma_instance {
65 	/* SDMA firmware */
66 	const struct firmware	*fw;
67 	uint32_t		fw_version;
68 	uint32_t		feature_version;
69 
70 	struct amdgpu_ring	ring;
71 	struct amdgpu_ring	page;
72 	bool			burst_nop;
73 	union {
74 	    uint32_t		aid_id;
75 	    uint32_t		xcc_id;
76 	};
77 
78 	struct amdgpu_bo	*sdma_fw_obj;
79 	uint64_t		sdma_fw_gpu_addr;
80 	uint32_t		*sdma_fw_ptr;
81 	struct mutex		engine_reset_mutex;
82 	/* track guilty state of GFX and PAGE queues */
83 	bool			gfx_guilty;
84 	bool			page_guilty;
85 	const struct amdgpu_sdma_funcs   *funcs;
86 };
87 
88 enum amdgpu_sdma_ras_memory_id {
89 	AMDGPU_SDMA_MBANK_DATA_BUF0 = 1,
90 	AMDGPU_SDMA_MBANK_DATA_BUF1 = 2,
91 	AMDGPU_SDMA_MBANK_DATA_BUF2 = 3,
92 	AMDGPU_SDMA_MBANK_DATA_BUF3 = 4,
93 	AMDGPU_SDMA_MBANK_DATA_BUF4 = 5,
94 	AMDGPU_SDMA_MBANK_DATA_BUF5 = 6,
95 	AMDGPU_SDMA_MBANK_DATA_BUF6 = 7,
96 	AMDGPU_SDMA_MBANK_DATA_BUF7 = 8,
97 	AMDGPU_SDMA_MBANK_DATA_BUF8 = 9,
98 	AMDGPU_SDMA_MBANK_DATA_BUF9 = 10,
99 	AMDGPU_SDMA_MBANK_DATA_BUF10 = 11,
100 	AMDGPU_SDMA_MBANK_DATA_BUF11 = 12,
101 	AMDGPU_SDMA_MBANK_DATA_BUF12 = 13,
102 	AMDGPU_SDMA_MBANK_DATA_BUF13 = 14,
103 	AMDGPU_SDMA_MBANK_DATA_BUF14 = 15,
104 	AMDGPU_SDMA_MBANK_DATA_BUF15 = 16,
105 	AMDGPU_SDMA_UCODE_BUF = 17,
106 	AMDGPU_SDMA_RB_CMD_BUF = 18,
107 	AMDGPU_SDMA_IB_CMD_BUF = 19,
108 	AMDGPU_SDMA_UTCL1_RD_FIFO = 20,
109 	AMDGPU_SDMA_UTCL1_RDBST_FIFO = 21,
110 	AMDGPU_SDMA_UTCL1_WR_FIFO = 22,
111 	AMDGPU_SDMA_DATA_LUT_FIFO = 23,
112 	AMDGPU_SDMA_SPLIT_DAT_BUF = 24,
113 	AMDGPU_SDMA_MEMORY_BLOCK_LAST,
114 };
115 
116 struct amdgpu_sdma_ras {
117 	struct amdgpu_ras_block_object ras_block;
118 };
119 
120 struct amdgpu_sdma {
121 	struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
122 	struct amdgpu_irq_src	trap_irq;
123 	struct amdgpu_irq_src	illegal_inst_irq;
124 	struct amdgpu_irq_src	fence_irq;
125 	struct amdgpu_irq_src	ecc_irq;
126 	struct amdgpu_irq_src	vm_hole_irq;
127 	struct amdgpu_irq_src	doorbell_invalid_irq;
128 	struct amdgpu_irq_src	pool_timeout_irq;
129 	struct amdgpu_irq_src	srbm_write_irq;
130 	struct amdgpu_irq_src	ctxt_empty_irq;
131 
132 	int			num_instances;
133 	uint32_t 		sdma_mask;
134 	union {
135 	    int			num_inst_per_aid;
136 	    int			num_inst_per_xcc;
137 	};
138 	uint32_t                    srbm_soft_reset;
139 	bool			has_page_queue;
140 	struct ras_common_if	*ras_if;
141 	struct amdgpu_sdma_ras	*ras;
142 	uint32_t		*ip_dump;
143 	uint32_t 		supported_reset;
144 	struct list_head	reset_callback_list;
145 	bool			no_user_submission;
146 	bool			disable_uq;
147 	void (*get_csa_info)(struct amdgpu_device *adev,
148 			     struct amdgpu_sdma_csa_info *csa_info);
149 };
150 
151 /*
152  * Provided by hw blocks that can move/clear data.  e.g., gfx or sdma
153  * But currently, we use sdma to move data.
154  */
155 struct amdgpu_buffer_funcs {
156 	/* maximum bytes in a single operation */
157 	uint32_t	copy_max_bytes;
158 
159 	/* number of dw to reserve per operation */
160 	unsigned	copy_num_dw;
161 
162 	/* used for buffer migration */
163 	void (*emit_copy_buffer)(struct amdgpu_ib *ib,
164 				 /* src addr in bytes */
165 				 uint64_t src_offset,
166 				 /* dst addr in bytes */
167 				 uint64_t dst_offset,
168 				 /* number of byte to transfer */
169 				 uint32_t byte_count,
170 				 uint32_t copy_flags);
171 
172 	/* maximum bytes in a single operation */
173 	uint32_t	fill_max_bytes;
174 
175 	/* number of dw to reserve per operation */
176 	unsigned	fill_num_dw;
177 
178 	/* used for buffer clearing */
179 	void (*emit_fill_buffer)(struct amdgpu_ib *ib,
180 				 /* value to write to memory */
181 				 uint32_t src_data,
182 				 /* dst addr in bytes */
183 				 uint64_t dst_offset,
184 				 /* number of byte to fill */
185 				 uint32_t byte_count);
186 };
187 
188 int amdgpu_sdma_reset_engine(struct amdgpu_device *adev, uint32_t instance_id,
189 			     bool caller_handles_kernel_queues);
190 
191 #define amdgpu_emit_copy_buffer(adev, ib, s, d, b, t) (adev)->mman.buffer_funcs->emit_copy_buffer((ib),  (s), (d), (b), (t))
192 #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
193 
194 struct amdgpu_sdma_instance *
195 amdgpu_sdma_get_instance_from_ring(struct amdgpu_ring *ring);
196 int amdgpu_sdma_get_index_from_ring(struct amdgpu_ring *ring, uint32_t *index);
197 uint64_t amdgpu_sdma_get_csa_mc_addr(struct amdgpu_ring *ring, unsigned vmid);
198 int amdgpu_sdma_ras_late_init(struct amdgpu_device *adev,
199 			      struct ras_common_if *ras_block);
200 int amdgpu_sdma_process_ras_data_cb(struct amdgpu_device *adev,
201 		void *err_data,
202 		struct amdgpu_iv_entry *entry);
203 int amdgpu_sdma_process_ecc_irq(struct amdgpu_device *adev,
204 				      struct amdgpu_irq_src *source,
205 				      struct amdgpu_iv_entry *entry);
206 int amdgpu_sdma_init_microcode(struct amdgpu_device *adev, u32 instance,
207 			       bool duplicate);
208 void amdgpu_sdma_destroy_inst_ctx(struct amdgpu_device *adev,
209         bool duplicate);
210 int amdgpu_sdma_ras_sw_init(struct amdgpu_device *adev);
211 void amdgpu_debugfs_sdma_sched_mask_init(struct amdgpu_device *adev);
212 int amdgpu_sdma_sysfs_reset_mask_init(struct amdgpu_device *adev);
213 void amdgpu_sdma_sysfs_reset_mask_fini(struct amdgpu_device *adev);
214 bool amdgpu_sdma_is_shared_inv_eng(struct amdgpu_device *adev, struct amdgpu_ring *ring);
215 struct amdgpu_ring *amdgpu_sdma_get_shared_ring(struct amdgpu_device *adev,
216 	struct amdgpu_ring *ring);
217 #endif
218