Searched refs:SRL_PRED (Results 1 – 4 of 4) sorted by relevance
134 SRL_PRED, enumerator
4498 N1.getOpcode() != AArch64ISD::SRL_PRED) in trySelectXAR()4501 N1.getOpcode() != AArch64ISD::SRL_PRED) in trySelectXAR()
2575 MAKE_CASE(AArch64ISD::SRL_PRED) in getTargetNodeName()13711 SecondOpc == AArch64ISD::SRL_PRED)) { in tryLowerToSLI()13718 FirstOpc == AArch64ISD::SRL_PRED)) { in tryLowerToSLI()13726 Shift.getOpcode() == AArch64ISD::SRL_PRED; in tryLowerToSLI()13728 Shift.getOpcode() == AArch64ISD::SRL_PRED; in tryLowerToSLI()14928 : AArch64ISD::SRL_PRED; in LowerVectorSRA_SRL_SHL()21360 return DAG.getNode(AArch64ISD::SRL_PRED, SDLoc(N), N->getValueType(0), in performIntrinsicCombine()
195 def AArch64lsr_p : SDNode<"AArch64ISD::SRL_PRED", SDT_AArch64Arith>;