Home
last modified time | relevance | path

Searched refs:READ_REG32 (Results 1 – 13 of 13) sorted by relevance

/freebsd/sys/dev/qlxgbe/
H A Dql_isr.c763 data = READ_REG32(ha, Q8_FW_MBOX_CNTRL); in ql_mbx_isr()
769 data = READ_REG32(ha, Q8_FW_MBOX0); in ql_mbx_isr()
779 ha->hw.cable_oui = READ_REG32(ha, (Q8_FW_MBOX0 + 4)); in ql_mbx_isr()
781 data = READ_REG32(ha, (Q8_FW_MBOX0 + 8)); in ql_mbx_isr()
787 data = READ_REG32(ha, (Q8_FW_MBOX0 + 12)); in ql_mbx_isr()
809 data = READ_REG32(ha, (Q8_FW_MBOX0 + 16)); in ql_mbx_isr()
824 ha->hw.aen_mb1 = READ_REG32(ha, (Q8_FW_MBOX0 + 4)); in ql_mbx_isr()
825 ha->hw.aen_mb2 = READ_REG32(ha, (Q8_FW_MBOX0 + 8)); in ql_mbx_isr()
826 ha->hw.aen_mb3 = READ_REG32(ha, (Q8_FW_MBOX0 + 12)); in ql_mbx_isr()
827 ha->hw.aen_mb4 = READ_REG32(ha, (Q8_FW_MBOX0 + 16)); in ql_mbx_isr()
[all …]
H A Dql_inline.h55 if ((READ_REG32(ha, sem_reg) & BIT_0)) in qla_sem_lock()
77 READ_REG32(ha, sem_reg); in qla_sem_unlock()
91 link_speed = READ_REG32(ha, Q8_LINK_SPEED_0); in qla_get_optics()
H A Dql_misc.c73 if (READ_REG32(ha, wnd_reg) == addr) in ql_rdwr_indreg32()
85 *val = READ_REG32(ha, Q8_WILD_CARD); in ql_rdwr_indreg32()
676 mem_off = (uint64_t)(READ_REG32(ha, Q8_BOOTLD_ADDR)); in qla_load_fw_from_flash()
677 mem_size = READ_REG32(ha, Q8_BOOTLD_SIZE); in qla_load_fw_from_flash()
728 data = READ_REG32(ha, Q8_CMDPEG_STATE); in qla_init_from_flash()
762 val = READ_REG32(ha, Q8_CMDPEG_STATE); in ql_init_hw()
777 val = READ_REG32(ha, Q8_CMDPEG_STATE); in ql_init_hw()
784 ha->fw_ver_major = READ_REG32(ha, Q8_FW_VER_MAJOR); in ql_init_hw()
785 ha->fw_ver_minor = READ_REG32(ha, Q8_FW_VER_MINOR); in ql_init_hw()
786 ha->fw_ver_sub = READ_REG32(ha, Q8_FW_VER_SUB); in ql_init_hw()
[all …]
H A Dql_hw.c1412 data = READ_REG32(ha, Q8_HOST_MBOX_CNTRL); in qla_mbx_cmd()
1447 data = READ_REG32(ha, Q8_FW_MBOX_CNTRL); in qla_mbx_cmd()
1450 data = READ_REG32(ha, Q8_FW_MBOX0); in qla_mbx_cmd()
1477 *fw_mbox++ = READ_REG32(ha, (Q8_FW_MBOX0 + (i << 2))); in qla_mbx_cmd()
2860 ha->hw.mbx_intr_mask_offset = READ_REG32(ha, Q8_MBOX_INT_MASK_MSIX); in qla_confirm_9kb_enable()
3788 link_state = READ_REG32(ha, Q8_LINK_STATE); in ql_update_link_state()
3821 val = READ_REG32(ha, Q8_ASIC_TEMPERATURE); in ql_hw_check_health()
3836 val = READ_REG32(ha, Q8_FIRMWARE_HEARTBEAT); in ql_hw_check_health()
3856 peg_halt_status1 = READ_REG32(ha, Q8_PEG_HALT_STATUS1); in ql_hw_check_health()
3857 peg_halt_status2 = READ_REG32(ha, Q8_PEG_HALT_STATUS2); in ql_hw_check_health()
[all …]
H A Dql_ioctl.c116 u.rv->val = READ_REG32(ha, u.rv->reg); in ql_eioctl()
H A Dql_hw.h203 #define READ_REG32(ha, reg) bus_read_4((ha->pci_reg), reg) macro
/freebsd/sys/dev/qlxgb/
H A Dqla_inline.h63 if ((READ_REG32(ha, sem_reg) & SEM_LOCK_BIT)) in qla_sem_lock()
85 READ_REG32(ha, sem_reg); in qla_sem_unlock()
99 link_speed = READ_REG32(ha, Q8_LINK_SPEED_0); in qla_get_optics()
139 mac_lo = READ_REG32(ha, mac_crb_addr); in qla_read_mac_addr()
140 mac_hi = READ_REG32(ha, (mac_crb_addr + 0x4)); in qla_read_mac_addr()
H A Dqla_reg.h228 #define READ_REG32(ha, reg) bus_read_4((ha->pci_reg), reg) macro
229 #define READ_OFFSET32(ha, off) READ_REG32(ha, off)
H A Dqla_hw.c437 data = READ_REG32(ha, Q8_NX_CDRP_CMD_RSP); in qla_issue_cmd()
446 cdrp->rsp = READ_REG32(ha, Q8_NX_CDRP_CMD_RSP); in qla_issue_cmd()
447 cdrp->rsp_arg1 = READ_REG32(ha, Q8_NX_CDRP_ARG1); in qla_issue_cmd()
448 cdrp->rsp_arg2 = READ_REG32(ha, Q8_NX_CDRP_ARG2); in qla_issue_cmd()
449 cdrp->rsp_arg3 = READ_REG32(ha, Q8_NX_CDRP_ARG3); in qla_issue_cmd()
1714 hw->txr_comp, hw->txr_free, hw->txr_next, READ_REG32(ha, (ha->hw.tx_prod_reg + 0x1b2000)))); in qla_hw_tx_done_locked()
1750 link_state = READ_REG32(ha, Q8_LINK_STATE); in qla_update_link_state()
/freebsd/sys/dev/qlxge/
H A Dqls_dump.c380 data = READ_REG32(ha, reg); in qls_wait_reg_rdy()
412 *data = READ_REG32(ha, Q81_CTL_PROC_DATA); in qls_rd_mpi_reg()
618 *data = READ_REG32(ha, Q81_CTL_XG_SERDES_DATA); in qls_rd_serdes_reg()
808 data = READ_REG32(ha, Q81_CTL_HOST_CMD_STATUS); in qls_unpause_mpi_risc()
829 data = READ_REG32(ha, Q81_CTL_HOST_CMD_STATUS); in qls_pause_mpi_risc()
851 *buf = READ_REG32(ha, Q81_CTL_INTR_ENABLE); in qls_get_intr_states()
872 *data = READ_REG32(ha, Q81_CTL_XGMAC_DATA); in qls_rd_xgmac_reg()
1221 lo_val = READ_REG32(ha,\ in qls_get_probe()
1233 hi_val = READ_REG32(ha,\ in qls_get_probe()
1424 r_idx = READ_REG32(ha, Q81_CTL_ROUTING_INDEX); in qls_get_ridx_registers()
[all …]
H A Dqls_hw.c220 data32 = READ_REG32(ha, Q81_CTL_MAC_PROTO_ADDR_INDEX); in qls_wait_for_mac_proto_idx_ready()
359 data32 = READ_REG32(ha, Q81_CTL_ROUTING_INDEX); in qls_wait_for_route_idx_ready()
901 ha->rev_id = READ_REG32(ha, Q81_CTL_REV_ID); in qls_init_hw_if()
960 data32 = READ_REG32(ha, Q81_CTL_CONFIG); in qls_wait_for_config_reg_bits()
1310 link_state = READ_REG32(ha, Q81_CTL_STATUS); in qls_update_link_state()
1760 data32 = READ_REG32(ha, Q81_CTL_FLASH_ADDR); in qls_wait_for_flash_ready()
1798 *data = READ_REG32(ha, Q81_CTL_FLASH_DATA); in qls_rd_flash32()
1889 data = READ_REG32(ha, Q81_CTL_SEMAPHORE); in qls_sem_lock()
1914 data32 = READ_REG32(ha, Q81_CTL_PROC_ADDR); in qls_wait_for_proc_addr_ready()
1953 *data = READ_REG32(ha, Q81_CTL_PROC_DATA); in qls_proc_addr_rd_reg()
[all …]
H A Dqls_isr.c373 status = READ_REG32(ha, Q81_CTL_STATUS); in qls_isr()
384 status = READ_REG32(ha, Q81_CTL_INTR_STATUS1); in qls_isr()
H A Dqls_hw.h898 #define READ_REG32(ha, reg) bus_read_4((ha->pci_reg), reg) macro