xref: /freebsd/sys/dev/qlxgb/qla_reg.h (revision 95ee2897e98f5d444f26ed2334cc7c439f9c16c6)
1718cf2ccSPedro F. Giffuni /*-
2*4d846d26SWarner Losh  * SPDX-License-Identifier: BSD-2-Clause
3718cf2ccSPedro F. Giffuni  *
4088fc971SDavid C Somayajulu  * Copyright (c) 2011-2013 Qlogic Corporation
50bc7cf6fSBjoern A. Zeeb  * All rights reserved.
60bc7cf6fSBjoern A. Zeeb  *
70bc7cf6fSBjoern A. Zeeb  *  Redistribution and use in source and binary forms, with or without
80bc7cf6fSBjoern A. Zeeb  *  modification, are permitted provided that the following conditions
90bc7cf6fSBjoern A. Zeeb  *  are met:
100bc7cf6fSBjoern A. Zeeb  *
110bc7cf6fSBjoern A. Zeeb  *  1. Redistributions of source code must retain the above copyright
120bc7cf6fSBjoern A. Zeeb  *     notice, this list of conditions and the following disclaimer.
130bc7cf6fSBjoern A. Zeeb  *  2. Redistributions in binary form must reproduce the above copyright
140bc7cf6fSBjoern A. Zeeb  *     notice, this list of conditions and the following disclaimer in the
150bc7cf6fSBjoern A. Zeeb  *     documentation and/or other materials provided with the distribution.
160bc7cf6fSBjoern A. Zeeb  *
170bc7cf6fSBjoern A. Zeeb  *  THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
180bc7cf6fSBjoern A. Zeeb  *  AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
190bc7cf6fSBjoern A. Zeeb  *  IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
200bc7cf6fSBjoern A. Zeeb  *  ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
210bc7cf6fSBjoern A. Zeeb  *  LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
220bc7cf6fSBjoern A. Zeeb  *  CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
230bc7cf6fSBjoern A. Zeeb  *  SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
240bc7cf6fSBjoern A. Zeeb  *  INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
250bc7cf6fSBjoern A. Zeeb  *  CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
260bc7cf6fSBjoern A. Zeeb  *  ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
270bc7cf6fSBjoern A. Zeeb  *  POSSIBILITY OF SUCH DAMAGE.
280bc7cf6fSBjoern A. Zeeb  */
290bc7cf6fSBjoern A. Zeeb /*
300bc7cf6fSBjoern A. Zeeb  * File: qla_reg.h
310bc7cf6fSBjoern A. Zeeb  * Author : David C Somayajulu, Qlogic Corporation, Aliso Viejo, CA 92656.
320bc7cf6fSBjoern A. Zeeb  */
330bc7cf6fSBjoern A. Zeeb 
340bc7cf6fSBjoern A. Zeeb #ifndef _QLA_REG_H_
350bc7cf6fSBjoern A. Zeeb #define _QLA_REG_H_
360bc7cf6fSBjoern A. Zeeb 
370bc7cf6fSBjoern A. Zeeb /*
380bc7cf6fSBjoern A. Zeeb  * Begin Definitions for QLA82xx Registers
390bc7cf6fSBjoern A. Zeeb  */
400bc7cf6fSBjoern A. Zeeb 
410bc7cf6fSBjoern A. Zeeb /*
420bc7cf6fSBjoern A. Zeeb  * Register offsets for QLA8022
430bc7cf6fSBjoern A. Zeeb  */
440bc7cf6fSBjoern A. Zeeb 
450bc7cf6fSBjoern A. Zeeb /******************************
460bc7cf6fSBjoern A. Zeeb  * PCIe Registers
470bc7cf6fSBjoern A. Zeeb  ******************************/
480bc7cf6fSBjoern A. Zeeb #define Q8_CRB_WINDOW_2M		0x130060
490bc7cf6fSBjoern A. Zeeb 
500bc7cf6fSBjoern A. Zeeb #define Q8_INT_VECTOR			0x130100
510bc7cf6fSBjoern A. Zeeb #define Q8_INT_MASK			0x130104
520bc7cf6fSBjoern A. Zeeb 
530bc7cf6fSBjoern A. Zeeb #define Q8_INT_TARGET_STATUS_F0		0x130118
540bc7cf6fSBjoern A. Zeeb #define Q8_INT_TARGET_MASK_F0		0x130128
550bc7cf6fSBjoern A. Zeeb #define Q8_INT_TARGET_STATUS_F1		0x130160
560bc7cf6fSBjoern A. Zeeb #define Q8_INT_TARGET_MASK_F1		0x130170
570bc7cf6fSBjoern A. Zeeb #define Q8_INT_TARGET_STATUS_F2		0x130164
580bc7cf6fSBjoern A. Zeeb #define Q8_INT_TARGET_MASK_F2		0x130174
590bc7cf6fSBjoern A. Zeeb #define Q8_INT_TARGET_STATUS_F3		0x130168
600bc7cf6fSBjoern A. Zeeb #define Q8_INT_TARGET_MASK_F3		0x130178
610bc7cf6fSBjoern A. Zeeb #define Q8_INT_TARGET_STATUS_F4		0x130360
620bc7cf6fSBjoern A. Zeeb #define Q8_INT_TARGET_MASK_F4		0x130370
630bc7cf6fSBjoern A. Zeeb #define Q8_INT_TARGET_STATUS_F5		0x130364
640bc7cf6fSBjoern A. Zeeb #define Q8_INT_TARGET_MASK_F5		0x130374
650bc7cf6fSBjoern A. Zeeb #define Q8_INT_TARGET_STATUS_F6		0x130368
660bc7cf6fSBjoern A. Zeeb #define Q8_INT_TARGET_MASK_F6		0x130378
670bc7cf6fSBjoern A. Zeeb #define Q8_INT_TARGET_STATUS_F7		0x13036C
680bc7cf6fSBjoern A. Zeeb #define Q8_INT_TARGET_MASK_F7		0x13037C
690bc7cf6fSBjoern A. Zeeb 
700bc7cf6fSBjoern A. Zeeb #define Q8_SEM2_LOCK			0x13C010
710bc7cf6fSBjoern A. Zeeb #define Q8_SEM2_UNLOCK			0x13C014
720bc7cf6fSBjoern A. Zeeb #define Q8_SEM3_LOCK			0x13C018
730bc7cf6fSBjoern A. Zeeb #define Q8_SEM3_UNLOCK			0x13C01C
740bc7cf6fSBjoern A. Zeeb #define Q8_SEM5_LOCK			0x13C028
750bc7cf6fSBjoern A. Zeeb #define Q8_SEM5_UNLOCK			0x13C02C
760bc7cf6fSBjoern A. Zeeb #define Q8_SEM7_LOCK			0x13C038
770bc7cf6fSBjoern A. Zeeb #define Q8_SEM7_UNLOCK			0x13C03C
780bc7cf6fSBjoern A. Zeeb 
790bc7cf6fSBjoern A. Zeeb /* Valid bit for a SEM<N>_LOCK registers */
800bc7cf6fSBjoern A. Zeeb #define SEM_LOCK_BIT			0x00000001
810bc7cf6fSBjoern A. Zeeb 
820bc7cf6fSBjoern A. Zeeb #define Q8_ROM_LOCKID			0x1B2100
830bc7cf6fSBjoern A. Zeeb 
840bc7cf6fSBjoern A. Zeeb /*******************************
850bc7cf6fSBjoern A. Zeeb  * Firmware Interface Registers
860bc7cf6fSBjoern A. Zeeb  *******************************/
870bc7cf6fSBjoern A. Zeeb #define Q8_FW_VER_MAJOR			0x1B2150
880bc7cf6fSBjoern A. Zeeb #define Q8_FW_VER_MINOR			0x1B2154
890bc7cf6fSBjoern A. Zeeb #define Q8_FW_VER_SUB			0x1B2158
900bc7cf6fSBjoern A. Zeeb #define Q8_FW_VER_BUILD			0x1B2168
910bc7cf6fSBjoern A. Zeeb 
920bc7cf6fSBjoern A. Zeeb #define Q8_CMDPEG_STATE			0x1B2250
930bc7cf6fSBjoern A. Zeeb #define Q8_RCVPEG_STATE			0x1B233C
940bc7cf6fSBjoern A. Zeeb /*
950bc7cf6fSBjoern A. Zeeb  * definitions for Q8_CMDPEG_STATE
960bc7cf6fSBjoern A. Zeeb  */
970bc7cf6fSBjoern A. Zeeb #define CMDPEG_PHAN_INIT_COMPLETE	0xFF01
980bc7cf6fSBjoern A. Zeeb 
990bc7cf6fSBjoern A. Zeeb #define Q8_ROM_STATUS			0x1A0004
1000bc7cf6fSBjoern A. Zeeb /*
1010bc7cf6fSBjoern A. Zeeb  * definitions for Q8_ROM_STATUS
1020bc7cf6fSBjoern A. Zeeb  * bit definitions for Q8_UNM_ROMUSB_GLB_STATUS
1030bc7cf6fSBjoern A. Zeeb  * 31:3 Reserved; Rest as below
1040bc7cf6fSBjoern A. Zeeb  */
1050bc7cf6fSBjoern A. Zeeb #define	ROM_STATUS_RDY			0x0004
1060bc7cf6fSBjoern A. Zeeb #define	ROM_STATUS_DONE			0x0002
1070bc7cf6fSBjoern A. Zeeb #define	ROM_STATUS_AUTO_ROM_SHDW	0x0001
1080bc7cf6fSBjoern A. Zeeb 
1090bc7cf6fSBjoern A. Zeeb #define Q8_ASIC_RESET			0x1A0008
1100bc7cf6fSBjoern A. Zeeb /*
1110bc7cf6fSBjoern A. Zeeb  * definitions for Q8_ASIC_RESET
1120bc7cf6fSBjoern A. Zeeb  */
1130bc7cf6fSBjoern A. Zeeb #define ASIC_RESET_RST_XDMA		0x00800000 /* Reset XDMA */
1140bc7cf6fSBjoern A. Zeeb #define ASIC_RESET_PEG_ICACHE		0x00000020 /* Reset PEG_ICACHE */
1150bc7cf6fSBjoern A. Zeeb #define ASIC_RESET_PEG_DCACHE		0x00000010 /* Reset PEG_DCACHE */
1160bc7cf6fSBjoern A. Zeeb #define ASIC_RESET_PEG_3		0x00000008 /* Reset PEG_3 */
1170bc7cf6fSBjoern A. Zeeb #define ASIC_RESET_PEG_2		0x00000004 /* Reset PEG_2 */
1180bc7cf6fSBjoern A. Zeeb #define ASIC_RESET_PEG_1		0x00000002 /* Reset PEG_1 */
1190bc7cf6fSBjoern A. Zeeb #define ASIC_RESET_PEG_0		0x00000001 /* Reset PEG_0 */
1200bc7cf6fSBjoern A. Zeeb 
1210bc7cf6fSBjoern A. Zeeb #define Q8_COLD_BOOT			0x1B21FC
1220bc7cf6fSBjoern A. Zeeb /*
1230bc7cf6fSBjoern A. Zeeb  * definitions for Q8_COLD_BOOT
1240bc7cf6fSBjoern A. Zeeb  */
1250bc7cf6fSBjoern A. Zeeb #define COLD_BOOT_VALUE		0x12345678
1260bc7cf6fSBjoern A. Zeeb 
1270bc7cf6fSBjoern A. Zeeb #define Q8_MIU_TEST_AGT_CTRL		0x180090
1280bc7cf6fSBjoern A. Zeeb #define Q8_MIU_TEST_AGT_ADDR_LO		0x180094
1290bc7cf6fSBjoern A. Zeeb #define Q8_MIU_TEST_AGT_ADDR_HI		0x180098
1300bc7cf6fSBjoern A. Zeeb #define Q8_MIU_TEST_AGT_WRDATA_LO	0x1800A0
1310bc7cf6fSBjoern A. Zeeb #define Q8_MIU_TEST_AGT_WRDATA_HI	0x1800A4
1320bc7cf6fSBjoern A. Zeeb #define Q8_MIU_TEST_AGT_RDDATA_LO	0x1800A8
1330bc7cf6fSBjoern A. Zeeb #define Q8_MIU_TEST_AGT_RDDATA_HI	0x1800AC
1340bc7cf6fSBjoern A. Zeeb #define Q8_MIU_TEST_AGT_WRDATA_ULO	0x1800B0
1350bc7cf6fSBjoern A. Zeeb #define Q8_MIU_TEST_AGT_WRDATA_UHI	0x1800B4
1360bc7cf6fSBjoern A. Zeeb #define Q8_MIU_TEST_AGT_RDDATA_ULO	0x1800B8
1370bc7cf6fSBjoern A. Zeeb #define Q8_MIU_TEST_AGT_RDDATA_UHI	0x1800BC
1380bc7cf6fSBjoern A. Zeeb 
1390bc7cf6fSBjoern A. Zeeb #define Q8_PEG_0_RESET			0x160018
1400bc7cf6fSBjoern A. Zeeb #define Q8_PEG_0_CLR1			0x160008
1410bc7cf6fSBjoern A. Zeeb #define Q8_PEG_0_CLR2			0x16000C
1420bc7cf6fSBjoern A. Zeeb #define Q8_PEG_1_CLR1			0x161008
1430bc7cf6fSBjoern A. Zeeb #define Q8_PEG_1_CLR2			0x16100C
1440bc7cf6fSBjoern A. Zeeb #define Q8_PEG_2_CLR1			0x162008
1450bc7cf6fSBjoern A. Zeeb #define Q8_PEG_2_CLR2			0x16200C
1460bc7cf6fSBjoern A. Zeeb #define Q8_PEG_3_CLR1			0x163008
1470bc7cf6fSBjoern A. Zeeb #define Q8_PEG_3_CLR2			0x16300C
1480bc7cf6fSBjoern A. Zeeb #define Q8_PEG_4_CLR1			0x164008
1490bc7cf6fSBjoern A. Zeeb #define Q8_PEG_4_CLR2			0x16400C
1500bc7cf6fSBjoern A. Zeeb #define Q8_PEG_D_RESET1			0x1650EC
1510bc7cf6fSBjoern A. Zeeb #define Q8_PEG_D_RESET2			0x16504C
1520bc7cf6fSBjoern A. Zeeb #define Q8_PEG_HALT_STATUS1		0x1B20A8
1530bc7cf6fSBjoern A. Zeeb #define Q8_PEG_HALT_STATUS2		0x1B20AC
1540bc7cf6fSBjoern A. Zeeb #define Q8_FIRMWARE_HEARTBEAT		0x1B20B0
1550bc7cf6fSBjoern A. Zeeb #define Q8_PEG_I_RESET			0x16604C
1560bc7cf6fSBjoern A. Zeeb 
1570bc7cf6fSBjoern A. Zeeb #define Q8_CRB_MAC_BLOCK_START		0x1B21C0
1580bc7cf6fSBjoern A. Zeeb 
1590bc7cf6fSBjoern A. Zeeb /***************************************************
1600bc7cf6fSBjoern A. Zeeb  * Flash ROM Access Registers ( Indirect Registers )
1610bc7cf6fSBjoern A. Zeeb  ***************************************************/
1620bc7cf6fSBjoern A. Zeeb 
1630bc7cf6fSBjoern A. Zeeb #define Q8_ROM_INSTR_OPCODE		0x03310004
1640bc7cf6fSBjoern A. Zeeb /*
1650bc7cf6fSBjoern A. Zeeb  * bit definitions for Q8_ROM_INSTR_OPCODE
1660bc7cf6fSBjoern A. Zeeb  * 31:8 Reserved; Rest Below
1670bc7cf6fSBjoern A. Zeeb  */
1680bc7cf6fSBjoern A. Zeeb #define ROM_OPCODE_WR_STATUS_REG	0x01
1690bc7cf6fSBjoern A. Zeeb #define ROM_OPCODE_PROG_PAGE		0x02
1700bc7cf6fSBjoern A. Zeeb #define ROM_OPCODE_RD_BYTE		0x03
1710bc7cf6fSBjoern A. Zeeb #define ROM_OPCODE_WR_DISABLE		0x04
1720bc7cf6fSBjoern A. Zeeb #define ROM_OPCODE_RD_STATUS_REG	0x05
1730bc7cf6fSBjoern A. Zeeb #define ROM_OPCODE_WR_ENABLE		0x06
1740bc7cf6fSBjoern A. Zeeb #define ROM_OPCODE_FAST_RD		0x0B
1750bc7cf6fSBjoern A. Zeeb #define ROM_OPCODE_REL_DEEP_PWR_DWN	0xAB
1760bc7cf6fSBjoern A. Zeeb #define ROM_OPCODE_BULK_ERASE		0xC7
1770bc7cf6fSBjoern A. Zeeb #define ROM_OPCODE_DEEP_PWR_DWN		0xC9
1780bc7cf6fSBjoern A. Zeeb #define ROM_OPCODE_SECTOR_ERASE		0xD8
1790bc7cf6fSBjoern A. Zeeb 
1800bc7cf6fSBjoern A. Zeeb #define Q8_ROM_ADDRESS			0x03310008
1810bc7cf6fSBjoern A. Zeeb /*
1820bc7cf6fSBjoern A. Zeeb  * bit definitions for Q8_ROM_ADDRESS
1830bc7cf6fSBjoern A. Zeeb  * 31:24 Reserved;
1840bc7cf6fSBjoern A. Zeeb  * 23:0  Physical ROM Address in bytes
1850bc7cf6fSBjoern A. Zeeb  */
1860bc7cf6fSBjoern A. Zeeb 
1870bc7cf6fSBjoern A. Zeeb #define Q8_ROM_ADDR_BYTE_COUNT		0x03310010
1880bc7cf6fSBjoern A. Zeeb /*
1890bc7cf6fSBjoern A. Zeeb  * bit definitions for Q8_ROM_ADDR_BYTE_COUNT
1900bc7cf6fSBjoern A. Zeeb  * 31:2 Reserved;
1910bc7cf6fSBjoern A. Zeeb  * 1:0  max address bytes for ROM Interface
1920bc7cf6fSBjoern A. Zeeb  */
1930bc7cf6fSBjoern A. Zeeb 
1940bc7cf6fSBjoern A. Zeeb #define Q8_ROM_DUMMY_BYTE_COUNT		0x03310014
1950bc7cf6fSBjoern A. Zeeb /*
1960bc7cf6fSBjoern A. Zeeb  * bit definitions for Q8_ROM_DUMMY_BYTE_COUNT
1970bc7cf6fSBjoern A. Zeeb  * 31:2 Reserved;
1980bc7cf6fSBjoern A. Zeeb  * 1:0 dummy bytes for ROM Instructions
1990bc7cf6fSBjoern A. Zeeb  */
2000bc7cf6fSBjoern A. Zeeb 
2010bc7cf6fSBjoern A. Zeeb #define Q8_ROM_RD_DATA			0x03310018
202088fc971SDavid C Somayajulu #define Q8_ROM_WR_DATA                  0x0331000C
203088fc971SDavid C Somayajulu #define Q8_ROM_DIRECT_WINDOW            0x03310030
204088fc971SDavid C Somayajulu #define Q8_ROM_DIRECT_DATA_OFFSET       0x03310000
205088fc971SDavid C Somayajulu 
2060bc7cf6fSBjoern A. Zeeb #define Q8_NX_CDRP_CMD_RSP		0x1B2218
2070bc7cf6fSBjoern A. Zeeb #define Q8_NX_CDRP_ARG1			0x1B221C
2080bc7cf6fSBjoern A. Zeeb #define Q8_NX_CDRP_ARG2			0x1B2220
2090bc7cf6fSBjoern A. Zeeb #define Q8_NX_CDRP_ARG3			0x1B2224
2100bc7cf6fSBjoern A. Zeeb #define Q8_NX_CDRP_SIGNATURE		0x1B2228
2110bc7cf6fSBjoern A. Zeeb 
2120bc7cf6fSBjoern A. Zeeb #define Q8_LINK_STATE			0x1B2298
2130bc7cf6fSBjoern A. Zeeb #define Q8_LINK_SPEED_0			0x1B22E8
2140bc7cf6fSBjoern A. Zeeb /*
2150bc7cf6fSBjoern A. Zeeb  * Macros for reading and writing registers
2160bc7cf6fSBjoern A. Zeeb  */
2170bc7cf6fSBjoern A. Zeeb 
2180bc7cf6fSBjoern A. Zeeb #if defined(__i386__) || defined(__amd64__)
2190bc7cf6fSBjoern A. Zeeb #define Q8_MB()    __asm volatile("mfence" ::: "memory")
2200bc7cf6fSBjoern A. Zeeb #define Q8_WMB()   __asm volatile("sfence" ::: "memory")
2210bc7cf6fSBjoern A. Zeeb #define Q8_RMB()   __asm volatile("lfence" ::: "memory")
2220bc7cf6fSBjoern A. Zeeb #else
2230bc7cf6fSBjoern A. Zeeb #define Q8_MB()
2240bc7cf6fSBjoern A. Zeeb #define Q8_WMB()
2250bc7cf6fSBjoern A. Zeeb #define Q8_RMB()
2260bc7cf6fSBjoern A. Zeeb #endif
2270bc7cf6fSBjoern A. Zeeb 
2280bc7cf6fSBjoern A. Zeeb #define READ_REG32(ha, reg) bus_read_4((ha->pci_reg), reg)
2290bc7cf6fSBjoern A. Zeeb #define READ_OFFSET32(ha, off) READ_REG32(ha, off)
2300bc7cf6fSBjoern A. Zeeb 
2310bc7cf6fSBjoern A. Zeeb #define WRITE_REG32(ha, reg, val) \
2320bc7cf6fSBjoern A. Zeeb 	{\
2330bc7cf6fSBjoern A. Zeeb 		bus_write_4((ha->pci_reg), reg, val);\
2340bc7cf6fSBjoern A. Zeeb 		bus_read_4((ha->pci_reg), reg);\
2350bc7cf6fSBjoern A. Zeeb 	}
2360bc7cf6fSBjoern A. Zeeb 
2370bc7cf6fSBjoern A. Zeeb #define WRITE_REG32_MB(ha, reg, val) \
2380bc7cf6fSBjoern A. Zeeb 	{\
2390bc7cf6fSBjoern A. Zeeb 		Q8_WMB();\
2400bc7cf6fSBjoern A. Zeeb 		bus_write_4((ha->pci_reg), reg, val);\
2410bc7cf6fSBjoern A. Zeeb 	}
2420bc7cf6fSBjoern A. Zeeb 
2430bc7cf6fSBjoern A. Zeeb #define WRITE_OFFSET32(ha, off, val)\
2440bc7cf6fSBjoern A. Zeeb 		{\
2450bc7cf6fSBjoern A. Zeeb 			bus_write_4((ha->pci_reg), off, val);\
2460bc7cf6fSBjoern A. Zeeb 			bus_read_4((ha->pci_reg), off);\
2470bc7cf6fSBjoern A. Zeeb 		}
2480bc7cf6fSBjoern A. Zeeb 
2490bc7cf6fSBjoern A. Zeeb #endif /* #ifndef _QLA_REG_H_ */
250