| /freebsd/contrib/llvm-project/llvm/lib/Target/ARM/ |
| H A D | ARMCallingConv.td | 29 // A SwiftError is passed in R8. 30 CCIfSwiftError<CCIfType<[i32], CCAssignToReg<[R8]>>>, 55 // A SwiftError is returned in R8. 56 CCIfSwiftError<CCIfType<[i32], CCAssignToReg<[R8]>>>, 122 CCIfType<[i32], CCAssignToReg<[R4, R5, R6, R7, R8, R9, R10, R11]>> 174 // A SwiftError is passed in R8. 175 CCIfSwiftError<CCIfType<[i32], CCAssignToReg<[R8]>>>, 192 // A SwiftError is returned in R8. 193 CCIfSwiftError<CCIfType<[i32], CCAssignToReg<[R8]>>>, 219 // A SwiftError is passed in R8. [all …]
|
| H A D | ARMBaseRegisterInfo.h | 54 case R8: case R9: case R10: case R11: case R12: in isARMArea1Register() 66 case R8: case R9: case R10: case R11: case R12: in isARMArea2Register() 81 case R8: case R9: case R10: case R12: in isSplitFPArea1Register()
|
| H A D | Thumb1InstrInfo.cpp | 32 .addReg(ARM::R8) in getNop() 33 .addReg(ARM::R8) in getNop()
|
| H A D | ARMSLSHardening.cpp | 142 {"__llvm_slsblr_thunk_arm_r8", ARM::R8, false}, 156 {"__llvm_slsblr_thunk_thumb_r8", ARM::R8, true},
|
| /freebsd/contrib/llvm-project/llvm/lib/Target/MSP430/ |
| H A D | MSP430RegisterInfo.cpp | 43 MSP430::R8, MSP430::R9, MSP430::R10, in getCalleeSavedRegs() 48 MSP430::R8, MSP430::R9, MSP430::R10, in getCalleeSavedRegs() 53 MSP430::R8, MSP430::R9, MSP430::R10, MSP430::R11, in getCalleeSavedRegs() 59 MSP430::R8, MSP430::R9, MSP430::R10, MSP430::R11, in getCalleeSavedRegs()
|
| H A D | MSP430RegisterInfo.td | 63 def R8 : MSP430RegWithSubregs<8, "r8", [R8B]>, DwarfRegNum<[8]>; 83 (add R12, R13, R14, R15, R11, R10, R9, R8, R7, R6, R5,
|
| /freebsd/sys/amd64/amd64/ |
| H A D | bpf_jit_machdep.c | 211 MOVrq2(RDI, R8); in bpf_jit_compile() 255 MOVrq3(R8, RCX); in bpf_jit_compile() 274 MOVrq3(R8, RCX); in bpf_jit_compile() 289 MOVrq3(R8, RCX); in bpf_jit_compile() 322 MOVrq3(R8, RCX); in bpf_jit_compile() 346 MOVrq3(R8, RCX); in bpf_jit_compile() 365 MOVrq3(R8, RCX); in bpf_jit_compile() 383 MOVrq3(R8, RCX); in bpf_jit_compile()
|
| /freebsd/contrib/llvm-project/llvm/lib/Target/XCore/ |
| H A D | XCoreRegisterInfo.td | 33 def R8 : Ri< 8, "r8">, DwarfRegNum<[8]>; 48 R4, R5, R6, R7, R8, R9, R10, 55 R4, R5, R6, R7, R8, R9, R10,
|
| H A D | XCoreRegisterInfo.cpp | 218 XCore::R8, XCore::R9, XCore::R10, in getCalleeSavedRegs() 223 XCore::R8, XCore::R9, in getCalleeSavedRegs()
|
| /freebsd/contrib/llvm-project/llvm/lib/Target/Lanai/ |
| H A D | LanaiRegisterInfo.td | 34 def RV : LanaiReg< 8, "rv", [R8]>, DwarfRegAlias<R8>; 51 R8, RV, // return value
|
| /freebsd/contrib/llvm-project/compiler-rt/lib/builtins/hexagon/ |
| H A D | fastmath2_ldlib_asm.S | 59 #define exp R8 158 #define exp R8 257 #define mantbl_ R8 262 #define c8001 R8
|
| H A D | fastmath2_dlib_asm.S | 65 #define exp R8 166 #define exp R8 268 #define exp R8
|
| H A D | fastmath_dlib_asm.S | 67 #define exp R8 202 #define exp R8 330 #define exp R8
|
| /freebsd/contrib/llvm-project/llvm/lib/Target/PowerPC/ |
| H A D | PPCCallingConv.cpp | 74 PPC::R7, PPC::R8, PPC::R9, PPC::R10, in CC_PPC32_SVR4_Custom_AlignArgRegs() 99 PPC::R7, PPC::R8, PPC::R9, PPC::R10, in CC_PPC32_SVR4_Custom_SkipLastArgRegsPPCF128() 151 static const MCPhysReg LoRegList[] = { PPC::R4, PPC::R6, PPC::R8, PPC::R10 }; in CC_PPC32_SPE_CustomSplitFP64()
|
| H A D | PPCCallingConv.td | 78 CCIfType<[i32], CCAssignToReg<[R3, R4, R5, R6, R7, R8, R9, R10]>>, 89 CCIfType<[f32], CCAssignToReg<[R3, R4, R5, R6, R7, R8, R9, R10]>>>, 223 CCIfType<[i32], CCAssignToReg<[R3, R4, R5, R6, R7, R8, R9, R10]>>, 238 CCAssignToReg<[R3, R4, R5, R6, R7, R8, R9, R10]>>>,
|
| /freebsd/contrib/arm-optimized-routines/math/aarch64/experimental/ |
| H A D | erfc_1u8.c | 35 #define R8 -0x1.6c16c16c16c17p-3 macro 110 double p9 = fma (Q8 * r, p8, p7) * R8; in erfc()
|
| /freebsd/contrib/llvm-project/llvm/lib/Target/CSKY/ |
| H A D | CSKYRegisterInfo.cpp | 42 return TFI->hasFP(MF) ? CSKY::R8 : CSKY::R14; in getFrameRegister() 56 markSuperRegs(Reserved, CSKY::R8); // fp in getReservedRegs() 60 markSuperRegs(Reserved, CSKY::R8 + i); // R8 - R13 in getReservedRegs()
|
| H A D | CSKYCallingConv.td | 13 def CSR_I32 : CalleeSavedRegs<(add R8, R15, (sequence "R%u", 4, 7), 21 def CSR_GPR_ISR : CalleeSavedRegs<(add R8, R15,
|
| /freebsd/contrib/llvm-project/llvm/lib/Target/BPF/ |
| H A D | BPFFrameLowering.cpp | 37 SavedRegs.reset(BPF::R8); in determineCalleeSaves()
|
| H A D | BPFCallingConv.td | 48 def CSR : CalleeSavedRegs<(add R6, R7, R8, R9, R10)>;
|
| /freebsd/contrib/llvm-project/llvm/lib/Target/AVR/ |
| H A D | AVRRegisterInfo.td | 44 def R8 : AVRReg<8, "r8">, DwarfRegNum<[8]>; 91 def R9R8 : AVRReg<8, "r9:r8", [R8, R9]>, DwarfRegNum<[8]>; 122 R9, R8, R7, R6, R5, R4, R3, R2, R0, R1)>; 126 (add R15, R14, R13, R12, R11, R10, R9, R8, R7, R6,
|
| /freebsd/contrib/llvm-project/llvm/lib/Target/X86/ |
| H A D | X86CallingConv.td | 90 let GPR_64 = [RAX, RCX, RDX, RDI, RSI, R8, R9, R10, R11, R12, R14, R15]; 102 let GPR_64 = [RAX, RCX, RDX, RDI, RSI, R8, R9, R11, R12, R14, R15]; 109 let GPR_64 = [RAX, RCX, RDX, RDI, RSI, R8, R9, R12, R13, R14, R15]; 432 CCIfType<[i64], CCAssignToReg<[RAX, RDX, RCX, R8]>>, 570 CCIfSplit<CCAssignToReg<[RDI, RSI, RDX, RCX, R8]>>>, 573 CCIfType<[i64], CCAssignToReg<[RDI, RSI, RDX, RCX, R8 , R9 ]>>, 680 [RCX , RDX , R8 , R9 ]>>, 693 CCIfSRet<CCIfType<[i64], CCAssignToRegWithShadow<[RDX , R8 , R9 ], 696 CCIfType<[i64], CCAssignToRegWithShadow<[RCX , RDX , R8 , R9 ], 718 CCAssignToReg<[R13, RBP, R12, RBX, R14, RSI, RDI, R8, R9, R15]>>, [all …]
|
| /freebsd/sys/contrib/edk2/Include/Protocol/ |
| H A D | DebugSupport.h | 224 UINT64 R8; member 295 UINT64 R8; member 499 UINT32 R8; member 764 UINT64 R8; member
|
| /freebsd/sys/contrib/device-tree/Bindings/sound/ |
| H A D | wm8741.txt | 16 DIFF in register R8 (MODE_CONTROL_2). If absent, the default is 0, shall be:
|
| /freebsd/contrib/llvm-project/llvm/lib/Target/Lanai/MCTargetDesc/ |
| H A D | LanaiBaseInfo.h | 61 case Lanai::R8: in getLanaiRegisterNumbering()
|