Home
last modified time | relevance | path

Searched refs:Interrupt (Results 1 – 25 of 326) sorted by relevance

12345678910>>...14

/freebsd/sys/contrib/device-tree/Bindings/usb/
H A Dlpc32xx-udc.txt8 * USB Device Low Priority Interrupt
9 * USB Device High Priority Interrupt
10 * USB Device DMA Interrupt
11 * External USB Transceiver Interrupt (OTG ATX)
/freebsd/sys/contrib/device-tree/Bindings/interrupt-controller/
H A Dcsky,mpintc.txt2 C-SKY Multi-processors Interrupt Controller
5 C-SKY Multi-processors Interrupt Controller is designed for ck807/ck810/ck860
8 Interrupt number definition:
13 Interrupt trigger mode: (Defined in dt-bindings/interrupt-controller/irq.h)
H A Dandestech,ativic32.txt1 * Andestech Internal Vector Interrupt Controller
3 The Internal Vector Interrupt Controller (IVIC) is a basic interrupt controller
5 bigger External Vector Interrupt Controller.
H A Dti,sci-inta.txt1 Texas Instruments K3 Interrupt Aggregator
4 The Interrupt Aggregator (INTA) provides a centralized machine
10 Interrupt Aggregator
38 TISCI Interrupt Aggregator Node:
46 - ti,sci-dev-id: TISCI device ID of the Interrupt Aggregator.
H A Dimg,pdc-intc.txt1 * ImgTec Powerdown Controller (PDC) Interrupt Controller Binding
30 * Interrupt Specifier Definition
32 Interrupt specifiers consists of 2 cells encoded as follows:
88 // Interrupt source Peripheral 0
102 // Interrupt source SysWake 0 that is active-low level-sensitive
H A Dti,sci-intr.txt1 Texas Instruments K3 Interrupt Router
4 The Interrupt Router (INTR) module provides a mechanism to mux M
6 to be driven per N output. An Interrupt Router can either handle edge triggered
9 Interrupt Router
38 TISCI Interrupt Router Node:
H A Dti,c64x+megamod-pic.txt1 C6X Interrupt Chips
4 * C64X+ Core Interrupt Controller
16 Interrupt Specifier Definition
31 * C64x+ Megamodule Interrupt Controller
65 Interrupt Specifier Definition
H A Dcdns,xtensa-mx.txt1 * Xtensa Interrupt Distributor and Programmable Interrupt Controller (MX)
H A Dintel,ce4100-ioapic.txt1 Interrupt chips
4 * Intel I/O Advanced Programmable Interrupt Controller (IO APIC)
H A Darm,vic.txt1 * ARM Vectored Interrupt Controller
3 One or more Vectored Interrupt Controllers (VIC's) can be connected in an ARM
20 - interrupts : Interrupt source for parent controllers if the VIC is nested.
H A Dti,cp-intc.txt1 * TI Common Platform Interrupt Controller
3 Common Platform Interrupt Controller (cp_intc) is used on
H A Dimg,meta-intc.txt28 * Interrupt Specifier Definition
30 Interrupt specifiers consists of 2 cells encoded as follows:
75 // Interrupt source '5' that is level-sensitive.
H A Dmrvl,intc.txt1 * Marvell MMP Interrupt controller
46 * Marvell Orion Interrupt controller
53 - reg : Interrupt mask address. A list of 4 byte ranges, one per controller.
H A Damazon,al-fic.txt1 Amazon's Annapurna Labs Fabric Interrupt Controller
16 Interrupt Controllers bindings used by client devices.
H A Dmarvell,sei.txt1 Marvell SEI (System Error Interrupt) Controller
4 Marvell SEI (System Error Interrupt) controller is an interrupt
H A Dqca,ath79-misc-intc.txt10 - interrupts: Interrupt specifier for the controllers interrupt.
19 Interrupt Controllers bindings used by client devices.
H A Drenesas,rza1-irqc.txt1 DT bindings for the Renesas RZ/A1 Interrupt Controller
3 The RZ/A1 Interrupt Controller is a front-end for the GIC found on Renesas
/freebsd/sys/contrib/device-tree/Bindings/net/
H A Ddavinci_emac.txt15 4 sources: <Receive Threshold Interrupt
16 Receive Interrupt
17 Transmit Interrupt
18 Miscellaneous Interrupt>
/freebsd/sys/contrib/device-tree/Bindings/crypto/
H A Dhisilicon,hip07-sec.txt13 - interrupts: Interrupt specifiers.
16 Interrupt 0 is for the SEC unit error queue.
17 Interrupt 2N + 1 is the completion interrupt for queue N.
18 Interrupt 2N + 2 is the error interrupt for queue N.
/freebsd/sys/dts/arm/
H A Dimx51x.dtsi422 * 69 IIM Interrupt request to the processor.
428 * 27 CSU Interrupt Request 1. Indicates to the
433 /* irq76 Neon Monitor Interrupt */
434 /* irq77 Performance Unit Interrupt */
436 /* irq79 Debug Interrupt, Cross-Trigger Interface 1 */
437 /* irq80 Debug Interrupt, Cross-Trigger Interface 1 */
438 /* irq89 Debug Interrupt, Cross-Trigger Interface 2 */
439 /* irq98 Debug Interrupt, Cross-Trigger Interface 3 */
461 /* 21 SCC Security Monitor High Priority Interrupt. */
462 /* 22 SCC Secure (TrustZone) Interrupt. */
[all …]
H A Dimx53x.dtsi507 * 69 IIM Interrupt request to the processor.
513 * 27 CSU Interrupt Request 1. Indicates to the
518 /* irq76 Neon Monitor Interrupt */
519 /* irq77 Performance Unit Interrupt */
521 /* irq79 Debug Interrupt, Cross-Trigger Interface 1 */
522 /* irq80 Debug Interrupt, Cross-Trigger Interface 1 */
523 /* irq89 Debug Interrupt, Cross-Trigger Interface 2 */
524 /* irq98 Debug Interrupt, Cross-Trigger Interface 3 */
548 /* 21 SCC Security Monitor High Priority Interrupt. */
549 /* 22 SCC Secure (TrustZone) Interrupt. */
[all …]
/freebsd/sys/contrib/device-tree/Bindings/timer/
H A Dsnps,arc-timer.txt1 Synopsys ARC Local Timer with Interrupt Capabilities
11 - interrupts : single Interrupt going into parent intc
/freebsd/sys/contrib/device-tree/Bindings/gpio/
H A Dgpio-ath79.txt15 - interrupts: Interrupt specifier for the controllers interrupt.
21 Interrupt Controllers bindings used by client devices.
/freebsd/sys/dev/cxgbe/firmware/
H A Dt5fw_cfg_fpga.txt184 # Breakdown of Virtual Interface/Queue/Interrupt resources for the "Unified
188 # use Forwarded Interrupt Ingress Queues. For these latter, an Ingress Queue
189 # would be created and the Queue ID of a Forwarded Interrupt Ingress Queue
199 # NMSIX_NIC = 32 # NIC MSI-X Interrupt Vectors (FLIQ)
206 # NMSIX_OFLD = 16 # Offload MSI-X Interrupt Vectors (FLIQ)
213 # NMSIX_RDMA = 4 # RDMA MSI-X Interrupt Vectors (FLIQ)
224 # NMSIX_ISCSI = 4 # ISCSI MSI-X Interrupt Vectors (FLIQ)
231 # NMSIX_FCOE = 34 # FCOE MSI-X Interrupt Vectors (FLIQ)
235 # Forwarded Interrupt Queue) and General Interrupts per function.
243 # their interrupts forwarded to another set of Forwarded Interrupt Queues.
[all …]
H A Dt6fw_cfg_fpga.txt196 # Breakdown of Virtual Interface/Queue/Interrupt resources for the "Unified
200 # use Forwarded Interrupt Ingress Queues. For these latter, an Ingress Queue
201 # would be created and the Queue ID of a Forwarded Interrupt Ingress Queue
211 # NMSIX_NIC = 32 # NIC MSI-X Interrupt Vectors (FLIQ)
218 # NMSIX_OFLD = 16 # Offload MSI-X Interrupt Vectors (FLIQ)
225 # NMSIX_RDMA = 4 # RDMA MSI-X Interrupt Vectors (FLIQ)
236 # NMSIX_ISCSI = 4 # ISCSI MSI-X Interrupt Vectors (FLIQ)
243 # NMSIX_FCOE = 34 # FCOE MSI-X Interrupt Vectors (FLIQ)
247 # Forwarded Interrupt Queue) and General Interrupts per function.
255 # their interrupts forwarded to another set of Forwarded Interrupt Queues.
[all …]

12345678910>>...14