Searched refs:InitReg (Results 1 – 4 of 4) sorted by relevance
/freebsd/contrib/llvm-project/llvm/lib/CodeGen/ |
H A D | ModuloSchedule.cpp | 1285 Register phi(Register LoopReg, std::optional<Register> InitReg = {}, 1470 Register KernelRewriter::phi(Register LoopReg, std::optional<Register> InitReg, in phi() argument 1473 if (InitReg) { in phi() 1474 auto I = Phis.find({LoopReg, *InitReg}); in phi() 1489 if (!InitReg) in phi() 1495 MI->getOperand(1).setReg(*InitReg); in phi() 1496 Phis.insert({{LoopReg, *InitReg}, R}); in phi() 1498 MRI.constrainRegClass(R, MRI.getRegClass(*InitReg)); in phi() 1509 if (InitReg) { in phi() 1511 MRI.constrainRegClass(R, MRI.getRegClass(*InitReg)); in phi() [all …]
|
/freebsd/contrib/llvm-project/llvm/lib/Target/AMDGPU/ |
H A D | R600MachineCFGStructurizer.cpp | 1287 Register InitReg = in improveSimpleJumpintoIf() local 1289 insertCondBranchBefore(LandBlk, I, R600::IF_PREDICATE_SET, InitReg, in improveSimpleJumpintoIf()
|
H A D | SIISelLowering.cpp | 4463 unsigned InitReg, unsigned ResultReg, unsigned PhiReg, in emitLoadM0FromVGPRLoop() argument 4479 .addReg(InitReg) in emitLoadM0FromVGPRLoop() 4711 Register InitReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); in emitIndirectSrc() local 4713 BuildMI(MBB, I, DL, TII->get(TargetOpcode::IMPLICIT_DEF), InitReg); in emitIndirectSrc() 4716 auto InsPt = loadM0FromVGPR(TII, MBB, MI, InitReg, PhiReg, Offset, in emitIndirectSrc()
|
/freebsd/contrib/llvm-project/llvm/lib/Target/AArch64/ |
H A D | AArch64InstrInfo.cpp | 9848 unsigned &UpdateCounterOprNum, Register &InitReg, in getIndVarInfo() argument 9868 InitReg = 0; in getIndVarInfo() 9881 if (InitReg != 0) in getIndVarInfo() 9885 extractPhiReg(*Def, LoopBB, CurReg, InitReg); in getIndVarInfo()
|