1 // SPDX-License-Identifier: GPL-2.0 2 /* Copyright (c) 2018, Sensor-Technik Wiedemann GmbH 3 * Copyright (c) 2018-2019, Vladimir Oltean <olteanv@gmail.com> 4 */ 5 6 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 7 8 #include <linux/delay.h> 9 #include <linux/module.h> 10 #include <linux/printk.h> 11 #include <linux/spi/spi.h> 12 #include <linux/errno.h> 13 #include <linux/gpio/consumer.h> 14 #include <linux/phylink.h> 15 #include <linux/of.h> 16 #include <linux/of_net.h> 17 #include <linux/of_mdio.h> 18 #include <linux/netdev_features.h> 19 #include <linux/netdevice.h> 20 #include <linux/if_bridge.h> 21 #include <linux/if_ether.h> 22 #include <linux/dsa/8021q.h> 23 #include <linux/units.h> 24 25 #include "sja1105.h" 26 #include "sja1105_tas.h" 27 28 #define SJA1105_UNKNOWN_MULTICAST 0x010000000000ull 29 30 /* Configure the optional reset pin and bring up switch */ 31 static int sja1105_hw_reset(struct device *dev, unsigned int pulse_len, 32 unsigned int startup_delay) 33 { 34 struct gpio_desc *gpio; 35 36 gpio = gpiod_get_optional(dev, "reset", GPIOD_OUT_HIGH); 37 if (IS_ERR(gpio)) 38 return PTR_ERR(gpio); 39 40 if (!gpio) 41 return 0; 42 43 gpiod_set_value_cansleep(gpio, 1); 44 /* Wait for minimum reset pulse length */ 45 msleep(pulse_len); 46 gpiod_set_value_cansleep(gpio, 0); 47 /* Wait until chip is ready after reset */ 48 msleep(startup_delay); 49 50 gpiod_put(gpio); 51 52 return 0; 53 } 54 55 static void 56 sja1105_port_allow_traffic(struct sja1105_l2_forwarding_entry *l2_fwd, 57 int from, int to, bool allow) 58 { 59 if (allow) 60 l2_fwd[from].reach_port |= BIT(to); 61 else 62 l2_fwd[from].reach_port &= ~BIT(to); 63 } 64 65 static bool sja1105_can_forward(struct sja1105_l2_forwarding_entry *l2_fwd, 66 int from, int to) 67 { 68 return !!(l2_fwd[from].reach_port & BIT(to)); 69 } 70 71 static int sja1105_is_vlan_configured(struct sja1105_private *priv, u16 vid) 72 { 73 struct sja1105_vlan_lookup_entry *vlan; 74 int count, i; 75 76 vlan = priv->static_config.tables[BLK_IDX_VLAN_LOOKUP].entries; 77 count = priv->static_config.tables[BLK_IDX_VLAN_LOOKUP].entry_count; 78 79 for (i = 0; i < count; i++) 80 if (vlan[i].vlanid == vid) 81 return i; 82 83 /* Return an invalid entry index if not found */ 84 return -1; 85 } 86 87 static int sja1105_drop_untagged(struct dsa_switch *ds, int port, bool drop) 88 { 89 struct sja1105_private *priv = ds->priv; 90 struct sja1105_mac_config_entry *mac; 91 92 mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries; 93 94 if (mac[port].drpuntag == drop) 95 return 0; 96 97 mac[port].drpuntag = drop; 98 99 return sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port, 100 &mac[port], true); 101 } 102 103 static int sja1105_pvid_apply(struct sja1105_private *priv, int port, u16 pvid) 104 { 105 struct sja1105_mac_config_entry *mac; 106 107 mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries; 108 109 if (mac[port].vlanid == pvid) 110 return 0; 111 112 mac[port].vlanid = pvid; 113 114 return sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port, 115 &mac[port], true); 116 } 117 118 static int sja1105_commit_pvid(struct dsa_switch *ds, int port) 119 { 120 struct dsa_port *dp = dsa_to_port(ds, port); 121 struct net_device *br = dsa_port_bridge_dev_get(dp); 122 struct sja1105_private *priv = ds->priv; 123 struct sja1105_vlan_lookup_entry *vlan; 124 bool drop_untagged = false; 125 int match, rc; 126 u16 pvid; 127 128 if (br && br_vlan_enabled(br)) 129 pvid = priv->bridge_pvid[port]; 130 else 131 pvid = priv->tag_8021q_pvid[port]; 132 133 rc = sja1105_pvid_apply(priv, port, pvid); 134 if (rc) 135 return rc; 136 137 /* Only force dropping of untagged packets when the port is under a 138 * VLAN-aware bridge. When the tag_8021q pvid is used, we are 139 * deliberately removing the RX VLAN from the port's VMEMB_PORT list, 140 * to prevent DSA tag spoofing from the link partner. Untagged packets 141 * are the only ones that should be received with tag_8021q, so 142 * definitely don't drop them. 143 */ 144 if (pvid == priv->bridge_pvid[port]) { 145 vlan = priv->static_config.tables[BLK_IDX_VLAN_LOOKUP].entries; 146 147 match = sja1105_is_vlan_configured(priv, pvid); 148 149 if (match < 0 || !(vlan[match].vmemb_port & BIT(port))) 150 drop_untagged = true; 151 } 152 153 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) 154 drop_untagged = true; 155 156 return sja1105_drop_untagged(ds, port, drop_untagged); 157 } 158 159 static int sja1105_init_mac_settings(struct sja1105_private *priv) 160 { 161 struct sja1105_mac_config_entry default_mac = { 162 /* Enable all 8 priority queues on egress. 163 * Every queue i holds top[i] - base[i] frames. 164 * Sum of top[i] - base[i] is 511 (max hardware limit). 165 */ 166 .top = {0x3F, 0x7F, 0xBF, 0xFF, 0x13F, 0x17F, 0x1BF, 0x1FF}, 167 .base = {0x0, 0x40, 0x80, 0xC0, 0x100, 0x140, 0x180, 0x1C0}, 168 .enabled = {true, true, true, true, true, true, true, true}, 169 /* Keep standard IFG of 12 bytes on egress. */ 170 .ifg = 0, 171 /* Always put the MAC speed in automatic mode, where it can be 172 * adjusted at runtime by PHYLINK. 173 */ 174 .speed = priv->info->port_speed[SJA1105_SPEED_AUTO], 175 /* No static correction for 1-step 1588 events */ 176 .tp_delin = 0, 177 .tp_delout = 0, 178 /* Disable aging for critical TTEthernet traffic */ 179 .maxage = 0xFF, 180 /* Internal VLAN (pvid) to apply to untagged ingress */ 181 .vlanprio = 0, 182 .vlanid = 1, 183 .ing_mirr = false, 184 .egr_mirr = false, 185 /* Don't drop traffic with other EtherType than ETH_P_IP */ 186 .drpnona664 = false, 187 /* Don't drop double-tagged traffic */ 188 .drpdtag = false, 189 /* Don't drop untagged traffic */ 190 .drpuntag = false, 191 /* Don't retag 802.1p (VID 0) traffic with the pvid */ 192 .retag = false, 193 /* Disable learning and I/O on user ports by default - 194 * STP will enable it. 195 */ 196 .dyn_learn = false, 197 .egress = false, 198 .ingress = false, 199 }; 200 struct sja1105_mac_config_entry *mac; 201 struct dsa_switch *ds = priv->ds; 202 struct sja1105_table *table; 203 struct dsa_port *dp; 204 205 table = &priv->static_config.tables[BLK_IDX_MAC_CONFIG]; 206 207 /* Discard previous MAC Configuration Table */ 208 if (table->entry_count) { 209 kfree(table->entries); 210 table->entry_count = 0; 211 } 212 213 table->entries = kcalloc(table->ops->max_entry_count, 214 table->ops->unpacked_entry_size, GFP_KERNEL); 215 if (!table->entries) 216 return -ENOMEM; 217 218 table->entry_count = table->ops->max_entry_count; 219 220 mac = table->entries; 221 222 list_for_each_entry(dp, &ds->dst->ports, list) { 223 if (dp->ds != ds) 224 continue; 225 226 mac[dp->index] = default_mac; 227 228 /* Let sja1105_bridge_stp_state_set() keep address learning 229 * enabled for the DSA ports. CPU ports use software-assisted 230 * learning to ensure that only FDB entries belonging to the 231 * bridge are learned, and that they are learned towards all 232 * CPU ports in a cross-chip topology if multiple CPU ports 233 * exist. 234 */ 235 if (dsa_port_is_dsa(dp)) 236 dp->learning = true; 237 238 /* Disallow untagged packets from being received on the 239 * CPU and DSA ports. 240 */ 241 if (dsa_port_is_cpu(dp) || dsa_port_is_dsa(dp)) 242 mac[dp->index].drpuntag = true; 243 } 244 245 return 0; 246 } 247 248 static int sja1105_init_mii_settings(struct sja1105_private *priv) 249 { 250 struct device *dev = &priv->spidev->dev; 251 struct sja1105_xmii_params_entry *mii; 252 struct dsa_switch *ds = priv->ds; 253 struct sja1105_table *table; 254 int i; 255 256 table = &priv->static_config.tables[BLK_IDX_XMII_PARAMS]; 257 258 /* Discard previous xMII Mode Parameters Table */ 259 if (table->entry_count) { 260 kfree(table->entries); 261 table->entry_count = 0; 262 } 263 264 table->entries = kcalloc(table->ops->max_entry_count, 265 table->ops->unpacked_entry_size, GFP_KERNEL); 266 if (!table->entries) 267 return -ENOMEM; 268 269 /* Override table based on PHYLINK DT bindings */ 270 table->entry_count = table->ops->max_entry_count; 271 272 mii = table->entries; 273 274 for (i = 0; i < ds->num_ports; i++) { 275 sja1105_mii_role_t role = XMII_MAC; 276 277 if (dsa_is_unused_port(priv->ds, i)) 278 continue; 279 280 switch (priv->phy_mode[i]) { 281 case PHY_INTERFACE_MODE_INTERNAL: 282 if (priv->info->internal_phy[i] == SJA1105_NO_PHY) 283 goto unsupported; 284 285 mii->xmii_mode[i] = XMII_MODE_MII; 286 if (priv->info->internal_phy[i] == SJA1105_PHY_BASE_TX) 287 mii->special[i] = true; 288 289 break; 290 case PHY_INTERFACE_MODE_REVMII: 291 role = XMII_PHY; 292 fallthrough; 293 case PHY_INTERFACE_MODE_MII: 294 if (!priv->info->supports_mii[i]) 295 goto unsupported; 296 297 mii->xmii_mode[i] = XMII_MODE_MII; 298 break; 299 case PHY_INTERFACE_MODE_REVRMII: 300 role = XMII_PHY; 301 fallthrough; 302 case PHY_INTERFACE_MODE_RMII: 303 if (!priv->info->supports_rmii[i]) 304 goto unsupported; 305 306 mii->xmii_mode[i] = XMII_MODE_RMII; 307 break; 308 case PHY_INTERFACE_MODE_RGMII: 309 case PHY_INTERFACE_MODE_RGMII_ID: 310 case PHY_INTERFACE_MODE_RGMII_RXID: 311 case PHY_INTERFACE_MODE_RGMII_TXID: 312 if (!priv->info->supports_rgmii[i]) 313 goto unsupported; 314 315 mii->xmii_mode[i] = XMII_MODE_RGMII; 316 break; 317 case PHY_INTERFACE_MODE_SGMII: 318 if (!priv->info->supports_sgmii[i]) 319 goto unsupported; 320 321 mii->xmii_mode[i] = XMII_MODE_SGMII; 322 mii->special[i] = true; 323 break; 324 case PHY_INTERFACE_MODE_2500BASEX: 325 if (!priv->info->supports_2500basex[i]) 326 goto unsupported; 327 328 mii->xmii_mode[i] = XMII_MODE_SGMII; 329 mii->special[i] = true; 330 break; 331 unsupported: 332 default: 333 dev_err(dev, "Unsupported PHY mode %s on port %d!\n", 334 phy_modes(priv->phy_mode[i]), i); 335 return -EINVAL; 336 } 337 338 mii->phy_mac[i] = role; 339 } 340 return 0; 341 } 342 343 static int sja1105_init_static_fdb(struct sja1105_private *priv) 344 { 345 struct sja1105_l2_lookup_entry *l2_lookup; 346 struct sja1105_table *table; 347 int port; 348 349 table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP]; 350 351 /* We only populate the FDB table through dynamic L2 Address Lookup 352 * entries, except for a special entry at the end which is a catch-all 353 * for unknown multicast and will be used to control flooding domain. 354 */ 355 if (table->entry_count) { 356 kfree(table->entries); 357 table->entry_count = 0; 358 } 359 360 if (!priv->info->can_limit_mcast_flood) 361 return 0; 362 363 table->entries = kcalloc(1, table->ops->unpacked_entry_size, 364 GFP_KERNEL); 365 if (!table->entries) 366 return -ENOMEM; 367 368 table->entry_count = 1; 369 l2_lookup = table->entries; 370 371 /* All L2 multicast addresses have an odd first octet */ 372 l2_lookup[0].macaddr = SJA1105_UNKNOWN_MULTICAST; 373 l2_lookup[0].mask_macaddr = SJA1105_UNKNOWN_MULTICAST; 374 l2_lookup[0].lockeds = true; 375 l2_lookup[0].index = SJA1105_MAX_L2_LOOKUP_COUNT - 1; 376 377 /* Flood multicast to every port by default */ 378 for (port = 0; port < priv->ds->num_ports; port++) 379 if (!dsa_is_unused_port(priv->ds, port)) 380 l2_lookup[0].destports |= BIT(port); 381 382 return 0; 383 } 384 385 static int sja1105_init_l2_lookup_params(struct sja1105_private *priv) 386 { 387 struct sja1105_l2_lookup_params_entry default_l2_lookup_params = { 388 /* Learned FDB entries are forgotten after 300 seconds */ 389 .maxage = SJA1105_AGEING_TIME_MS(300000), 390 /* All entries within a FDB bin are available for learning */ 391 .dyn_tbsz = SJA1105ET_FDB_BIN_SIZE, 392 /* And the P/Q/R/S equivalent setting: */ 393 .start_dynspc = 0, 394 /* 2^8 + 2^5 + 2^3 + 2^2 + 2^1 + 1 in Koopman notation */ 395 .poly = 0x97, 396 /* Always use Independent VLAN Learning (IVL) */ 397 .shared_learn = false, 398 /* Don't discard management traffic based on ENFPORT - 399 * we don't perform SMAC port enforcement anyway, so 400 * what we are setting here doesn't matter. 401 */ 402 .no_enf_hostprt = false, 403 /* Don't learn SMAC for mac_fltres1 and mac_fltres0. 404 * Maybe correlate with no_linklocal_learn from bridge driver? 405 */ 406 .no_mgmt_learn = true, 407 /* P/Q/R/S only */ 408 .use_static = true, 409 /* Dynamically learned FDB entries can overwrite other (older) 410 * dynamic FDB entries 411 */ 412 .owr_dyn = true, 413 .drpnolearn = true, 414 }; 415 struct dsa_switch *ds = priv->ds; 416 int port, num_used_ports = 0; 417 struct sja1105_table *table; 418 u64 max_fdb_entries; 419 420 for (port = 0; port < ds->num_ports; port++) 421 if (!dsa_is_unused_port(ds, port)) 422 num_used_ports++; 423 424 max_fdb_entries = SJA1105_MAX_L2_LOOKUP_COUNT / num_used_ports; 425 426 for (port = 0; port < ds->num_ports; port++) { 427 if (dsa_is_unused_port(ds, port)) 428 continue; 429 430 default_l2_lookup_params.maxaddrp[port] = max_fdb_entries; 431 } 432 433 table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP_PARAMS]; 434 435 if (table->entry_count) { 436 kfree(table->entries); 437 table->entry_count = 0; 438 } 439 440 table->entries = kcalloc(table->ops->max_entry_count, 441 table->ops->unpacked_entry_size, GFP_KERNEL); 442 if (!table->entries) 443 return -ENOMEM; 444 445 table->entry_count = table->ops->max_entry_count; 446 447 /* This table only has a single entry */ 448 ((struct sja1105_l2_lookup_params_entry *)table->entries)[0] = 449 default_l2_lookup_params; 450 451 return 0; 452 } 453 454 /* Set up a default VLAN for untagged traffic injected from the CPU 455 * using management routes (e.g. STP, PTP) as opposed to tag_8021q. 456 * All DT-defined ports are members of this VLAN, and there are no 457 * restrictions on forwarding (since the CPU selects the destination). 458 * Frames from this VLAN will always be transmitted as untagged, and 459 * neither the bridge nor the 8021q module cannot create this VLAN ID. 460 */ 461 static int sja1105_init_static_vlan(struct sja1105_private *priv) 462 { 463 struct sja1105_table *table; 464 struct sja1105_vlan_lookup_entry pvid = { 465 .type_entry = SJA1110_VLAN_D_TAG, 466 .ving_mirr = 0, 467 .vegr_mirr = 0, 468 .vmemb_port = 0, 469 .vlan_bc = 0, 470 .tag_port = 0, 471 .vlanid = SJA1105_DEFAULT_VLAN, 472 }; 473 struct dsa_switch *ds = priv->ds; 474 int port; 475 476 table = &priv->static_config.tables[BLK_IDX_VLAN_LOOKUP]; 477 478 if (table->entry_count) { 479 kfree(table->entries); 480 table->entry_count = 0; 481 } 482 483 table->entries = kzalloc(table->ops->unpacked_entry_size, 484 GFP_KERNEL); 485 if (!table->entries) 486 return -ENOMEM; 487 488 table->entry_count = 1; 489 490 for (port = 0; port < ds->num_ports; port++) { 491 if (dsa_is_unused_port(ds, port)) 492 continue; 493 494 pvid.vmemb_port |= BIT(port); 495 pvid.vlan_bc |= BIT(port); 496 pvid.tag_port &= ~BIT(port); 497 498 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) { 499 priv->tag_8021q_pvid[port] = SJA1105_DEFAULT_VLAN; 500 priv->bridge_pvid[port] = SJA1105_DEFAULT_VLAN; 501 } 502 } 503 504 ((struct sja1105_vlan_lookup_entry *)table->entries)[0] = pvid; 505 return 0; 506 } 507 508 static int sja1105_init_l2_forwarding(struct sja1105_private *priv) 509 { 510 struct sja1105_l2_forwarding_entry *l2fwd; 511 struct dsa_switch *ds = priv->ds; 512 struct dsa_switch_tree *dst; 513 struct sja1105_table *table; 514 struct dsa_link *dl; 515 int port, tc; 516 int from, to; 517 518 table = &priv->static_config.tables[BLK_IDX_L2_FORWARDING]; 519 520 if (table->entry_count) { 521 kfree(table->entries); 522 table->entry_count = 0; 523 } 524 525 table->entries = kcalloc(table->ops->max_entry_count, 526 table->ops->unpacked_entry_size, GFP_KERNEL); 527 if (!table->entries) 528 return -ENOMEM; 529 530 table->entry_count = table->ops->max_entry_count; 531 532 l2fwd = table->entries; 533 534 /* First 5 entries in the L2 Forwarding Table define the forwarding 535 * rules and the VLAN PCP to ingress queue mapping. 536 * Set up the ingress queue mapping first. 537 */ 538 for (port = 0; port < ds->num_ports; port++) { 539 if (dsa_is_unused_port(ds, port)) 540 continue; 541 542 for (tc = 0; tc < SJA1105_NUM_TC; tc++) 543 l2fwd[port].vlan_pmap[tc] = tc; 544 } 545 546 /* Then manage the forwarding domain for user ports. These can forward 547 * only to the always-on domain (CPU port and DSA links) 548 */ 549 for (from = 0; from < ds->num_ports; from++) { 550 if (!dsa_is_user_port(ds, from)) 551 continue; 552 553 for (to = 0; to < ds->num_ports; to++) { 554 if (!dsa_is_cpu_port(ds, to) && 555 !dsa_is_dsa_port(ds, to)) 556 continue; 557 558 l2fwd[from].bc_domain |= BIT(to); 559 l2fwd[from].fl_domain |= BIT(to); 560 561 sja1105_port_allow_traffic(l2fwd, from, to, true); 562 } 563 } 564 565 /* Then manage the forwarding domain for DSA links and CPU ports (the 566 * always-on domain). These can send packets to any enabled port except 567 * themselves. 568 */ 569 for (from = 0; from < ds->num_ports; from++) { 570 if (!dsa_is_cpu_port(ds, from) && !dsa_is_dsa_port(ds, from)) 571 continue; 572 573 for (to = 0; to < ds->num_ports; to++) { 574 if (dsa_is_unused_port(ds, to)) 575 continue; 576 577 if (from == to) 578 continue; 579 580 l2fwd[from].bc_domain |= BIT(to); 581 l2fwd[from].fl_domain |= BIT(to); 582 583 sja1105_port_allow_traffic(l2fwd, from, to, true); 584 } 585 } 586 587 /* In odd topologies ("H" connections where there is a DSA link to 588 * another switch which also has its own CPU port), TX packets can loop 589 * back into the system (they are flooded from CPU port 1 to the DSA 590 * link, and from there to CPU port 2). Prevent this from happening by 591 * cutting RX from DSA links towards our CPU port, if the remote switch 592 * has its own CPU port and therefore doesn't need ours for network 593 * stack termination. 594 */ 595 dst = ds->dst; 596 597 list_for_each_entry(dl, &dst->rtable, list) { 598 if (dl->dp->ds != ds || dl->link_dp->cpu_dp == dl->dp->cpu_dp) 599 continue; 600 601 from = dl->dp->index; 602 to = dsa_upstream_port(ds, from); 603 604 dev_warn(ds->dev, 605 "H topology detected, cutting RX from DSA link %d to CPU port %d to prevent TX packet loops\n", 606 from, to); 607 608 sja1105_port_allow_traffic(l2fwd, from, to, false); 609 610 l2fwd[from].bc_domain &= ~BIT(to); 611 l2fwd[from].fl_domain &= ~BIT(to); 612 } 613 614 /* Finally, manage the egress flooding domain. All ports start up with 615 * flooding enabled, including the CPU port and DSA links. 616 */ 617 for (port = 0; port < ds->num_ports; port++) { 618 if (dsa_is_unused_port(ds, port)) 619 continue; 620 621 priv->ucast_egress_floods |= BIT(port); 622 priv->bcast_egress_floods |= BIT(port); 623 } 624 625 /* Next 8 entries define VLAN PCP mapping from ingress to egress. 626 * Create a one-to-one mapping. 627 */ 628 for (tc = 0; tc < SJA1105_NUM_TC; tc++) { 629 for (port = 0; port < ds->num_ports; port++) { 630 if (dsa_is_unused_port(ds, port)) 631 continue; 632 633 l2fwd[ds->num_ports + tc].vlan_pmap[port] = tc; 634 } 635 636 l2fwd[ds->num_ports + tc].type_egrpcp2outputq = true; 637 } 638 639 return 0; 640 } 641 642 static int sja1110_init_pcp_remapping(struct sja1105_private *priv) 643 { 644 struct sja1110_pcp_remapping_entry *pcp_remap; 645 struct dsa_switch *ds = priv->ds; 646 struct sja1105_table *table; 647 int port, tc; 648 649 table = &priv->static_config.tables[BLK_IDX_PCP_REMAPPING]; 650 651 /* Nothing to do for SJA1105 */ 652 if (!table->ops->max_entry_count) 653 return 0; 654 655 if (table->entry_count) { 656 kfree(table->entries); 657 table->entry_count = 0; 658 } 659 660 table->entries = kcalloc(table->ops->max_entry_count, 661 table->ops->unpacked_entry_size, GFP_KERNEL); 662 if (!table->entries) 663 return -ENOMEM; 664 665 table->entry_count = table->ops->max_entry_count; 666 667 pcp_remap = table->entries; 668 669 /* Repeat the configuration done for vlan_pmap */ 670 for (port = 0; port < ds->num_ports; port++) { 671 if (dsa_is_unused_port(ds, port)) 672 continue; 673 674 for (tc = 0; tc < SJA1105_NUM_TC; tc++) 675 pcp_remap[port].egrpcp[tc] = tc; 676 } 677 678 return 0; 679 } 680 681 static int sja1105_init_l2_forwarding_params(struct sja1105_private *priv) 682 { 683 struct sja1105_l2_forwarding_params_entry *l2fwd_params; 684 struct sja1105_table *table; 685 686 table = &priv->static_config.tables[BLK_IDX_L2_FORWARDING_PARAMS]; 687 688 if (table->entry_count) { 689 kfree(table->entries); 690 table->entry_count = 0; 691 } 692 693 table->entries = kcalloc(table->ops->max_entry_count, 694 table->ops->unpacked_entry_size, GFP_KERNEL); 695 if (!table->entries) 696 return -ENOMEM; 697 698 table->entry_count = table->ops->max_entry_count; 699 700 /* This table only has a single entry */ 701 l2fwd_params = table->entries; 702 703 /* Disallow dynamic reconfiguration of vlan_pmap */ 704 l2fwd_params->max_dynp = 0; 705 /* Use a single memory partition for all ingress queues */ 706 l2fwd_params->part_spc[0] = priv->info->max_frame_mem; 707 708 return 0; 709 } 710 711 void sja1105_frame_memory_partitioning(struct sja1105_private *priv) 712 { 713 struct sja1105_l2_forwarding_params_entry *l2_fwd_params; 714 struct sja1105_vl_forwarding_params_entry *vl_fwd_params; 715 struct sja1105_table *table; 716 717 table = &priv->static_config.tables[BLK_IDX_L2_FORWARDING_PARAMS]; 718 l2_fwd_params = table->entries; 719 l2_fwd_params->part_spc[0] = SJA1105_MAX_FRAME_MEMORY; 720 721 /* If we have any critical-traffic virtual links, we need to reserve 722 * some frame buffer memory for them. At the moment, hardcode the value 723 * at 100 blocks of 128 bytes of memory each. This leaves 829 blocks 724 * remaining for best-effort traffic. TODO: figure out a more flexible 725 * way to perform the frame buffer partitioning. 726 */ 727 if (!priv->static_config.tables[BLK_IDX_VL_FORWARDING].entry_count) 728 return; 729 730 table = &priv->static_config.tables[BLK_IDX_VL_FORWARDING_PARAMS]; 731 vl_fwd_params = table->entries; 732 733 l2_fwd_params->part_spc[0] -= SJA1105_VL_FRAME_MEMORY; 734 vl_fwd_params->partspc[0] = SJA1105_VL_FRAME_MEMORY; 735 } 736 737 /* SJA1110 TDMACONFIGIDX values: 738 * 739 * | 100 Mbps ports | 1Gbps ports | 2.5Gbps ports | Disabled ports 740 * -----+----------------+---------------+---------------+--------------- 741 * 0 | 0, [5:10] | [1:2] | [3:4] | retag 742 * 1 |0, [5:10], retag| [1:2] | [3:4] | - 743 * 2 | 0, [5:10] | [1:3], retag | 4 | - 744 * 3 | 0, [5:10] |[1:2], 4, retag| 3 | - 745 * 4 | 0, 2, [5:10] | 1, retag | [3:4] | - 746 * 5 | 0, 1, [5:10] | 2, retag | [3:4] | - 747 * 14 | 0, [5:10] | [1:4], retag | - | - 748 * 15 | [5:10] | [0:4], retag | - | - 749 */ 750 static void sja1110_select_tdmaconfigidx(struct sja1105_private *priv) 751 { 752 struct sja1105_general_params_entry *general_params; 753 struct sja1105_table *table; 754 bool port_1_is_base_tx; 755 bool port_3_is_2500; 756 bool port_4_is_2500; 757 u64 tdmaconfigidx; 758 759 if (priv->info->device_id != SJA1110_DEVICE_ID) 760 return; 761 762 table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS]; 763 general_params = table->entries; 764 765 /* All the settings below are "as opposed to SGMII", which is the 766 * other pinmuxing option. 767 */ 768 port_1_is_base_tx = priv->phy_mode[1] == PHY_INTERFACE_MODE_INTERNAL; 769 port_3_is_2500 = priv->phy_mode[3] == PHY_INTERFACE_MODE_2500BASEX; 770 port_4_is_2500 = priv->phy_mode[4] == PHY_INTERFACE_MODE_2500BASEX; 771 772 if (port_1_is_base_tx) 773 /* Retagging port will operate at 1 Gbps */ 774 tdmaconfigidx = 5; 775 else if (port_3_is_2500 && port_4_is_2500) 776 /* Retagging port will operate at 100 Mbps */ 777 tdmaconfigidx = 1; 778 else if (port_3_is_2500) 779 /* Retagging port will operate at 1 Gbps */ 780 tdmaconfigidx = 3; 781 else if (port_4_is_2500) 782 /* Retagging port will operate at 1 Gbps */ 783 tdmaconfigidx = 2; 784 else 785 /* Retagging port will operate at 1 Gbps */ 786 tdmaconfigidx = 14; 787 788 general_params->tdmaconfigidx = tdmaconfigidx; 789 } 790 791 static int sja1105_init_topology(struct sja1105_private *priv, 792 struct sja1105_general_params_entry *general_params) 793 { 794 struct dsa_switch *ds = priv->ds; 795 int port; 796 797 /* The host port is the destination for traffic matching mac_fltres1 798 * and mac_fltres0 on all ports except itself. Default to an invalid 799 * value. 800 */ 801 general_params->host_port = ds->num_ports; 802 803 /* Link-local traffic received on casc_port will be forwarded 804 * to host_port without embedding the source port and device ID 805 * info in the destination MAC address, and no RX timestamps will be 806 * taken either (presumably because it is a cascaded port and a 807 * downstream SJA switch already did that). 808 * To disable the feature, we need to do different things depending on 809 * switch generation. On SJA1105 we need to set an invalid port, while 810 * on SJA1110 which support multiple cascaded ports, this field is a 811 * bitmask so it must be left zero. 812 */ 813 if (!priv->info->multiple_cascade_ports) 814 general_params->casc_port = ds->num_ports; 815 816 for (port = 0; port < ds->num_ports; port++) { 817 bool is_upstream = dsa_is_upstream_port(ds, port); 818 bool is_dsa_link = dsa_is_dsa_port(ds, port); 819 820 /* Upstream ports can be dedicated CPU ports or 821 * upstream-facing DSA links 822 */ 823 if (is_upstream) { 824 if (general_params->host_port == ds->num_ports) { 825 general_params->host_port = port; 826 } else { 827 dev_err(ds->dev, 828 "Port %llu is already a host port, configuring %d as one too is not supported\n", 829 general_params->host_port, port); 830 return -EINVAL; 831 } 832 } 833 834 /* Cascade ports are downstream-facing DSA links */ 835 if (is_dsa_link && !is_upstream) { 836 if (priv->info->multiple_cascade_ports) { 837 general_params->casc_port |= BIT(port); 838 } else if (general_params->casc_port == ds->num_ports) { 839 general_params->casc_port = port; 840 } else { 841 dev_err(ds->dev, 842 "Port %llu is already a cascade port, configuring %d as one too is not supported\n", 843 general_params->casc_port, port); 844 return -EINVAL; 845 } 846 } 847 } 848 849 if (general_params->host_port == ds->num_ports) { 850 dev_err(ds->dev, "No host port configured\n"); 851 return -EINVAL; 852 } 853 854 return 0; 855 } 856 857 static int sja1105_init_general_params(struct sja1105_private *priv) 858 { 859 struct sja1105_general_params_entry default_general_params = { 860 /* Allow dynamic changing of the mirror port */ 861 .mirr_ptacu = true, 862 .switchid = priv->ds->index, 863 /* Priority queue for link-local management frames 864 * (both ingress to and egress from CPU - PTP, STP etc) 865 */ 866 .hostprio = 7, 867 .mac_fltres1 = SJA1105_LINKLOCAL_FILTER_A, 868 .mac_flt1 = SJA1105_LINKLOCAL_FILTER_A_MASK, 869 .incl_srcpt1 = true, 870 .send_meta1 = true, 871 .mac_fltres0 = SJA1105_LINKLOCAL_FILTER_B, 872 .mac_flt0 = SJA1105_LINKLOCAL_FILTER_B_MASK, 873 .incl_srcpt0 = true, 874 .send_meta0 = true, 875 /* Default to an invalid value */ 876 .mirr_port = priv->ds->num_ports, 877 /* No TTEthernet */ 878 .vllupformat = SJA1105_VL_FORMAT_PSFP, 879 .vlmarker = 0, 880 .vlmask = 0, 881 /* Only update correctionField for 1-step PTP (L2 transport) */ 882 .ignore2stf = 0, 883 /* Forcefully disable VLAN filtering by telling 884 * the switch that VLAN has a different EtherType. 885 */ 886 .tpid = ETH_P_SJA1105, 887 .tpid2 = ETH_P_SJA1105, 888 /* Enable the TTEthernet engine on SJA1110 */ 889 .tte_en = true, 890 /* Set up the EtherType for control packets on SJA1110 */ 891 .header_type = ETH_P_SJA1110, 892 }; 893 struct sja1105_general_params_entry *general_params; 894 struct sja1105_table *table; 895 int rc; 896 897 rc = sja1105_init_topology(priv, &default_general_params); 898 if (rc) 899 return rc; 900 901 table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS]; 902 903 if (table->entry_count) { 904 kfree(table->entries); 905 table->entry_count = 0; 906 } 907 908 table->entries = kcalloc(table->ops->max_entry_count, 909 table->ops->unpacked_entry_size, GFP_KERNEL); 910 if (!table->entries) 911 return -ENOMEM; 912 913 table->entry_count = table->ops->max_entry_count; 914 915 general_params = table->entries; 916 917 /* This table only has a single entry */ 918 general_params[0] = default_general_params; 919 920 sja1110_select_tdmaconfigidx(priv); 921 922 return 0; 923 } 924 925 static int sja1105_init_avb_params(struct sja1105_private *priv) 926 { 927 struct sja1105_avb_params_entry *avb; 928 struct sja1105_table *table; 929 930 table = &priv->static_config.tables[BLK_IDX_AVB_PARAMS]; 931 932 /* Discard previous AVB Parameters Table */ 933 if (table->entry_count) { 934 kfree(table->entries); 935 table->entry_count = 0; 936 } 937 938 table->entries = kcalloc(table->ops->max_entry_count, 939 table->ops->unpacked_entry_size, GFP_KERNEL); 940 if (!table->entries) 941 return -ENOMEM; 942 943 table->entry_count = table->ops->max_entry_count; 944 945 avb = table->entries; 946 947 /* Configure the MAC addresses for meta frames */ 948 avb->destmeta = SJA1105_META_DMAC; 949 avb->srcmeta = SJA1105_META_SMAC; 950 /* On P/Q/R/S, configure the direction of the PTP_CLK pin as input by 951 * default. This is because there might be boards with a hardware 952 * layout where enabling the pin as output might cause an electrical 953 * clash. On E/T the pin is always an output, which the board designers 954 * probably already knew, so even if there are going to be electrical 955 * issues, there's nothing we can do. 956 */ 957 avb->cas_master = false; 958 959 return 0; 960 } 961 962 /* The L2 policing table is 2-stage. The table is looked up for each frame 963 * according to the ingress port, whether it was broadcast or not, and the 964 * classified traffic class (given by VLAN PCP). This portion of the lookup is 965 * fixed, and gives access to the SHARINDX, an indirection register pointing 966 * within the policing table itself, which is used to resolve the policer that 967 * will be used for this frame. 968 * 969 * Stage 1 Stage 2 970 * +------------+--------+ +---------------------------------+ 971 * |Port 0 TC 0 |SHARINDX| | Policer 0: Rate, Burst, MTU | 972 * +------------+--------+ +---------------------------------+ 973 * |Port 0 TC 1 |SHARINDX| | Policer 1: Rate, Burst, MTU | 974 * +------------+--------+ +---------------------------------+ 975 * ... | Policer 2: Rate, Burst, MTU | 976 * +------------+--------+ +---------------------------------+ 977 * |Port 0 TC 7 |SHARINDX| | Policer 3: Rate, Burst, MTU | 978 * +------------+--------+ +---------------------------------+ 979 * |Port 1 TC 0 |SHARINDX| | Policer 4: Rate, Burst, MTU | 980 * +------------+--------+ +---------------------------------+ 981 * ... | Policer 5: Rate, Burst, MTU | 982 * +------------+--------+ +---------------------------------+ 983 * |Port 1 TC 7 |SHARINDX| | Policer 6: Rate, Burst, MTU | 984 * +------------+--------+ +---------------------------------+ 985 * ... | Policer 7: Rate, Burst, MTU | 986 * +------------+--------+ +---------------------------------+ 987 * |Port 4 TC 7 |SHARINDX| ... 988 * +------------+--------+ 989 * |Port 0 BCAST|SHARINDX| ... 990 * +------------+--------+ 991 * |Port 1 BCAST|SHARINDX| ... 992 * +------------+--------+ 993 * ... ... 994 * +------------+--------+ +---------------------------------+ 995 * |Port 4 BCAST|SHARINDX| | Policer 44: Rate, Burst, MTU | 996 * +------------+--------+ +---------------------------------+ 997 * 998 * In this driver, we shall use policers 0-4 as statically alocated port 999 * (matchall) policers. So we need to make the SHARINDX for all lookups 1000 * corresponding to this ingress port (8 VLAN PCP lookups and 1 broadcast 1001 * lookup) equal. 1002 * The remaining policers (40) shall be dynamically allocated for flower 1003 * policers, where the key is either vlan_prio or dst_mac ff:ff:ff:ff:ff:ff. 1004 */ 1005 #define SJA1105_RATE_MBPS(speed) (((speed) * 64000) / 1000) 1006 1007 static int sja1105_init_l2_policing(struct sja1105_private *priv) 1008 { 1009 struct sja1105_l2_policing_entry *policing; 1010 struct dsa_switch *ds = priv->ds; 1011 struct sja1105_table *table; 1012 int port, tc; 1013 1014 table = &priv->static_config.tables[BLK_IDX_L2_POLICING]; 1015 1016 /* Discard previous L2 Policing Table */ 1017 if (table->entry_count) { 1018 kfree(table->entries); 1019 table->entry_count = 0; 1020 } 1021 1022 table->entries = kcalloc(table->ops->max_entry_count, 1023 table->ops->unpacked_entry_size, GFP_KERNEL); 1024 if (!table->entries) 1025 return -ENOMEM; 1026 1027 table->entry_count = table->ops->max_entry_count; 1028 1029 policing = table->entries; 1030 1031 /* Setup shared indices for the matchall policers */ 1032 for (port = 0; port < ds->num_ports; port++) { 1033 int mcast = (ds->num_ports * (SJA1105_NUM_TC + 1)) + port; 1034 int bcast = (ds->num_ports * SJA1105_NUM_TC) + port; 1035 1036 for (tc = 0; tc < SJA1105_NUM_TC; tc++) 1037 policing[port * SJA1105_NUM_TC + tc].sharindx = port; 1038 1039 policing[bcast].sharindx = port; 1040 /* Only SJA1110 has multicast policers */ 1041 if (mcast < table->ops->max_entry_count) 1042 policing[mcast].sharindx = port; 1043 } 1044 1045 /* Setup the matchall policer parameters */ 1046 for (port = 0; port < ds->num_ports; port++) { 1047 int mtu = VLAN_ETH_FRAME_LEN + ETH_FCS_LEN; 1048 1049 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) 1050 mtu += VLAN_HLEN; 1051 1052 policing[port].smax = 65535; /* Burst size in bytes */ 1053 policing[port].rate = SJA1105_RATE_MBPS(1000); 1054 policing[port].maxlen = mtu; 1055 policing[port].partition = 0; 1056 } 1057 1058 return 0; 1059 } 1060 1061 static int sja1105_static_config_load(struct sja1105_private *priv) 1062 { 1063 int rc; 1064 1065 sja1105_static_config_free(&priv->static_config); 1066 rc = sja1105_static_config_init(&priv->static_config, 1067 priv->info->static_ops, 1068 priv->info->device_id); 1069 if (rc) 1070 return rc; 1071 1072 /* Build static configuration */ 1073 rc = sja1105_init_mac_settings(priv); 1074 if (rc < 0) 1075 return rc; 1076 rc = sja1105_init_mii_settings(priv); 1077 if (rc < 0) 1078 return rc; 1079 rc = sja1105_init_static_fdb(priv); 1080 if (rc < 0) 1081 return rc; 1082 rc = sja1105_init_static_vlan(priv); 1083 if (rc < 0) 1084 return rc; 1085 rc = sja1105_init_l2_lookup_params(priv); 1086 if (rc < 0) 1087 return rc; 1088 rc = sja1105_init_l2_forwarding(priv); 1089 if (rc < 0) 1090 return rc; 1091 rc = sja1105_init_l2_forwarding_params(priv); 1092 if (rc < 0) 1093 return rc; 1094 rc = sja1105_init_l2_policing(priv); 1095 if (rc < 0) 1096 return rc; 1097 rc = sja1105_init_general_params(priv); 1098 if (rc < 0) 1099 return rc; 1100 rc = sja1105_init_avb_params(priv); 1101 if (rc < 0) 1102 return rc; 1103 rc = sja1110_init_pcp_remapping(priv); 1104 if (rc < 0) 1105 return rc; 1106 1107 /* Send initial configuration to hardware via SPI */ 1108 return sja1105_static_config_upload(priv); 1109 } 1110 1111 /* This is the "new way" for a MAC driver to configure its RGMII delay lines, 1112 * based on the explicit "rx-internal-delay-ps" and "tx-internal-delay-ps" 1113 * properties. It has the advantage of working with fixed links and with PHYs 1114 * that apply RGMII delays too, and the MAC driver needs not perform any 1115 * special checks. 1116 * 1117 * Previously we were acting upon the "phy-mode" property when we were 1118 * operating in fixed-link, basically acting as a PHY, but with a reversed 1119 * interpretation: PHY_INTERFACE_MODE_RGMII_TXID means that the MAC should 1120 * behave as if it is connected to a PHY which has applied RGMII delays in the 1121 * TX direction. So if anything, RX delays should have been added by the MAC, 1122 * but we were adding TX delays. 1123 * 1124 * If the "{rx,tx}-internal-delay-ps" properties are not specified, we fall 1125 * back to the legacy behavior and apply delays on fixed-link ports based on 1126 * the reverse interpretation of the phy-mode. This is a deviation from the 1127 * expected default behavior which is to simply apply no delays. To achieve 1128 * that behavior with the new bindings, it is mandatory to specify 1129 * "{rx,tx}-internal-delay-ps" with a value of 0. 1130 */ 1131 static int sja1105_parse_rgmii_delays(struct sja1105_private *priv, int port, 1132 struct device_node *port_dn) 1133 { 1134 phy_interface_t phy_mode = priv->phy_mode[port]; 1135 struct device *dev = &priv->spidev->dev; 1136 int rx_delay = -1, tx_delay = -1; 1137 1138 if (!phy_interface_mode_is_rgmii(phy_mode)) 1139 return 0; 1140 1141 of_property_read_u32(port_dn, "rx-internal-delay-ps", &rx_delay); 1142 of_property_read_u32(port_dn, "tx-internal-delay-ps", &tx_delay); 1143 1144 if (rx_delay == -1 && tx_delay == -1 && priv->fixed_link[port]) { 1145 dev_warn(dev, 1146 "Port %d interpreting RGMII delay settings based on \"phy-mode\" property, " 1147 "please update device tree to specify \"rx-internal-delay-ps\" and " 1148 "\"tx-internal-delay-ps\"", 1149 port); 1150 1151 if (phy_mode == PHY_INTERFACE_MODE_RGMII_RXID || 1152 phy_mode == PHY_INTERFACE_MODE_RGMII_ID) 1153 rx_delay = 2000; 1154 1155 if (phy_mode == PHY_INTERFACE_MODE_RGMII_TXID || 1156 phy_mode == PHY_INTERFACE_MODE_RGMII_ID) 1157 tx_delay = 2000; 1158 } 1159 1160 if (rx_delay < 0) 1161 rx_delay = 0; 1162 if (tx_delay < 0) 1163 tx_delay = 0; 1164 1165 if ((rx_delay || tx_delay) && !priv->info->setup_rgmii_delay) { 1166 dev_err(dev, "Chip cannot apply RGMII delays\n"); 1167 return -EINVAL; 1168 } 1169 1170 if ((rx_delay && rx_delay < SJA1105_RGMII_DELAY_MIN_PS) || 1171 (tx_delay && tx_delay < SJA1105_RGMII_DELAY_MIN_PS) || 1172 (rx_delay > SJA1105_RGMII_DELAY_MAX_PS) || 1173 (tx_delay > SJA1105_RGMII_DELAY_MAX_PS)) { 1174 dev_err(dev, 1175 "port %d RGMII delay values out of range, must be between %d and %d ps\n", 1176 port, SJA1105_RGMII_DELAY_MIN_PS, SJA1105_RGMII_DELAY_MAX_PS); 1177 return -ERANGE; 1178 } 1179 1180 priv->rgmii_rx_delay_ps[port] = rx_delay; 1181 priv->rgmii_tx_delay_ps[port] = tx_delay; 1182 1183 return 0; 1184 } 1185 1186 static int sja1105_parse_ports_node(struct sja1105_private *priv, 1187 struct device_node *ports_node) 1188 { 1189 struct device *dev = &priv->spidev->dev; 1190 1191 for_each_available_child_of_node_scoped(ports_node, child) { 1192 struct device_node *phy_node; 1193 phy_interface_t phy_mode; 1194 u32 index; 1195 int err; 1196 1197 /* Get switch port number from DT */ 1198 if (of_property_read_u32(child, "reg", &index) < 0) { 1199 dev_err(dev, "Port number not defined in device tree " 1200 "(property \"reg\")\n"); 1201 return -ENODEV; 1202 } 1203 1204 /* Get PHY mode from DT */ 1205 err = of_get_phy_mode(child, &phy_mode); 1206 if (err) { 1207 dev_err(dev, "Failed to read phy-mode or " 1208 "phy-interface-type property for port %d\n", 1209 index); 1210 return -ENODEV; 1211 } 1212 1213 phy_node = of_parse_phandle(child, "phy-handle", 0); 1214 if (!phy_node) { 1215 if (!of_phy_is_fixed_link(child)) { 1216 dev_err(dev, "phy-handle or fixed-link " 1217 "properties missing!\n"); 1218 return -ENODEV; 1219 } 1220 /* phy-handle is missing, but fixed-link isn't. 1221 * So it's a fixed link. Default to PHY role. 1222 */ 1223 priv->fixed_link[index] = true; 1224 } else { 1225 of_node_put(phy_node); 1226 } 1227 1228 priv->phy_mode[index] = phy_mode; 1229 1230 err = sja1105_parse_rgmii_delays(priv, index, child); 1231 if (err) 1232 return err; 1233 } 1234 1235 return 0; 1236 } 1237 1238 static int sja1105_parse_dt(struct sja1105_private *priv) 1239 { 1240 struct device *dev = &priv->spidev->dev; 1241 struct device_node *switch_node = dev->of_node; 1242 struct device_node *ports_node; 1243 int rc; 1244 1245 ports_node = of_get_child_by_name(switch_node, "ports"); 1246 if (!ports_node) 1247 ports_node = of_get_child_by_name(switch_node, "ethernet-ports"); 1248 if (!ports_node) { 1249 dev_err(dev, "Incorrect bindings: absent \"ports\" node\n"); 1250 return -ENODEV; 1251 } 1252 1253 rc = sja1105_parse_ports_node(priv, ports_node); 1254 of_node_put(ports_node); 1255 1256 return rc; 1257 } 1258 1259 static int sja1105_set_port_speed(struct sja1105_private *priv, int port, 1260 int speed_mbps) 1261 { 1262 struct sja1105_mac_config_entry *mac; 1263 struct device *dev = priv->ds->dev; 1264 u64 speed; 1265 int rc; 1266 1267 /* On P/Q/R/S, one can read from the device via the MAC reconfiguration 1268 * tables. On E/T, MAC reconfig tables are not readable, only writable. 1269 * We have to *know* what the MAC looks like. For the sake of keeping 1270 * the code common, we'll use the static configuration tables as a 1271 * reasonable approximation for both E/T and P/Q/R/S. 1272 */ 1273 mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries; 1274 1275 switch (speed_mbps) { 1276 case SPEED_UNKNOWN: 1277 /* PHYLINK called sja1105_mac_config() to inform us about 1278 * the state->interface, but AN has not completed and the 1279 * speed is not yet valid. UM10944.pdf says that setting 1280 * SJA1105_SPEED_AUTO at runtime disables the port, so that is 1281 * ok for power consumption in case AN will never complete - 1282 * otherwise PHYLINK should come back with a new update. 1283 */ 1284 speed = priv->info->port_speed[SJA1105_SPEED_AUTO]; 1285 break; 1286 case SPEED_10: 1287 speed = priv->info->port_speed[SJA1105_SPEED_10MBPS]; 1288 break; 1289 case SPEED_100: 1290 speed = priv->info->port_speed[SJA1105_SPEED_100MBPS]; 1291 break; 1292 case SPEED_1000: 1293 speed = priv->info->port_speed[SJA1105_SPEED_1000MBPS]; 1294 break; 1295 case SPEED_2500: 1296 speed = priv->info->port_speed[SJA1105_SPEED_2500MBPS]; 1297 break; 1298 default: 1299 dev_err(priv->ds->dev, "Invalid speed %iMbps\n", speed_mbps); 1300 return -EINVAL; 1301 } 1302 1303 /* Overwrite SJA1105_SPEED_AUTO from the static MAC configuration 1304 * table, since this will be used for the clocking setup, and we no 1305 * longer need to store it in the static config (already told hardware 1306 * we want auto during upload phase). 1307 */ 1308 mac[port].speed = speed; 1309 1310 /* Write to the dynamic reconfiguration tables */ 1311 rc = sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port, 1312 &mac[port], true); 1313 if (rc < 0) { 1314 dev_err(dev, "Failed to write MAC config: %d\n", rc); 1315 return rc; 1316 } 1317 1318 /* Reconfigure the PLLs for the RGMII interfaces (required 125 MHz at 1319 * gigabit, 25 MHz at 100 Mbps and 2.5 MHz at 10 Mbps). For MII and 1320 * RMII no change of the clock setup is required. Actually, changing 1321 * the clock setup does interrupt the clock signal for a certain time 1322 * which causes trouble for all PHYs relying on this signal. 1323 */ 1324 if (!phy_interface_mode_is_rgmii(priv->phy_mode[port])) 1325 return 0; 1326 1327 return sja1105_clocking_setup_port(priv, port); 1328 } 1329 1330 static struct phylink_pcs * 1331 sja1105_mac_select_pcs(struct phylink_config *config, phy_interface_t iface) 1332 { 1333 struct dsa_port *dp = dsa_phylink_to_port(config); 1334 struct sja1105_private *priv = dp->ds->priv; 1335 1336 return priv->pcs[dp->index]; 1337 } 1338 1339 static void sja1105_mac_config(struct phylink_config *config, 1340 unsigned int mode, 1341 const struct phylink_link_state *state) 1342 { 1343 } 1344 1345 static void sja1105_mac_link_down(struct phylink_config *config, 1346 unsigned int mode, 1347 phy_interface_t interface) 1348 { 1349 struct dsa_port *dp = dsa_phylink_to_port(config); 1350 1351 sja1105_inhibit_tx(dp->ds->priv, BIT(dp->index), true); 1352 } 1353 1354 static void sja1105_mac_link_up(struct phylink_config *config, 1355 struct phy_device *phydev, 1356 unsigned int mode, 1357 phy_interface_t interface, 1358 int speed, int duplex, 1359 bool tx_pause, bool rx_pause) 1360 { 1361 struct dsa_port *dp = dsa_phylink_to_port(config); 1362 struct sja1105_private *priv = dp->ds->priv; 1363 int port = dp->index; 1364 1365 sja1105_set_port_speed(priv, port, speed); 1366 sja1105_inhibit_tx(priv, BIT(port), false); 1367 } 1368 1369 static void sja1105_phylink_get_caps(struct dsa_switch *ds, int port, 1370 struct phylink_config *config) 1371 { 1372 struct sja1105_private *priv = ds->priv; 1373 struct sja1105_xmii_params_entry *mii; 1374 phy_interface_t phy_mode; 1375 1376 phy_mode = priv->phy_mode[port]; 1377 if (phy_mode == PHY_INTERFACE_MODE_SGMII || 1378 phy_mode == PHY_INTERFACE_MODE_2500BASEX) { 1379 /* Changing the PHY mode on SERDES ports is possible and makes 1380 * sense, because that is done through the XPCS. We allow 1381 * changes between SGMII and 2500base-X. 1382 */ 1383 if (priv->info->supports_sgmii[port]) 1384 __set_bit(PHY_INTERFACE_MODE_SGMII, 1385 config->supported_interfaces); 1386 1387 if (priv->info->supports_2500basex[port]) 1388 __set_bit(PHY_INTERFACE_MODE_2500BASEX, 1389 config->supported_interfaces); 1390 } else { 1391 /* The SJA1105 MAC programming model is through the static 1392 * config (the xMII Mode table cannot be dynamically 1393 * reconfigured), and we have to program that early. 1394 */ 1395 __set_bit(phy_mode, config->supported_interfaces); 1396 } 1397 1398 /* The MAC does not support pause frames, and also doesn't 1399 * support half-duplex traffic modes. 1400 */ 1401 config->mac_capabilities = MAC_10FD | MAC_100FD; 1402 1403 mii = priv->static_config.tables[BLK_IDX_XMII_PARAMS].entries; 1404 if (mii->xmii_mode[port] == XMII_MODE_RGMII || 1405 mii->xmii_mode[port] == XMII_MODE_SGMII) 1406 config->mac_capabilities |= MAC_1000FD; 1407 1408 if (priv->info->supports_2500basex[port]) 1409 config->mac_capabilities |= MAC_2500FD; 1410 } 1411 1412 static int 1413 sja1105_find_static_fdb_entry(struct sja1105_private *priv, int port, 1414 const struct sja1105_l2_lookup_entry *requested) 1415 { 1416 struct sja1105_l2_lookup_entry *l2_lookup; 1417 struct sja1105_table *table; 1418 int i; 1419 1420 table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP]; 1421 l2_lookup = table->entries; 1422 1423 for (i = 0; i < table->entry_count; i++) 1424 if (l2_lookup[i].macaddr == requested->macaddr && 1425 l2_lookup[i].vlanid == requested->vlanid && 1426 l2_lookup[i].destports & BIT(port)) 1427 return i; 1428 1429 return -1; 1430 } 1431 1432 /* We want FDB entries added statically through the bridge command to persist 1433 * across switch resets, which are a common thing during normal SJA1105 1434 * operation. So we have to back them up in the static configuration tables 1435 * and hence apply them on next static config upload... yay! 1436 */ 1437 static int 1438 sja1105_static_fdb_change(struct sja1105_private *priv, int port, 1439 const struct sja1105_l2_lookup_entry *requested, 1440 bool keep) 1441 { 1442 struct sja1105_l2_lookup_entry *l2_lookup; 1443 struct sja1105_table *table; 1444 int rc, match; 1445 1446 table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP]; 1447 1448 match = sja1105_find_static_fdb_entry(priv, port, requested); 1449 if (match < 0) { 1450 /* Can't delete a missing entry. */ 1451 if (!keep) 1452 return 0; 1453 1454 /* No match => new entry */ 1455 rc = sja1105_table_resize(table, table->entry_count + 1); 1456 if (rc) 1457 return rc; 1458 1459 match = table->entry_count - 1; 1460 } 1461 1462 /* Assign pointer after the resize (it may be new memory) */ 1463 l2_lookup = table->entries; 1464 1465 /* We have a match. 1466 * If the job was to add this FDB entry, it's already done (mostly 1467 * anyway, since the port forwarding mask may have changed, case in 1468 * which we update it). 1469 * Otherwise we have to delete it. 1470 */ 1471 if (keep) { 1472 l2_lookup[match] = *requested; 1473 return 0; 1474 } 1475 1476 /* To remove, the strategy is to overwrite the element with 1477 * the last one, and then reduce the array size by 1 1478 */ 1479 l2_lookup[match] = l2_lookup[table->entry_count - 1]; 1480 return sja1105_table_resize(table, table->entry_count - 1); 1481 } 1482 1483 /* First-generation switches have a 4-way set associative TCAM that 1484 * holds the FDB entries. An FDB index spans from 0 to 1023 and is comprised of 1485 * a "bin" (grouping of 4 entries) and a "way" (an entry within a bin). 1486 * For the placement of a newly learnt FDB entry, the switch selects the bin 1487 * based on a hash function, and the way within that bin incrementally. 1488 */ 1489 static int sja1105et_fdb_index(int bin, int way) 1490 { 1491 return bin * SJA1105ET_FDB_BIN_SIZE + way; 1492 } 1493 1494 static int sja1105et_is_fdb_entry_in_bin(struct sja1105_private *priv, int bin, 1495 const u8 *addr, u16 vid, 1496 struct sja1105_l2_lookup_entry *match, 1497 int *last_unused) 1498 { 1499 int way; 1500 1501 for (way = 0; way < SJA1105ET_FDB_BIN_SIZE; way++) { 1502 struct sja1105_l2_lookup_entry l2_lookup = {0}; 1503 int index = sja1105et_fdb_index(bin, way); 1504 1505 /* Skip unused entries, optionally marking them 1506 * into the return value 1507 */ 1508 if (sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP, 1509 index, &l2_lookup)) { 1510 if (last_unused) 1511 *last_unused = way; 1512 continue; 1513 } 1514 1515 if (l2_lookup.macaddr == ether_addr_to_u64(addr) && 1516 l2_lookup.vlanid == vid) { 1517 if (match) 1518 *match = l2_lookup; 1519 return way; 1520 } 1521 } 1522 /* Return an invalid entry index if not found */ 1523 return -1; 1524 } 1525 1526 int sja1105et_fdb_add(struct dsa_switch *ds, int port, 1527 const unsigned char *addr, u16 vid) 1528 { 1529 struct sja1105_l2_lookup_entry l2_lookup = {0}, tmp; 1530 struct sja1105_private *priv = ds->priv; 1531 struct device *dev = ds->dev; 1532 int last_unused = -1; 1533 int start, end, i; 1534 int bin, way, rc; 1535 1536 bin = sja1105et_fdb_hash(priv, addr, vid); 1537 1538 way = sja1105et_is_fdb_entry_in_bin(priv, bin, addr, vid, 1539 &l2_lookup, &last_unused); 1540 if (way >= 0) { 1541 /* We have an FDB entry. Is our port in the destination 1542 * mask? If yes, we need to do nothing. If not, we need 1543 * to rewrite the entry by adding this port to it. 1544 */ 1545 if ((l2_lookup.destports & BIT(port)) && l2_lookup.lockeds) 1546 return 0; 1547 l2_lookup.destports |= BIT(port); 1548 } else { 1549 int index = sja1105et_fdb_index(bin, way); 1550 1551 /* We don't have an FDB entry. We construct a new one and 1552 * try to find a place for it within the FDB table. 1553 */ 1554 l2_lookup.macaddr = ether_addr_to_u64(addr); 1555 l2_lookup.destports = BIT(port); 1556 l2_lookup.vlanid = vid; 1557 1558 if (last_unused >= 0) { 1559 way = last_unused; 1560 } else { 1561 /* Bin is full, need to evict somebody. 1562 * Choose victim at random. If you get these messages 1563 * often, you may need to consider changing the 1564 * distribution function: 1565 * static_config[BLK_IDX_L2_LOOKUP_PARAMS].entries->poly 1566 */ 1567 get_random_bytes(&way, sizeof(u8)); 1568 way %= SJA1105ET_FDB_BIN_SIZE; 1569 dev_warn(dev, "Warning, FDB bin %d full while adding entry for %pM. Evicting entry %u.\n", 1570 bin, addr, way); 1571 /* Evict entry */ 1572 sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP, 1573 index, NULL, false); 1574 } 1575 } 1576 l2_lookup.lockeds = true; 1577 l2_lookup.index = sja1105et_fdb_index(bin, way); 1578 1579 rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP, 1580 l2_lookup.index, &l2_lookup, 1581 true); 1582 if (rc < 0) 1583 return rc; 1584 1585 /* Invalidate a dynamically learned entry if that exists */ 1586 start = sja1105et_fdb_index(bin, 0); 1587 end = sja1105et_fdb_index(bin, way); 1588 1589 for (i = start; i < end; i++) { 1590 rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP, 1591 i, &tmp); 1592 if (rc == -ENOENT) 1593 continue; 1594 if (rc) 1595 return rc; 1596 1597 if (tmp.macaddr != ether_addr_to_u64(addr) || tmp.vlanid != vid) 1598 continue; 1599 1600 rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP, 1601 i, NULL, false); 1602 if (rc) 1603 return rc; 1604 1605 break; 1606 } 1607 1608 return sja1105_static_fdb_change(priv, port, &l2_lookup, true); 1609 } 1610 1611 int sja1105et_fdb_del(struct dsa_switch *ds, int port, 1612 const unsigned char *addr, u16 vid) 1613 { 1614 struct sja1105_l2_lookup_entry l2_lookup = {0}; 1615 struct sja1105_private *priv = ds->priv; 1616 int index, bin, way, rc; 1617 bool keep; 1618 1619 bin = sja1105et_fdb_hash(priv, addr, vid); 1620 way = sja1105et_is_fdb_entry_in_bin(priv, bin, addr, vid, 1621 &l2_lookup, NULL); 1622 if (way < 0) 1623 return 0; 1624 index = sja1105et_fdb_index(bin, way); 1625 1626 /* We have an FDB entry. Is our port in the destination mask? If yes, 1627 * we need to remove it. If the resulting port mask becomes empty, we 1628 * need to completely evict the FDB entry. 1629 * Otherwise we just write it back. 1630 */ 1631 l2_lookup.destports &= ~BIT(port); 1632 1633 if (l2_lookup.destports) 1634 keep = true; 1635 else 1636 keep = false; 1637 1638 rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP, 1639 index, &l2_lookup, keep); 1640 if (rc < 0) 1641 return rc; 1642 1643 return sja1105_static_fdb_change(priv, port, &l2_lookup, keep); 1644 } 1645 1646 int sja1105pqrs_fdb_add(struct dsa_switch *ds, int port, 1647 const unsigned char *addr, u16 vid) 1648 { 1649 struct sja1105_l2_lookup_entry l2_lookup = {0}, tmp; 1650 struct sja1105_private *priv = ds->priv; 1651 int rc, i; 1652 1653 /* Search for an existing entry in the FDB table */ 1654 l2_lookup.macaddr = ether_addr_to_u64(addr); 1655 l2_lookup.vlanid = vid; 1656 l2_lookup.mask_macaddr = GENMASK_ULL(ETH_ALEN * 8 - 1, 0); 1657 l2_lookup.mask_vlanid = VLAN_VID_MASK; 1658 l2_lookup.destports = BIT(port); 1659 1660 tmp = l2_lookup; 1661 1662 rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP, 1663 SJA1105_SEARCH, &tmp); 1664 if (rc == 0 && tmp.index != SJA1105_MAX_L2_LOOKUP_COUNT - 1) { 1665 /* Found a static entry and this port is already in the entry's 1666 * port mask => job done 1667 */ 1668 if ((tmp.destports & BIT(port)) && tmp.lockeds) 1669 return 0; 1670 1671 l2_lookup = tmp; 1672 1673 /* l2_lookup.index is populated by the switch in case it 1674 * found something. 1675 */ 1676 l2_lookup.destports |= BIT(port); 1677 goto skip_finding_an_index; 1678 } 1679 1680 /* Not found, so try to find an unused spot in the FDB. 1681 * This is slightly inefficient because the strategy is knock-knock at 1682 * every possible position from 0 to 1023. 1683 */ 1684 for (i = 0; i < SJA1105_MAX_L2_LOOKUP_COUNT; i++) { 1685 rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP, 1686 i, NULL); 1687 if (rc < 0) 1688 break; 1689 } 1690 if (i == SJA1105_MAX_L2_LOOKUP_COUNT) { 1691 dev_err(ds->dev, "FDB is full, cannot add entry.\n"); 1692 return -EINVAL; 1693 } 1694 l2_lookup.index = i; 1695 1696 skip_finding_an_index: 1697 l2_lookup.lockeds = true; 1698 1699 rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP, 1700 l2_lookup.index, &l2_lookup, 1701 true); 1702 if (rc < 0) 1703 return rc; 1704 1705 /* The switch learns dynamic entries and looks up the FDB left to 1706 * right. It is possible that our addition was concurrent with the 1707 * dynamic learning of the same address, so now that the static entry 1708 * has been installed, we are certain that address learning for this 1709 * particular address has been turned off, so the dynamic entry either 1710 * is in the FDB at an index smaller than the static one, or isn't (it 1711 * can also be at a larger index, but in that case it is inactive 1712 * because the static FDB entry will match first, and the dynamic one 1713 * will eventually age out). Search for a dynamically learned address 1714 * prior to our static one and invalidate it. 1715 */ 1716 tmp = l2_lookup; 1717 1718 rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP, 1719 SJA1105_SEARCH, &tmp); 1720 if (rc < 0) { 1721 dev_err(ds->dev, 1722 "port %d failed to read back entry for %pM vid %d: %pe\n", 1723 port, addr, vid, ERR_PTR(rc)); 1724 return rc; 1725 } 1726 1727 if (tmp.index < l2_lookup.index) { 1728 rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP, 1729 tmp.index, NULL, false); 1730 if (rc < 0) 1731 return rc; 1732 } 1733 1734 return sja1105_static_fdb_change(priv, port, &l2_lookup, true); 1735 } 1736 1737 int sja1105pqrs_fdb_del(struct dsa_switch *ds, int port, 1738 const unsigned char *addr, u16 vid) 1739 { 1740 struct sja1105_l2_lookup_entry l2_lookup = {0}; 1741 struct sja1105_private *priv = ds->priv; 1742 bool keep; 1743 int rc; 1744 1745 l2_lookup.macaddr = ether_addr_to_u64(addr); 1746 l2_lookup.vlanid = vid; 1747 l2_lookup.mask_macaddr = GENMASK_ULL(ETH_ALEN * 8 - 1, 0); 1748 l2_lookup.mask_vlanid = VLAN_VID_MASK; 1749 l2_lookup.destports = BIT(port); 1750 1751 rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP, 1752 SJA1105_SEARCH, &l2_lookup); 1753 if (rc < 0) 1754 return 0; 1755 1756 l2_lookup.destports &= ~BIT(port); 1757 1758 /* Decide whether we remove just this port from the FDB entry, 1759 * or if we remove it completely. 1760 */ 1761 if (l2_lookup.destports) 1762 keep = true; 1763 else 1764 keep = false; 1765 1766 rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP, 1767 l2_lookup.index, &l2_lookup, keep); 1768 if (rc < 0) 1769 return rc; 1770 1771 return sja1105_static_fdb_change(priv, port, &l2_lookup, keep); 1772 } 1773 1774 static int sja1105_fdb_add(struct dsa_switch *ds, int port, 1775 const unsigned char *addr, u16 vid, 1776 struct dsa_db db) 1777 { 1778 struct sja1105_private *priv = ds->priv; 1779 int rc; 1780 1781 if (!vid) { 1782 switch (db.type) { 1783 case DSA_DB_PORT: 1784 vid = dsa_tag_8021q_standalone_vid(db.dp); 1785 break; 1786 case DSA_DB_BRIDGE: 1787 vid = dsa_tag_8021q_bridge_vid(db.bridge.num); 1788 break; 1789 default: 1790 return -EOPNOTSUPP; 1791 } 1792 } 1793 1794 mutex_lock(&priv->fdb_lock); 1795 rc = priv->info->fdb_add_cmd(ds, port, addr, vid); 1796 mutex_unlock(&priv->fdb_lock); 1797 1798 return rc; 1799 } 1800 1801 static int __sja1105_fdb_del(struct dsa_switch *ds, int port, 1802 const unsigned char *addr, u16 vid, 1803 struct dsa_db db) 1804 { 1805 struct sja1105_private *priv = ds->priv; 1806 1807 if (!vid) { 1808 switch (db.type) { 1809 case DSA_DB_PORT: 1810 vid = dsa_tag_8021q_standalone_vid(db.dp); 1811 break; 1812 case DSA_DB_BRIDGE: 1813 vid = dsa_tag_8021q_bridge_vid(db.bridge.num); 1814 break; 1815 default: 1816 return -EOPNOTSUPP; 1817 } 1818 } 1819 1820 return priv->info->fdb_del_cmd(ds, port, addr, vid); 1821 } 1822 1823 static int sja1105_fdb_del(struct dsa_switch *ds, int port, 1824 const unsigned char *addr, u16 vid, 1825 struct dsa_db db) 1826 { 1827 struct sja1105_private *priv = ds->priv; 1828 int rc; 1829 1830 mutex_lock(&priv->fdb_lock); 1831 rc = __sja1105_fdb_del(ds, port, addr, vid, db); 1832 mutex_unlock(&priv->fdb_lock); 1833 1834 return rc; 1835 } 1836 1837 static int sja1105_fdb_dump(struct dsa_switch *ds, int port, 1838 dsa_fdb_dump_cb_t *cb, void *data) 1839 { 1840 struct sja1105_private *priv = ds->priv; 1841 struct device *dev = ds->dev; 1842 int i; 1843 1844 for (i = 0; i < SJA1105_MAX_L2_LOOKUP_COUNT; i++) { 1845 struct sja1105_l2_lookup_entry l2_lookup = {0}; 1846 u8 macaddr[ETH_ALEN]; 1847 int rc; 1848 1849 rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP, 1850 i, &l2_lookup); 1851 /* No fdb entry at i, not an issue */ 1852 if (rc == -ENOENT) 1853 continue; 1854 if (rc) { 1855 dev_err(dev, "Failed to dump FDB: %d\n", rc); 1856 return rc; 1857 } 1858 1859 /* FDB dump callback is per port. This means we have to 1860 * disregard a valid entry if it's not for this port, even if 1861 * only to revisit it later. This is inefficient because the 1862 * 1024-sized FDB table needs to be traversed 4 times through 1863 * SPI during a 'bridge fdb show' command. 1864 */ 1865 if (!(l2_lookup.destports & BIT(port))) 1866 continue; 1867 1868 u64_to_ether_addr(l2_lookup.macaddr, macaddr); 1869 1870 /* Hardware FDB is shared for fdb and mdb, "bridge fdb show" 1871 * only wants to see unicast 1872 */ 1873 if (is_multicast_ether_addr(macaddr)) 1874 continue; 1875 1876 /* We need to hide the dsa_8021q VLANs from the user. */ 1877 if (vid_is_dsa_8021q(l2_lookup.vlanid)) 1878 l2_lookup.vlanid = 0; 1879 rc = cb(macaddr, l2_lookup.vlanid, l2_lookup.lockeds, data); 1880 if (rc) 1881 return rc; 1882 } 1883 return 0; 1884 } 1885 1886 static void sja1105_fast_age(struct dsa_switch *ds, int port) 1887 { 1888 struct dsa_port *dp = dsa_to_port(ds, port); 1889 struct sja1105_private *priv = ds->priv; 1890 struct dsa_db db = { 1891 .type = DSA_DB_BRIDGE, 1892 .bridge = { 1893 .dev = dsa_port_bridge_dev_get(dp), 1894 .num = dsa_port_bridge_num_get(dp), 1895 }, 1896 }; 1897 int i; 1898 1899 mutex_lock(&priv->fdb_lock); 1900 1901 for (i = 0; i < SJA1105_MAX_L2_LOOKUP_COUNT; i++) { 1902 struct sja1105_l2_lookup_entry l2_lookup = {0}; 1903 u8 macaddr[ETH_ALEN]; 1904 int rc; 1905 1906 rc = sja1105_dynamic_config_read(priv, BLK_IDX_L2_LOOKUP, 1907 i, &l2_lookup); 1908 /* No fdb entry at i, not an issue */ 1909 if (rc == -ENOENT) 1910 continue; 1911 if (rc) { 1912 dev_err(ds->dev, "Failed to read FDB: %pe\n", 1913 ERR_PTR(rc)); 1914 break; 1915 } 1916 1917 if (!(l2_lookup.destports & BIT(port))) 1918 continue; 1919 1920 /* Don't delete static FDB entries */ 1921 if (l2_lookup.lockeds) 1922 continue; 1923 1924 u64_to_ether_addr(l2_lookup.macaddr, macaddr); 1925 1926 rc = __sja1105_fdb_del(ds, port, macaddr, l2_lookup.vlanid, db); 1927 if (rc) { 1928 dev_err(ds->dev, 1929 "Failed to delete FDB entry %pM vid %lld: %pe\n", 1930 macaddr, l2_lookup.vlanid, ERR_PTR(rc)); 1931 break; 1932 } 1933 } 1934 1935 mutex_unlock(&priv->fdb_lock); 1936 } 1937 1938 static int sja1105_mdb_add(struct dsa_switch *ds, int port, 1939 const struct switchdev_obj_port_mdb *mdb, 1940 struct dsa_db db) 1941 { 1942 return sja1105_fdb_add(ds, port, mdb->addr, mdb->vid, db); 1943 } 1944 1945 static int sja1105_mdb_del(struct dsa_switch *ds, int port, 1946 const struct switchdev_obj_port_mdb *mdb, 1947 struct dsa_db db) 1948 { 1949 return sja1105_fdb_del(ds, port, mdb->addr, mdb->vid, db); 1950 } 1951 1952 /* Common function for unicast and broadcast flood configuration. 1953 * Flooding is configured between each {ingress, egress} port pair, and since 1954 * the bridge's semantics are those of "egress flooding", it means we must 1955 * enable flooding towards this port from all ingress ports that are in the 1956 * same forwarding domain. 1957 */ 1958 static int sja1105_manage_flood_domains(struct sja1105_private *priv) 1959 { 1960 struct sja1105_l2_forwarding_entry *l2_fwd; 1961 struct dsa_switch *ds = priv->ds; 1962 int from, to, rc; 1963 1964 l2_fwd = priv->static_config.tables[BLK_IDX_L2_FORWARDING].entries; 1965 1966 for (from = 0; from < ds->num_ports; from++) { 1967 u64 fl_domain = 0, bc_domain = 0; 1968 1969 for (to = 0; to < priv->ds->num_ports; to++) { 1970 if (!sja1105_can_forward(l2_fwd, from, to)) 1971 continue; 1972 1973 if (priv->ucast_egress_floods & BIT(to)) 1974 fl_domain |= BIT(to); 1975 if (priv->bcast_egress_floods & BIT(to)) 1976 bc_domain |= BIT(to); 1977 } 1978 1979 /* Nothing changed, nothing to do */ 1980 if (l2_fwd[from].fl_domain == fl_domain && 1981 l2_fwd[from].bc_domain == bc_domain) 1982 continue; 1983 1984 l2_fwd[from].fl_domain = fl_domain; 1985 l2_fwd[from].bc_domain = bc_domain; 1986 1987 rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_FORWARDING, 1988 from, &l2_fwd[from], true); 1989 if (rc < 0) 1990 return rc; 1991 } 1992 1993 return 0; 1994 } 1995 1996 static int sja1105_bridge_member(struct dsa_switch *ds, int port, 1997 struct dsa_bridge bridge, bool member) 1998 { 1999 struct sja1105_l2_forwarding_entry *l2_fwd; 2000 struct sja1105_private *priv = ds->priv; 2001 int i, rc; 2002 2003 l2_fwd = priv->static_config.tables[BLK_IDX_L2_FORWARDING].entries; 2004 2005 for (i = 0; i < ds->num_ports; i++) { 2006 /* Add this port to the forwarding matrix of the 2007 * other ports in the same bridge, and viceversa. 2008 */ 2009 if (!dsa_is_user_port(ds, i)) 2010 continue; 2011 /* For the ports already under the bridge, only one thing needs 2012 * to be done, and that is to add this port to their 2013 * reachability domain. So we can perform the SPI write for 2014 * them immediately. However, for this port itself (the one 2015 * that is new to the bridge), we need to add all other ports 2016 * to its reachability domain. So we do that incrementally in 2017 * this loop, and perform the SPI write only at the end, once 2018 * the domain contains all other bridge ports. 2019 */ 2020 if (i == port) 2021 continue; 2022 if (!dsa_port_offloads_bridge(dsa_to_port(ds, i), &bridge)) 2023 continue; 2024 sja1105_port_allow_traffic(l2_fwd, i, port, member); 2025 sja1105_port_allow_traffic(l2_fwd, port, i, member); 2026 2027 rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_FORWARDING, 2028 i, &l2_fwd[i], true); 2029 if (rc < 0) 2030 return rc; 2031 } 2032 2033 rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_FORWARDING, 2034 port, &l2_fwd[port], true); 2035 if (rc) 2036 return rc; 2037 2038 rc = sja1105_commit_pvid(ds, port); 2039 if (rc) 2040 return rc; 2041 2042 return sja1105_manage_flood_domains(priv); 2043 } 2044 2045 static void sja1105_bridge_stp_state_set(struct dsa_switch *ds, int port, 2046 u8 state) 2047 { 2048 struct dsa_port *dp = dsa_to_port(ds, port); 2049 struct sja1105_private *priv = ds->priv; 2050 struct sja1105_mac_config_entry *mac; 2051 2052 mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries; 2053 2054 switch (state) { 2055 case BR_STATE_DISABLED: 2056 case BR_STATE_BLOCKING: 2057 case BR_STATE_LISTENING: 2058 /* From UM10944 description of DRPDTAG (why put this there?): 2059 * "Management traffic flows to the port regardless of the state 2060 * of the INGRESS flag". So BPDUs are still be allowed to pass. 2061 * At the moment no difference between DISABLED and BLOCKING. 2062 */ 2063 mac[port].ingress = false; 2064 mac[port].egress = false; 2065 mac[port].dyn_learn = false; 2066 break; 2067 case BR_STATE_LEARNING: 2068 mac[port].ingress = true; 2069 mac[port].egress = false; 2070 mac[port].dyn_learn = dp->learning; 2071 break; 2072 case BR_STATE_FORWARDING: 2073 mac[port].ingress = true; 2074 mac[port].egress = true; 2075 mac[port].dyn_learn = dp->learning; 2076 break; 2077 default: 2078 dev_err(ds->dev, "invalid STP state: %d\n", state); 2079 return; 2080 } 2081 2082 sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port, 2083 &mac[port], true); 2084 } 2085 2086 static int sja1105_bridge_join(struct dsa_switch *ds, int port, 2087 struct dsa_bridge bridge, 2088 bool *tx_fwd_offload, 2089 struct netlink_ext_ack *extack) 2090 { 2091 int rc; 2092 2093 rc = sja1105_bridge_member(ds, port, bridge, true); 2094 if (rc) 2095 return rc; 2096 2097 rc = dsa_tag_8021q_bridge_join(ds, port, bridge, tx_fwd_offload, 2098 extack); 2099 if (rc) { 2100 sja1105_bridge_member(ds, port, bridge, false); 2101 return rc; 2102 } 2103 2104 return 0; 2105 } 2106 2107 static void sja1105_bridge_leave(struct dsa_switch *ds, int port, 2108 struct dsa_bridge bridge) 2109 { 2110 dsa_tag_8021q_bridge_leave(ds, port, bridge); 2111 sja1105_bridge_member(ds, port, bridge, false); 2112 } 2113 2114 /* Port 0 (the uC port) does not have CBS shapers */ 2115 #define SJA1110_FIXED_CBS(port, prio) ((((port) - 1) * SJA1105_NUM_TC) + (prio)) 2116 2117 static int sja1105_find_cbs_shaper(struct sja1105_private *priv, 2118 int port, int prio) 2119 { 2120 int i; 2121 2122 if (priv->info->fixed_cbs_mapping) { 2123 i = SJA1110_FIXED_CBS(port, prio); 2124 if (i >= 0 && i < priv->info->num_cbs_shapers) 2125 return i; 2126 2127 return -1; 2128 } 2129 2130 for (i = 0; i < priv->info->num_cbs_shapers; i++) 2131 if (priv->cbs[i].port == port && priv->cbs[i].prio == prio) 2132 return i; 2133 2134 return -1; 2135 } 2136 2137 static int sja1105_find_unused_cbs_shaper(struct sja1105_private *priv) 2138 { 2139 int i; 2140 2141 if (priv->info->fixed_cbs_mapping) 2142 return -1; 2143 2144 for (i = 0; i < priv->info->num_cbs_shapers; i++) 2145 if (!priv->cbs[i].idle_slope && !priv->cbs[i].send_slope) 2146 return i; 2147 2148 return -1; 2149 } 2150 2151 static int sja1105_delete_cbs_shaper(struct sja1105_private *priv, int port, 2152 int prio) 2153 { 2154 int i; 2155 2156 for (i = 0; i < priv->info->num_cbs_shapers; i++) { 2157 struct sja1105_cbs_entry *cbs = &priv->cbs[i]; 2158 2159 if (cbs->port == port && cbs->prio == prio) { 2160 memset(cbs, 0, sizeof(*cbs)); 2161 return sja1105_dynamic_config_write(priv, BLK_IDX_CBS, 2162 i, cbs, true); 2163 } 2164 } 2165 2166 return 0; 2167 } 2168 2169 static int sja1105_setup_tc_cbs(struct dsa_switch *ds, int port, 2170 struct tc_cbs_qopt_offload *offload) 2171 { 2172 struct sja1105_private *priv = ds->priv; 2173 struct sja1105_cbs_entry *cbs; 2174 s64 port_transmit_rate_kbps; 2175 int index; 2176 2177 if (!offload->enable) 2178 return sja1105_delete_cbs_shaper(priv, port, offload->queue); 2179 2180 /* The user may be replacing an existing shaper */ 2181 index = sja1105_find_cbs_shaper(priv, port, offload->queue); 2182 if (index < 0) { 2183 /* That isn't the case - see if we can allocate a new one */ 2184 index = sja1105_find_unused_cbs_shaper(priv); 2185 if (index < 0) 2186 return -ENOSPC; 2187 } 2188 2189 cbs = &priv->cbs[index]; 2190 cbs->port = port; 2191 cbs->prio = offload->queue; 2192 /* locredit and sendslope are negative by definition. In hardware, 2193 * positive values must be provided, and the negative sign is implicit. 2194 */ 2195 cbs->credit_hi = offload->hicredit; 2196 cbs->credit_lo = abs(offload->locredit); 2197 /* User space is in kbits/sec, while the hardware in bytes/sec times 2198 * link speed. Since the given offload->sendslope is good only for the 2199 * current link speed anyway, and user space is likely to reprogram it 2200 * when that changes, don't even bother to track the port's link speed, 2201 * but deduce the port transmit rate from idleslope - sendslope. 2202 */ 2203 port_transmit_rate_kbps = offload->idleslope - offload->sendslope; 2204 cbs->idle_slope = div_s64(offload->idleslope * BYTES_PER_KBIT, 2205 port_transmit_rate_kbps); 2206 cbs->send_slope = div_s64(abs(offload->sendslope * BYTES_PER_KBIT), 2207 port_transmit_rate_kbps); 2208 /* Convert the negative values from 64-bit 2's complement 2209 * to 32-bit 2's complement (for the case of 0x80000000 whose 2210 * negative is still negative). 2211 */ 2212 cbs->credit_lo &= GENMASK_ULL(31, 0); 2213 cbs->send_slope &= GENMASK_ULL(31, 0); 2214 2215 return sja1105_dynamic_config_write(priv, BLK_IDX_CBS, index, cbs, 2216 true); 2217 } 2218 2219 static int sja1105_reload_cbs(struct sja1105_private *priv) 2220 { 2221 int rc = 0, i; 2222 2223 /* The credit based shapers are only allocated if 2224 * CONFIG_NET_SCH_CBS is enabled. 2225 */ 2226 if (!priv->cbs) 2227 return 0; 2228 2229 for (i = 0; i < priv->info->num_cbs_shapers; i++) { 2230 struct sja1105_cbs_entry *cbs = &priv->cbs[i]; 2231 2232 if (!cbs->idle_slope && !cbs->send_slope) 2233 continue; 2234 2235 rc = sja1105_dynamic_config_write(priv, BLK_IDX_CBS, i, cbs, 2236 true); 2237 if (rc) 2238 break; 2239 } 2240 2241 return rc; 2242 } 2243 2244 static const char * const sja1105_reset_reasons[] = { 2245 [SJA1105_VLAN_FILTERING] = "VLAN filtering", 2246 [SJA1105_AGEING_TIME] = "Ageing time", 2247 [SJA1105_SCHEDULING] = "Time-aware scheduling", 2248 [SJA1105_BEST_EFFORT_POLICING] = "Best-effort policing", 2249 [SJA1105_VIRTUAL_LINKS] = "Virtual links", 2250 }; 2251 2252 /* For situations where we need to change a setting at runtime that is only 2253 * available through the static configuration, resetting the switch in order 2254 * to upload the new static config is unavoidable. Back up the settings we 2255 * modify at runtime (currently only MAC) and restore them after uploading, 2256 * such that this operation is relatively seamless. 2257 */ 2258 int sja1105_static_config_reload(struct sja1105_private *priv, 2259 enum sja1105_reset_reason reason) 2260 { 2261 struct ptp_system_timestamp ptp_sts_before; 2262 struct ptp_system_timestamp ptp_sts_after; 2263 struct sja1105_mac_config_entry *mac; 2264 struct dsa_switch *ds = priv->ds; 2265 struct dsa_port *dp; 2266 s64 t1, t2, t3, t4; 2267 s64 t12, t34, now; 2268 int rc; 2269 2270 mutex_lock(&priv->fdb_lock); 2271 mutex_lock(&priv->mgmt_lock); 2272 2273 mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries; 2274 2275 /* Back up the dynamic link speed changed by sja1105_set_port_speed() 2276 * in order to temporarily restore it to SJA1105_SPEED_AUTO - which the 2277 * switch wants to see in the static config in order to allow us to 2278 * change it through the dynamic interface later. 2279 */ 2280 dsa_switch_for_each_available_port(dp, ds) { 2281 phylink_replay_link_begin(dp->pl); 2282 mac[dp->index].speed = priv->info->port_speed[SJA1105_SPEED_AUTO]; 2283 } 2284 2285 /* No PTP operations can run right now */ 2286 mutex_lock(&priv->ptp_data.lock); 2287 2288 rc = __sja1105_ptp_gettimex(ds, &now, &ptp_sts_before); 2289 if (rc < 0) { 2290 mutex_unlock(&priv->ptp_data.lock); 2291 goto out; 2292 } 2293 2294 /* Reset switch and send updated static configuration */ 2295 rc = sja1105_static_config_upload(priv); 2296 if (rc < 0) { 2297 mutex_unlock(&priv->ptp_data.lock); 2298 goto out; 2299 } 2300 2301 rc = __sja1105_ptp_settime(ds, 0, &ptp_sts_after); 2302 if (rc < 0) { 2303 mutex_unlock(&priv->ptp_data.lock); 2304 goto out; 2305 } 2306 2307 t1 = timespec64_to_ns(&ptp_sts_before.pre_ts); 2308 t2 = timespec64_to_ns(&ptp_sts_before.post_ts); 2309 t3 = timespec64_to_ns(&ptp_sts_after.pre_ts); 2310 t4 = timespec64_to_ns(&ptp_sts_after.post_ts); 2311 /* Mid point, corresponds to pre-reset PTPCLKVAL */ 2312 t12 = t1 + (t2 - t1) / 2; 2313 /* Mid point, corresponds to post-reset PTPCLKVAL, aka 0 */ 2314 t34 = t3 + (t4 - t3) / 2; 2315 /* Advance PTPCLKVAL by the time it took since its readout */ 2316 now += (t34 - t12); 2317 2318 __sja1105_ptp_adjtime(ds, now); 2319 2320 mutex_unlock(&priv->ptp_data.lock); 2321 2322 dev_info(priv->ds->dev, 2323 "Reset switch and programmed static config. Reason: %s\n", 2324 sja1105_reset_reasons[reason]); 2325 2326 /* Configure the CGU (PLLs) for MII and RMII PHYs. 2327 * For these interfaces there is no dynamic configuration 2328 * needed, since PLLs have same settings at all speeds. 2329 */ 2330 if (priv->info->clocking_setup) { 2331 rc = priv->info->clocking_setup(priv); 2332 if (rc < 0) 2333 goto out; 2334 } 2335 2336 dsa_switch_for_each_available_port(dp, ds) 2337 phylink_replay_link_end(dp->pl); 2338 2339 rc = sja1105_reload_cbs(priv); 2340 if (rc < 0) 2341 goto out; 2342 out: 2343 mutex_unlock(&priv->mgmt_lock); 2344 mutex_unlock(&priv->fdb_lock); 2345 2346 return rc; 2347 } 2348 2349 static enum dsa_tag_protocol 2350 sja1105_get_tag_protocol(struct dsa_switch *ds, int port, 2351 enum dsa_tag_protocol mp) 2352 { 2353 struct sja1105_private *priv = ds->priv; 2354 2355 return priv->info->tag_proto; 2356 } 2357 2358 /* The TPID setting belongs to the General Parameters table, 2359 * which can only be partially reconfigured at runtime (and not the TPID). 2360 * So a switch reset is required. 2361 */ 2362 int sja1105_vlan_filtering(struct dsa_switch *ds, int port, bool enabled, 2363 struct netlink_ext_ack *extack) 2364 { 2365 struct sja1105_general_params_entry *general_params; 2366 struct sja1105_private *priv = ds->priv; 2367 struct sja1105_table *table; 2368 struct sja1105_rule *rule; 2369 u16 tpid, tpid2; 2370 int rc; 2371 2372 list_for_each_entry(rule, &priv->flow_block.rules, list) { 2373 if (rule->type == SJA1105_RULE_VL) { 2374 NL_SET_ERR_MSG_MOD(extack, 2375 "Cannot change VLAN filtering with active VL rules"); 2376 return -EBUSY; 2377 } 2378 } 2379 2380 if (enabled) { 2381 /* Enable VLAN filtering. */ 2382 tpid = ETH_P_8021Q; 2383 tpid2 = ETH_P_8021AD; 2384 } else { 2385 /* Disable VLAN filtering. */ 2386 tpid = ETH_P_SJA1105; 2387 tpid2 = ETH_P_SJA1105; 2388 } 2389 2390 table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS]; 2391 general_params = table->entries; 2392 /* EtherType used to identify inner tagged (C-tag) VLAN traffic */ 2393 general_params->tpid = tpid; 2394 /* EtherType used to identify outer tagged (S-tag) VLAN traffic */ 2395 general_params->tpid2 = tpid2; 2396 2397 for (port = 0; port < ds->num_ports; port++) { 2398 if (dsa_is_unused_port(ds, port)) 2399 continue; 2400 2401 rc = sja1105_commit_pvid(ds, port); 2402 if (rc) 2403 return rc; 2404 } 2405 2406 rc = sja1105_static_config_reload(priv, SJA1105_VLAN_FILTERING); 2407 if (rc) 2408 NL_SET_ERR_MSG_MOD(extack, "Failed to change VLAN Ethertype"); 2409 2410 return rc; 2411 } 2412 2413 static int sja1105_vlan_add(struct sja1105_private *priv, int port, u16 vid, 2414 u16 flags, bool allowed_ingress) 2415 { 2416 struct sja1105_vlan_lookup_entry *vlan; 2417 struct sja1105_table *table; 2418 int match, rc; 2419 2420 table = &priv->static_config.tables[BLK_IDX_VLAN_LOOKUP]; 2421 2422 match = sja1105_is_vlan_configured(priv, vid); 2423 if (match < 0) { 2424 rc = sja1105_table_resize(table, table->entry_count + 1); 2425 if (rc) 2426 return rc; 2427 match = table->entry_count - 1; 2428 } 2429 2430 /* Assign pointer after the resize (it's new memory) */ 2431 vlan = table->entries; 2432 2433 vlan[match].type_entry = SJA1110_VLAN_D_TAG; 2434 vlan[match].vlanid = vid; 2435 vlan[match].vlan_bc |= BIT(port); 2436 2437 if (allowed_ingress) 2438 vlan[match].vmemb_port |= BIT(port); 2439 else 2440 vlan[match].vmemb_port &= ~BIT(port); 2441 2442 if (flags & BRIDGE_VLAN_INFO_UNTAGGED) 2443 vlan[match].tag_port &= ~BIT(port); 2444 else 2445 vlan[match].tag_port |= BIT(port); 2446 2447 return sja1105_dynamic_config_write(priv, BLK_IDX_VLAN_LOOKUP, vid, 2448 &vlan[match], true); 2449 } 2450 2451 static int sja1105_vlan_del(struct sja1105_private *priv, int port, u16 vid) 2452 { 2453 struct sja1105_vlan_lookup_entry *vlan; 2454 struct sja1105_table *table; 2455 bool keep = true; 2456 int match, rc; 2457 2458 table = &priv->static_config.tables[BLK_IDX_VLAN_LOOKUP]; 2459 2460 match = sja1105_is_vlan_configured(priv, vid); 2461 /* Can't delete a missing entry. */ 2462 if (match < 0) 2463 return 0; 2464 2465 /* Assign pointer after the resize (it's new memory) */ 2466 vlan = table->entries; 2467 2468 vlan[match].vlanid = vid; 2469 vlan[match].vlan_bc &= ~BIT(port); 2470 vlan[match].vmemb_port &= ~BIT(port); 2471 /* Also unset tag_port, just so we don't have a confusing bitmap 2472 * (no practical purpose). 2473 */ 2474 vlan[match].tag_port &= ~BIT(port); 2475 2476 /* If there's no port left as member of this VLAN, 2477 * it's time for it to go. 2478 */ 2479 if (!vlan[match].vmemb_port) 2480 keep = false; 2481 2482 rc = sja1105_dynamic_config_write(priv, BLK_IDX_VLAN_LOOKUP, vid, 2483 &vlan[match], keep); 2484 if (rc < 0) 2485 return rc; 2486 2487 if (!keep) 2488 return sja1105_table_delete_entry(table, match); 2489 2490 return 0; 2491 } 2492 2493 static int sja1105_bridge_vlan_add(struct dsa_switch *ds, int port, 2494 const struct switchdev_obj_port_vlan *vlan, 2495 struct netlink_ext_ack *extack) 2496 { 2497 struct sja1105_private *priv = ds->priv; 2498 u16 flags = vlan->flags; 2499 int rc; 2500 2501 /* Be sure to deny alterations to the configuration done by tag_8021q. 2502 */ 2503 if (vid_is_dsa_8021q(vlan->vid)) { 2504 NL_SET_ERR_MSG_MOD(extack, 2505 "Range 3072-4095 reserved for dsa_8021q operation"); 2506 return -EBUSY; 2507 } 2508 2509 /* Always install bridge VLANs as egress-tagged on CPU and DSA ports */ 2510 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) 2511 flags = 0; 2512 2513 rc = sja1105_vlan_add(priv, port, vlan->vid, flags, true); 2514 if (rc) 2515 return rc; 2516 2517 if (vlan->flags & BRIDGE_VLAN_INFO_PVID) 2518 priv->bridge_pvid[port] = vlan->vid; 2519 2520 return sja1105_commit_pvid(ds, port); 2521 } 2522 2523 static int sja1105_bridge_vlan_del(struct dsa_switch *ds, int port, 2524 const struct switchdev_obj_port_vlan *vlan) 2525 { 2526 struct sja1105_private *priv = ds->priv; 2527 int rc; 2528 2529 rc = sja1105_vlan_del(priv, port, vlan->vid); 2530 if (rc) 2531 return rc; 2532 2533 /* In case the pvid was deleted, make sure that untagged packets will 2534 * be dropped. 2535 */ 2536 return sja1105_commit_pvid(ds, port); 2537 } 2538 2539 static int sja1105_dsa_8021q_vlan_add(struct dsa_switch *ds, int port, u16 vid, 2540 u16 flags) 2541 { 2542 struct sja1105_private *priv = ds->priv; 2543 bool allowed_ingress = true; 2544 int rc; 2545 2546 /* Prevent attackers from trying to inject a DSA tag from 2547 * the outside world. 2548 */ 2549 if (dsa_is_user_port(ds, port)) 2550 allowed_ingress = false; 2551 2552 rc = sja1105_vlan_add(priv, port, vid, flags, allowed_ingress); 2553 if (rc) 2554 return rc; 2555 2556 if (flags & BRIDGE_VLAN_INFO_PVID) 2557 priv->tag_8021q_pvid[port] = vid; 2558 2559 return sja1105_commit_pvid(ds, port); 2560 } 2561 2562 static int sja1105_dsa_8021q_vlan_del(struct dsa_switch *ds, int port, u16 vid) 2563 { 2564 struct sja1105_private *priv = ds->priv; 2565 2566 return sja1105_vlan_del(priv, port, vid); 2567 } 2568 2569 static int sja1105_prechangeupper(struct dsa_switch *ds, int port, 2570 struct netdev_notifier_changeupper_info *info) 2571 { 2572 struct netlink_ext_ack *extack = info->info.extack; 2573 struct net_device *upper = info->upper_dev; 2574 struct dsa_switch_tree *dst = ds->dst; 2575 struct dsa_port *dp; 2576 2577 if (is_vlan_dev(upper)) { 2578 NL_SET_ERR_MSG_MOD(extack, "8021q uppers are not supported"); 2579 return -EBUSY; 2580 } 2581 2582 if (netif_is_bridge_master(upper)) { 2583 list_for_each_entry(dp, &dst->ports, list) { 2584 struct net_device *br = dsa_port_bridge_dev_get(dp); 2585 2586 if (br && br != upper && br_vlan_enabled(br)) { 2587 NL_SET_ERR_MSG_MOD(extack, 2588 "Only one VLAN-aware bridge is supported"); 2589 return -EBUSY; 2590 } 2591 } 2592 } 2593 2594 return 0; 2595 } 2596 2597 static int sja1105_mgmt_xmit(struct dsa_switch *ds, int port, int slot, 2598 struct sk_buff *skb, bool takets) 2599 { 2600 struct sja1105_mgmt_entry mgmt_route = {0}; 2601 struct sja1105_private *priv = ds->priv; 2602 struct ethhdr *hdr; 2603 int timeout = 10; 2604 int rc; 2605 2606 hdr = eth_hdr(skb); 2607 2608 mgmt_route.macaddr = ether_addr_to_u64(hdr->h_dest); 2609 mgmt_route.destports = BIT(port); 2610 mgmt_route.enfport = 1; 2611 mgmt_route.tsreg = 0; 2612 mgmt_route.takets = takets; 2613 2614 rc = sja1105_dynamic_config_write(priv, BLK_IDX_MGMT_ROUTE, 2615 slot, &mgmt_route, true); 2616 if (rc < 0) { 2617 kfree_skb(skb); 2618 return rc; 2619 } 2620 2621 /* Transfer skb to the host port. */ 2622 dsa_enqueue_skb(skb, dsa_to_port(ds, port)->user); 2623 2624 /* Wait until the switch has processed the frame */ 2625 do { 2626 rc = sja1105_dynamic_config_read(priv, BLK_IDX_MGMT_ROUTE, 2627 slot, &mgmt_route); 2628 if (rc < 0) { 2629 dev_err_ratelimited(priv->ds->dev, 2630 "failed to poll for mgmt route\n"); 2631 continue; 2632 } 2633 2634 /* UM10944: The ENFPORT flag of the respective entry is 2635 * cleared when a match is found. The host can use this 2636 * flag as an acknowledgment. 2637 */ 2638 cpu_relax(); 2639 } while (mgmt_route.enfport && --timeout); 2640 2641 if (!timeout) { 2642 /* Clean up the management route so that a follow-up 2643 * frame may not match on it by mistake. 2644 * This is only hardware supported on P/Q/R/S - on E/T it is 2645 * a no-op and we are silently discarding the -EOPNOTSUPP. 2646 */ 2647 sja1105_dynamic_config_write(priv, BLK_IDX_MGMT_ROUTE, 2648 slot, &mgmt_route, false); 2649 dev_err_ratelimited(priv->ds->dev, "xmit timed out\n"); 2650 } 2651 2652 return NETDEV_TX_OK; 2653 } 2654 2655 #define work_to_xmit_work(w) \ 2656 container_of((w), struct sja1105_deferred_xmit_work, work) 2657 2658 /* Deferred work is unfortunately necessary because setting up the management 2659 * route cannot be done from atomit context (SPI transfer takes a sleepable 2660 * lock on the bus) 2661 */ 2662 static void sja1105_port_deferred_xmit(struct kthread_work *work) 2663 { 2664 struct sja1105_deferred_xmit_work *xmit_work = work_to_xmit_work(work); 2665 struct sk_buff *clone, *skb = xmit_work->skb; 2666 struct dsa_switch *ds = xmit_work->dp->ds; 2667 struct sja1105_private *priv = ds->priv; 2668 int port = xmit_work->dp->index; 2669 2670 clone = SJA1105_SKB_CB(skb)->clone; 2671 2672 mutex_lock(&priv->mgmt_lock); 2673 2674 sja1105_mgmt_xmit(ds, port, 0, skb, !!clone); 2675 2676 /* The clone, if there, was made by dsa_skb_tx_timestamp */ 2677 if (clone) 2678 sja1105_ptp_txtstamp_skb(ds, port, clone); 2679 2680 mutex_unlock(&priv->mgmt_lock); 2681 2682 kfree(xmit_work); 2683 } 2684 2685 static int sja1105_connect_tag_protocol(struct dsa_switch *ds, 2686 enum dsa_tag_protocol proto) 2687 { 2688 struct sja1105_private *priv = ds->priv; 2689 struct sja1105_tagger_data *tagger_data; 2690 2691 if (proto != priv->info->tag_proto) 2692 return -EPROTONOSUPPORT; 2693 2694 tagger_data = sja1105_tagger_data(ds); 2695 tagger_data->xmit_work_fn = sja1105_port_deferred_xmit; 2696 tagger_data->meta_tstamp_handler = sja1110_process_meta_tstamp; 2697 2698 return 0; 2699 } 2700 2701 /* The MAXAGE setting belongs to the L2 Forwarding Parameters table, 2702 * which cannot be reconfigured at runtime. So a switch reset is required. 2703 */ 2704 static int sja1105_set_ageing_time(struct dsa_switch *ds, 2705 unsigned int ageing_time) 2706 { 2707 struct sja1105_l2_lookup_params_entry *l2_lookup_params; 2708 struct sja1105_private *priv = ds->priv; 2709 struct sja1105_table *table; 2710 unsigned int maxage; 2711 2712 table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP_PARAMS]; 2713 l2_lookup_params = table->entries; 2714 2715 maxage = SJA1105_AGEING_TIME_MS(ageing_time); 2716 2717 if (l2_lookup_params->maxage == maxage) 2718 return 0; 2719 2720 l2_lookup_params->maxage = maxage; 2721 2722 return sja1105_static_config_reload(priv, SJA1105_AGEING_TIME); 2723 } 2724 2725 static int sja1105_change_mtu(struct dsa_switch *ds, int port, int new_mtu) 2726 { 2727 struct sja1105_l2_policing_entry *policing; 2728 struct sja1105_private *priv = ds->priv; 2729 2730 new_mtu += VLAN_ETH_HLEN + ETH_FCS_LEN; 2731 2732 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) 2733 new_mtu += VLAN_HLEN; 2734 2735 policing = priv->static_config.tables[BLK_IDX_L2_POLICING].entries; 2736 2737 if (policing[port].maxlen == new_mtu) 2738 return 0; 2739 2740 policing[port].maxlen = new_mtu; 2741 2742 return sja1105_static_config_reload(priv, SJA1105_BEST_EFFORT_POLICING); 2743 } 2744 2745 static int sja1105_get_max_mtu(struct dsa_switch *ds, int port) 2746 { 2747 return 2043 - VLAN_ETH_HLEN - ETH_FCS_LEN; 2748 } 2749 2750 static int sja1105_port_setup_tc(struct dsa_switch *ds, int port, 2751 enum tc_setup_type type, 2752 void *type_data) 2753 { 2754 switch (type) { 2755 case TC_SETUP_QDISC_TAPRIO: 2756 return sja1105_setup_tc_taprio(ds, port, type_data); 2757 case TC_SETUP_QDISC_CBS: 2758 return sja1105_setup_tc_cbs(ds, port, type_data); 2759 default: 2760 return -EOPNOTSUPP; 2761 } 2762 } 2763 2764 /* We have a single mirror (@to) port, but can configure ingress and egress 2765 * mirroring on all other (@from) ports. 2766 * We need to allow mirroring rules only as long as the @to port is always the 2767 * same, and we need to unset the @to port from mirr_port only when there is no 2768 * mirroring rule that references it. 2769 */ 2770 static int sja1105_mirror_apply(struct sja1105_private *priv, int from, int to, 2771 bool ingress, bool enabled) 2772 { 2773 struct sja1105_general_params_entry *general_params; 2774 struct sja1105_mac_config_entry *mac; 2775 struct dsa_switch *ds = priv->ds; 2776 struct sja1105_table *table; 2777 bool already_enabled; 2778 u64 new_mirr_port; 2779 int rc; 2780 2781 table = &priv->static_config.tables[BLK_IDX_GENERAL_PARAMS]; 2782 general_params = table->entries; 2783 2784 mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries; 2785 2786 already_enabled = (general_params->mirr_port != ds->num_ports); 2787 if (already_enabled && enabled && general_params->mirr_port != to) { 2788 dev_err(priv->ds->dev, 2789 "Delete mirroring rules towards port %llu first\n", 2790 general_params->mirr_port); 2791 return -EBUSY; 2792 } 2793 2794 new_mirr_port = to; 2795 if (!enabled) { 2796 bool keep = false; 2797 int port; 2798 2799 /* Anybody still referencing mirr_port? */ 2800 for (port = 0; port < ds->num_ports; port++) { 2801 if (mac[port].ing_mirr || mac[port].egr_mirr) { 2802 keep = true; 2803 break; 2804 } 2805 } 2806 /* Unset already_enabled for next time */ 2807 if (!keep) 2808 new_mirr_port = ds->num_ports; 2809 } 2810 if (new_mirr_port != general_params->mirr_port) { 2811 general_params->mirr_port = new_mirr_port; 2812 2813 rc = sja1105_dynamic_config_write(priv, BLK_IDX_GENERAL_PARAMS, 2814 0, general_params, true); 2815 if (rc < 0) 2816 return rc; 2817 } 2818 2819 if (ingress) 2820 mac[from].ing_mirr = enabled; 2821 else 2822 mac[from].egr_mirr = enabled; 2823 2824 return sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, from, 2825 &mac[from], true); 2826 } 2827 2828 static int sja1105_mirror_add(struct dsa_switch *ds, int port, 2829 struct dsa_mall_mirror_tc_entry *mirror, 2830 bool ingress, struct netlink_ext_ack *extack) 2831 { 2832 return sja1105_mirror_apply(ds->priv, port, mirror->to_local_port, 2833 ingress, true); 2834 } 2835 2836 static void sja1105_mirror_del(struct dsa_switch *ds, int port, 2837 struct dsa_mall_mirror_tc_entry *mirror) 2838 { 2839 sja1105_mirror_apply(ds->priv, port, mirror->to_local_port, 2840 mirror->ingress, false); 2841 } 2842 2843 static int sja1105_port_policer_add(struct dsa_switch *ds, int port, 2844 const struct flow_action_police *policer) 2845 { 2846 struct sja1105_l2_policing_entry *policing; 2847 struct sja1105_private *priv = ds->priv; 2848 2849 policing = priv->static_config.tables[BLK_IDX_L2_POLICING].entries; 2850 2851 /* In hardware, every 8 microseconds the credit level is incremented by 2852 * the value of RATE bytes divided by 64, up to a maximum of SMAX 2853 * bytes. 2854 */ 2855 policing[port].rate = div_u64(512 * policer->rate_bytes_ps, 2856 1000000); 2857 policing[port].smax = policer->burst; 2858 2859 return sja1105_static_config_reload(priv, SJA1105_BEST_EFFORT_POLICING); 2860 } 2861 2862 static void sja1105_port_policer_del(struct dsa_switch *ds, int port) 2863 { 2864 struct sja1105_l2_policing_entry *policing; 2865 struct sja1105_private *priv = ds->priv; 2866 2867 policing = priv->static_config.tables[BLK_IDX_L2_POLICING].entries; 2868 2869 policing[port].rate = SJA1105_RATE_MBPS(1000); 2870 policing[port].smax = 65535; 2871 2872 sja1105_static_config_reload(priv, SJA1105_BEST_EFFORT_POLICING); 2873 } 2874 2875 static int sja1105_port_set_learning(struct sja1105_private *priv, int port, 2876 bool enabled) 2877 { 2878 struct sja1105_mac_config_entry *mac; 2879 2880 mac = priv->static_config.tables[BLK_IDX_MAC_CONFIG].entries; 2881 2882 mac[port].dyn_learn = enabled; 2883 2884 return sja1105_dynamic_config_write(priv, BLK_IDX_MAC_CONFIG, port, 2885 &mac[port], true); 2886 } 2887 2888 static int sja1105_port_ucast_bcast_flood(struct sja1105_private *priv, int to, 2889 struct switchdev_brport_flags flags) 2890 { 2891 if (flags.mask & BR_FLOOD) { 2892 if (flags.val & BR_FLOOD) 2893 priv->ucast_egress_floods |= BIT(to); 2894 else 2895 priv->ucast_egress_floods &= ~BIT(to); 2896 } 2897 2898 if (flags.mask & BR_BCAST_FLOOD) { 2899 if (flags.val & BR_BCAST_FLOOD) 2900 priv->bcast_egress_floods |= BIT(to); 2901 else 2902 priv->bcast_egress_floods &= ~BIT(to); 2903 } 2904 2905 return sja1105_manage_flood_domains(priv); 2906 } 2907 2908 static int sja1105_port_mcast_flood(struct sja1105_private *priv, int to, 2909 struct switchdev_brport_flags flags, 2910 struct netlink_ext_ack *extack) 2911 { 2912 struct sja1105_l2_lookup_entry *l2_lookup; 2913 struct sja1105_table *table; 2914 int match, rc; 2915 2916 mutex_lock(&priv->fdb_lock); 2917 2918 table = &priv->static_config.tables[BLK_IDX_L2_LOOKUP]; 2919 l2_lookup = table->entries; 2920 2921 for (match = 0; match < table->entry_count; match++) 2922 if (l2_lookup[match].macaddr == SJA1105_UNKNOWN_MULTICAST && 2923 l2_lookup[match].mask_macaddr == SJA1105_UNKNOWN_MULTICAST) 2924 break; 2925 2926 if (match == table->entry_count) { 2927 NL_SET_ERR_MSG_MOD(extack, 2928 "Could not find FDB entry for unknown multicast"); 2929 rc = -ENOSPC; 2930 goto out; 2931 } 2932 2933 if (flags.val & BR_MCAST_FLOOD) 2934 l2_lookup[match].destports |= BIT(to); 2935 else 2936 l2_lookup[match].destports &= ~BIT(to); 2937 2938 rc = sja1105_dynamic_config_write(priv, BLK_IDX_L2_LOOKUP, 2939 l2_lookup[match].index, 2940 &l2_lookup[match], true); 2941 out: 2942 mutex_unlock(&priv->fdb_lock); 2943 2944 return rc; 2945 } 2946 2947 static int sja1105_port_pre_bridge_flags(struct dsa_switch *ds, int port, 2948 struct switchdev_brport_flags flags, 2949 struct netlink_ext_ack *extack) 2950 { 2951 struct sja1105_private *priv = ds->priv; 2952 2953 if (flags.mask & ~(BR_LEARNING | BR_FLOOD | BR_MCAST_FLOOD | 2954 BR_BCAST_FLOOD)) 2955 return -EINVAL; 2956 2957 if (flags.mask & (BR_FLOOD | BR_MCAST_FLOOD) && 2958 !priv->info->can_limit_mcast_flood) { 2959 bool multicast = !!(flags.val & BR_MCAST_FLOOD); 2960 bool unicast = !!(flags.val & BR_FLOOD); 2961 2962 if (unicast != multicast) { 2963 NL_SET_ERR_MSG_MOD(extack, 2964 "This chip cannot configure multicast flooding independently of unicast"); 2965 return -EINVAL; 2966 } 2967 } 2968 2969 return 0; 2970 } 2971 2972 static int sja1105_port_bridge_flags(struct dsa_switch *ds, int port, 2973 struct switchdev_brport_flags flags, 2974 struct netlink_ext_ack *extack) 2975 { 2976 struct sja1105_private *priv = ds->priv; 2977 int rc; 2978 2979 if (flags.mask & BR_LEARNING) { 2980 bool learn_ena = !!(flags.val & BR_LEARNING); 2981 2982 rc = sja1105_port_set_learning(priv, port, learn_ena); 2983 if (rc) 2984 return rc; 2985 } 2986 2987 if (flags.mask & (BR_FLOOD | BR_BCAST_FLOOD)) { 2988 rc = sja1105_port_ucast_bcast_flood(priv, port, flags); 2989 if (rc) 2990 return rc; 2991 } 2992 2993 /* For chips that can't offload BR_MCAST_FLOOD independently, there 2994 * is nothing to do here, we ensured the configuration is in sync by 2995 * offloading BR_FLOOD. 2996 */ 2997 if (flags.mask & BR_MCAST_FLOOD && priv->info->can_limit_mcast_flood) { 2998 rc = sja1105_port_mcast_flood(priv, port, flags, 2999 extack); 3000 if (rc) 3001 return rc; 3002 } 3003 3004 return 0; 3005 } 3006 3007 /* The programming model for the SJA1105 switch is "all-at-once" via static 3008 * configuration tables. Some of these can be dynamically modified at runtime, 3009 * but not the xMII mode parameters table. 3010 * Furthermode, some PHYs may not have crystals for generating their clocks 3011 * (e.g. RMII). Instead, their 50MHz clock is supplied via the SJA1105 port's 3012 * ref_clk pin. So port clocking needs to be initialized early, before 3013 * connecting to PHYs is attempted, otherwise they won't respond through MDIO. 3014 * Setting correct PHY link speed does not matter now. 3015 * But dsa_user_phy_setup is called later than sja1105_setup, so the PHY 3016 * bindings are not yet parsed by DSA core. We need to parse early so that we 3017 * can populate the xMII mode parameters table. 3018 */ 3019 static int sja1105_setup(struct dsa_switch *ds) 3020 { 3021 struct sja1105_private *priv = ds->priv; 3022 int rc; 3023 3024 if (priv->info->disable_microcontroller) { 3025 rc = priv->info->disable_microcontroller(priv); 3026 if (rc < 0) { 3027 dev_err(ds->dev, 3028 "Failed to disable microcontroller: %pe\n", 3029 ERR_PTR(rc)); 3030 return rc; 3031 } 3032 } 3033 3034 /* Create and send configuration down to device */ 3035 rc = sja1105_static_config_load(priv); 3036 if (rc < 0) { 3037 dev_err(ds->dev, "Failed to load static config: %d\n", rc); 3038 return rc; 3039 } 3040 3041 /* Configure the CGU (PHY link modes and speeds) */ 3042 if (priv->info->clocking_setup) { 3043 rc = priv->info->clocking_setup(priv); 3044 if (rc < 0) { 3045 dev_err(ds->dev, 3046 "Failed to configure MII clocking: %pe\n", 3047 ERR_PTR(rc)); 3048 goto out_static_config_free; 3049 } 3050 } 3051 3052 sja1105_tas_setup(ds); 3053 sja1105_flower_setup(ds); 3054 3055 rc = sja1105_ptp_clock_register(ds); 3056 if (rc < 0) { 3057 dev_err(ds->dev, "Failed to register PTP clock: %d\n", rc); 3058 goto out_flower_teardown; 3059 } 3060 3061 rc = sja1105_mdiobus_register(ds); 3062 if (rc < 0) { 3063 dev_err(ds->dev, "Failed to register MDIO bus: %pe\n", 3064 ERR_PTR(rc)); 3065 goto out_ptp_clock_unregister; 3066 } 3067 3068 rc = sja1105_devlink_setup(ds); 3069 if (rc < 0) 3070 goto out_mdiobus_unregister; 3071 3072 rtnl_lock(); 3073 rc = dsa_tag_8021q_register(ds, htons(ETH_P_8021Q)); 3074 rtnl_unlock(); 3075 if (rc) 3076 goto out_devlink_teardown; 3077 3078 /* On SJA1105, VLAN filtering per se is always enabled in hardware. 3079 * The only thing we can do to disable it is lie about what the 802.1Q 3080 * EtherType is. 3081 * So it will still try to apply VLAN filtering, but all ingress 3082 * traffic (except frames received with EtherType of ETH_P_SJA1105) 3083 * will be internally tagged with a distorted VLAN header where the 3084 * TPID is ETH_P_SJA1105, and the VLAN ID is the port pvid. 3085 */ 3086 ds->vlan_filtering_is_global = true; 3087 ds->fdb_isolation = true; 3088 ds->max_num_bridges = DSA_TAG_8021Q_MAX_NUM_BRIDGES; 3089 3090 /* Advertise the 8 egress queues */ 3091 ds->num_tx_queues = SJA1105_NUM_TC; 3092 3093 ds->mtu_enforcement_ingress = true; 3094 ds->assisted_learning_on_cpu_port = true; 3095 3096 return 0; 3097 3098 out_devlink_teardown: 3099 sja1105_devlink_teardown(ds); 3100 out_mdiobus_unregister: 3101 sja1105_mdiobus_unregister(ds); 3102 out_ptp_clock_unregister: 3103 sja1105_ptp_clock_unregister(ds); 3104 out_flower_teardown: 3105 sja1105_flower_teardown(ds); 3106 sja1105_tas_teardown(ds); 3107 out_static_config_free: 3108 sja1105_static_config_free(&priv->static_config); 3109 3110 return rc; 3111 } 3112 3113 static void sja1105_teardown(struct dsa_switch *ds) 3114 { 3115 struct sja1105_private *priv = ds->priv; 3116 3117 rtnl_lock(); 3118 dsa_tag_8021q_unregister(ds); 3119 rtnl_unlock(); 3120 3121 sja1105_devlink_teardown(ds); 3122 sja1105_mdiobus_unregister(ds); 3123 sja1105_ptp_clock_unregister(ds); 3124 sja1105_flower_teardown(ds); 3125 sja1105_tas_teardown(ds); 3126 sja1105_static_config_free(&priv->static_config); 3127 } 3128 3129 static const struct phylink_mac_ops sja1105_phylink_mac_ops = { 3130 .mac_select_pcs = sja1105_mac_select_pcs, 3131 .mac_config = sja1105_mac_config, 3132 .mac_link_up = sja1105_mac_link_up, 3133 .mac_link_down = sja1105_mac_link_down, 3134 }; 3135 3136 static const struct dsa_switch_ops sja1105_switch_ops = { 3137 .get_tag_protocol = sja1105_get_tag_protocol, 3138 .connect_tag_protocol = sja1105_connect_tag_protocol, 3139 .setup = sja1105_setup, 3140 .teardown = sja1105_teardown, 3141 .set_ageing_time = sja1105_set_ageing_time, 3142 .port_change_mtu = sja1105_change_mtu, 3143 .port_max_mtu = sja1105_get_max_mtu, 3144 .phylink_get_caps = sja1105_phylink_get_caps, 3145 .get_strings = sja1105_get_strings, 3146 .get_ethtool_stats = sja1105_get_ethtool_stats, 3147 .get_sset_count = sja1105_get_sset_count, 3148 .get_ts_info = sja1105_get_ts_info, 3149 .port_fdb_dump = sja1105_fdb_dump, 3150 .port_fdb_add = sja1105_fdb_add, 3151 .port_fdb_del = sja1105_fdb_del, 3152 .port_fast_age = sja1105_fast_age, 3153 .port_bridge_join = sja1105_bridge_join, 3154 .port_bridge_leave = sja1105_bridge_leave, 3155 .port_pre_bridge_flags = sja1105_port_pre_bridge_flags, 3156 .port_bridge_flags = sja1105_port_bridge_flags, 3157 .port_stp_state_set = sja1105_bridge_stp_state_set, 3158 .port_vlan_filtering = sja1105_vlan_filtering, 3159 .port_vlan_add = sja1105_bridge_vlan_add, 3160 .port_vlan_del = sja1105_bridge_vlan_del, 3161 .port_mdb_add = sja1105_mdb_add, 3162 .port_mdb_del = sja1105_mdb_del, 3163 .port_hwtstamp_get = sja1105_hwtstamp_get, 3164 .port_hwtstamp_set = sja1105_hwtstamp_set, 3165 .port_rxtstamp = sja1105_port_rxtstamp, 3166 .port_txtstamp = sja1105_port_txtstamp, 3167 .port_setup_tc = sja1105_port_setup_tc, 3168 .port_mirror_add = sja1105_mirror_add, 3169 .port_mirror_del = sja1105_mirror_del, 3170 .port_policer_add = sja1105_port_policer_add, 3171 .port_policer_del = sja1105_port_policer_del, 3172 .cls_flower_add = sja1105_cls_flower_add, 3173 .cls_flower_del = sja1105_cls_flower_del, 3174 .cls_flower_stats = sja1105_cls_flower_stats, 3175 .devlink_info_get = sja1105_devlink_info_get, 3176 .tag_8021q_vlan_add = sja1105_dsa_8021q_vlan_add, 3177 .tag_8021q_vlan_del = sja1105_dsa_8021q_vlan_del, 3178 .port_prechangeupper = sja1105_prechangeupper, 3179 }; 3180 3181 static const struct of_device_id sja1105_dt_ids[]; 3182 3183 static int sja1105_check_device_id(struct sja1105_private *priv) 3184 { 3185 const struct sja1105_regs *regs = priv->info->regs; 3186 u8 prod_id[SJA1105_SIZE_DEVICE_ID] = {0}; 3187 struct device *dev = &priv->spidev->dev; 3188 const struct of_device_id *match; 3189 u32 device_id; 3190 u64 part_no; 3191 int rc; 3192 3193 rc = sja1105_xfer_u32(priv, SPI_READ, regs->device_id, &device_id, 3194 NULL); 3195 if (rc < 0) 3196 return rc; 3197 3198 rc = sja1105_xfer_buf(priv, SPI_READ, regs->prod_id, prod_id, 3199 SJA1105_SIZE_DEVICE_ID); 3200 if (rc < 0) 3201 return rc; 3202 3203 sja1105_unpack(prod_id, &part_no, 19, 4, SJA1105_SIZE_DEVICE_ID); 3204 3205 for (match = sja1105_dt_ids; match->compatible[0]; match++) { 3206 const struct sja1105_info *info = match->data; 3207 3208 /* Is what's been probed in our match table at all? */ 3209 if (info->device_id != device_id || info->part_no != part_no) 3210 continue; 3211 3212 /* But is it what's in the device tree? */ 3213 if (priv->info->device_id != device_id || 3214 priv->info->part_no != part_no) { 3215 dev_warn(dev, "Device tree specifies chip %s but found %s, please fix it!\n", 3216 priv->info->name, info->name); 3217 /* It isn't. No problem, pick that up. */ 3218 priv->info = info; 3219 } 3220 3221 return 0; 3222 } 3223 3224 dev_err(dev, "Unexpected {device ID, part number}: 0x%x 0x%llx\n", 3225 device_id, part_no); 3226 3227 return -ENODEV; 3228 } 3229 3230 static int sja1105_probe(struct spi_device *spi) 3231 { 3232 struct device *dev = &spi->dev; 3233 struct sja1105_private *priv; 3234 size_t max_xfer, max_msg; 3235 struct dsa_switch *ds; 3236 int rc; 3237 3238 if (!dev->of_node) { 3239 dev_err(dev, "No DTS bindings for SJA1105 driver\n"); 3240 return -EINVAL; 3241 } 3242 3243 rc = sja1105_hw_reset(dev, 1, 1); 3244 if (rc) 3245 return rc; 3246 3247 priv = devm_kzalloc(dev, sizeof(struct sja1105_private), GFP_KERNEL); 3248 if (!priv) 3249 return -ENOMEM; 3250 3251 /* Populate our driver private structure (priv) based on 3252 * the device tree node that was probed (spi) 3253 */ 3254 priv->spidev = spi; 3255 spi_set_drvdata(spi, priv); 3256 3257 /* Configure the SPI bus */ 3258 spi->bits_per_word = 8; 3259 rc = spi_setup(spi); 3260 if (rc < 0) { 3261 dev_err(dev, "Could not init SPI\n"); 3262 return rc; 3263 } 3264 3265 /* In sja1105_xfer, we send spi_messages composed of two spi_transfers: 3266 * a small one for the message header and another one for the current 3267 * chunk of the packed buffer. 3268 * Check that the restrictions imposed by the SPI controller are 3269 * respected: the chunk buffer is smaller than the max transfer size, 3270 * and the total length of the chunk plus its message header is smaller 3271 * than the max message size. 3272 * We do that during probe time since the maximum transfer size is a 3273 * runtime invariant. 3274 */ 3275 max_xfer = spi_max_transfer_size(spi); 3276 max_msg = spi_max_message_size(spi); 3277 3278 /* We need to send at least one 64-bit word of SPI payload per message 3279 * in order to be able to make useful progress. 3280 */ 3281 if (max_msg < SJA1105_SIZE_SPI_MSG_HEADER + 8) { 3282 dev_err(dev, "SPI master cannot send large enough buffers, aborting\n"); 3283 return -EINVAL; 3284 } 3285 3286 priv->max_xfer_len = SJA1105_SIZE_SPI_MSG_MAXLEN; 3287 if (priv->max_xfer_len > max_xfer) 3288 priv->max_xfer_len = max_xfer; 3289 if (priv->max_xfer_len > max_msg - SJA1105_SIZE_SPI_MSG_HEADER) 3290 priv->max_xfer_len = max_msg - SJA1105_SIZE_SPI_MSG_HEADER; 3291 3292 priv->info = of_device_get_match_data(dev); 3293 3294 /* Detect hardware device */ 3295 rc = sja1105_check_device_id(priv); 3296 if (rc < 0) { 3297 dev_err(dev, "Device ID check failed: %d\n", rc); 3298 return rc; 3299 } 3300 3301 dev_info(dev, "Probed switch chip: %s\n", priv->info->name); 3302 3303 ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL); 3304 if (!ds) 3305 return -ENOMEM; 3306 3307 ds->dev = dev; 3308 ds->num_ports = priv->info->num_ports; 3309 ds->ops = &sja1105_switch_ops; 3310 ds->phylink_mac_ops = &sja1105_phylink_mac_ops; 3311 ds->priv = priv; 3312 priv->ds = ds; 3313 3314 mutex_init(&priv->ptp_data.lock); 3315 mutex_init(&priv->dynamic_config_lock); 3316 mutex_init(&priv->mgmt_lock); 3317 mutex_init(&priv->fdb_lock); 3318 spin_lock_init(&priv->ts_id_lock); 3319 3320 rc = sja1105_parse_dt(priv); 3321 if (rc < 0) { 3322 dev_err(ds->dev, "Failed to parse DT: %d\n", rc); 3323 return rc; 3324 } 3325 3326 if (IS_ENABLED(CONFIG_NET_SCH_CBS)) { 3327 priv->cbs = devm_kcalloc(dev, priv->info->num_cbs_shapers, 3328 sizeof(struct sja1105_cbs_entry), 3329 GFP_KERNEL); 3330 if (!priv->cbs) 3331 return -ENOMEM; 3332 } 3333 3334 return dsa_register_switch(priv->ds); 3335 } 3336 3337 static void sja1105_remove(struct spi_device *spi) 3338 { 3339 struct sja1105_private *priv = spi_get_drvdata(spi); 3340 3341 if (!priv) 3342 return; 3343 3344 dsa_unregister_switch(priv->ds); 3345 } 3346 3347 static void sja1105_shutdown(struct spi_device *spi) 3348 { 3349 struct sja1105_private *priv = spi_get_drvdata(spi); 3350 3351 if (!priv) 3352 return; 3353 3354 dsa_switch_shutdown(priv->ds); 3355 3356 spi_set_drvdata(spi, NULL); 3357 } 3358 3359 static const struct of_device_id sja1105_dt_ids[] = { 3360 { .compatible = "nxp,sja1105e", .data = &sja1105e_info }, 3361 { .compatible = "nxp,sja1105t", .data = &sja1105t_info }, 3362 { .compatible = "nxp,sja1105p", .data = &sja1105p_info }, 3363 { .compatible = "nxp,sja1105q", .data = &sja1105q_info }, 3364 { .compatible = "nxp,sja1105r", .data = &sja1105r_info }, 3365 { .compatible = "nxp,sja1105s", .data = &sja1105s_info }, 3366 { .compatible = "nxp,sja1110a", .data = &sja1110a_info }, 3367 { .compatible = "nxp,sja1110b", .data = &sja1110b_info }, 3368 { .compatible = "nxp,sja1110c", .data = &sja1110c_info }, 3369 { .compatible = "nxp,sja1110d", .data = &sja1110d_info }, 3370 { /* sentinel */ }, 3371 }; 3372 MODULE_DEVICE_TABLE(of, sja1105_dt_ids); 3373 3374 static const struct spi_device_id sja1105_spi_ids[] = { 3375 { "sja1105e" }, 3376 { "sja1105t" }, 3377 { "sja1105p" }, 3378 { "sja1105q" }, 3379 { "sja1105r" }, 3380 { "sja1105s" }, 3381 { "sja1110a" }, 3382 { "sja1110b" }, 3383 { "sja1110c" }, 3384 { "sja1110d" }, 3385 { }, 3386 }; 3387 MODULE_DEVICE_TABLE(spi, sja1105_spi_ids); 3388 3389 static struct spi_driver sja1105_driver = { 3390 .driver = { 3391 .name = "sja1105", 3392 .of_match_table = of_match_ptr(sja1105_dt_ids), 3393 }, 3394 .id_table = sja1105_spi_ids, 3395 .probe = sja1105_probe, 3396 .remove = sja1105_remove, 3397 .shutdown = sja1105_shutdown, 3398 }; 3399 3400 module_spi_driver(sja1105_driver); 3401 3402 MODULE_AUTHOR("Vladimir Oltean <olteanv@gmail.com>"); 3403 MODULE_AUTHOR("Georg Waibel <georg.waibel@sensor-technik.de>"); 3404 MODULE_DESCRIPTION("SJA1105 Driver"); 3405 MODULE_LICENSE("GPL v2"); 3406