xref: /linux/drivers/gpu/drm/amd/display/dc/dpp/dcn35/dcn35_dpp.h (revision 3a39d672e7f48b8d6b91a09afa4b55352773b4b5)
1 /* SPDX-License-Identifier: MIT */
2 /*
3  * Copyright 2023 Advanced Micro Devices, Inc.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the "Software"),
7  * to deal in the Software without restriction, including without limitation
8  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9  * and/or sell copies of the Software, and to permit persons to whom the
10  * Software is furnished to do so, subject to the following conditions:
11  *
12  * The above copyright notice and this permission notice shall be included in
13  * all copies or substantial portions of the Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21  * OTHER DEALINGS IN THE SOFTWARE.
22  *
23  * Authors: AMD
24  *
25  */
26 
27 #ifndef __DCN35_DPP_H__
28 #define __DCN35_DPP_H__
29 
30 #include "dcn32/dcn32_dpp.h"
31 
32 #define DPP_REG_LIST_SH_MASK_DCN35(mask_sh)  \
33 	DPP_REG_LIST_SH_MASK_DCN30_COMMON(mask_sh), \
34 		TF_SF(DPP_TOP0_DPP_CONTROL, DPP_FGCG_REP_DIS, mask_sh), \
35 		TF_SF(DPP_TOP0_DPP_CONTROL, DPP_FGCG_REP_DIS, mask_sh), \
36 		TF_SF(DPP_TOP0_DPP_CONTROL, DISPCLK_R_GATE_DISABLE, mask_sh)
37 
38 #define DPP_REG_FIELD_LIST_DCN35(type)         \
39 	struct {                               \
40 		DPP_REG_FIELD_LIST_DCN3(type); \
41 		type DPP_FGCG_REP_DIS;         \
42 	}
43 
44 struct dcn35_dpp_shift {
45 	DPP_REG_FIELD_LIST_DCN35(uint8_t);
46 };
47 
48 struct dcn35_dpp_mask {
49 	DPP_REG_FIELD_LIST_DCN35(uint32_t);
50 };
51 
52 void dpp35_dppclk_control(
53 		struct dpp *dpp_base,
54 		bool dppclk_div,
55 		bool enable);
56 
57 bool dpp35_construct(struct dcn3_dpp *dpp3, struct dc_context *ctx,
58 		     uint32_t inst, const struct dcn3_dpp_registers *tf_regs,
59 		     const struct dcn35_dpp_shift *tf_shift,
60 		     const struct dcn35_dpp_mask *tf_mask);
61 
62 void dpp35_set_fgcg(struct dcn3_dpp *dpp, bool enable);
63 
64 void dpp35_program_bias_and_scale_fcnv(struct dpp *dpp_base,
65 		struct dc_bias_and_scale *bias_and_scale);
66 
67 #endif // __DCN35_DPP_H
68