1 // SPDX-License-Identifier: GPL-2.0
2 /*
3 * Common time service routines for LoongArch machines.
4 *
5 * Copyright (C) 2020-2022 Loongson Technology Corporation Limited
6 */
7 #include <linux/clockchips.h>
8 #include <linux/cpuhotplug.h>
9 #include <linux/delay.h>
10 #include <linux/export.h>
11 #include <linux/init.h>
12 #include <linux/interrupt.h>
13 #include <linux/kernel.h>
14 #include <linux/sched_clock.h>
15 #include <linux/spinlock.h>
16
17 #include <asm/cpu-features.h>
18 #include <asm/loongarch.h>
19 #include <asm/paravirt.h>
20 #include <asm/time.h>
21
22 u64 cpu_clock_freq;
23 EXPORT_SYMBOL(cpu_clock_freq);
24 u64 const_clock_freq;
25 EXPORT_SYMBOL(const_clock_freq);
26
27 static DEFINE_RAW_SPINLOCK(state_lock);
28 static DEFINE_PER_CPU(struct clock_event_device, constant_clockevent_device);
29
constant_event_handler(struct clock_event_device * dev)30 static void constant_event_handler(struct clock_event_device *dev)
31 {
32 }
33
constant_timer_interrupt(int irq,void * data)34 static irqreturn_t constant_timer_interrupt(int irq, void *data)
35 {
36 int cpu = smp_processor_id();
37 struct clock_event_device *cd;
38
39 /* Clear Timer Interrupt */
40 write_csr_tintclear(CSR_TINTCLR_TI);
41 cd = &per_cpu(constant_clockevent_device, cpu);
42 cd->event_handler(cd);
43
44 return IRQ_HANDLED;
45 }
46
constant_set_state_oneshot(struct clock_event_device * evt)47 static int constant_set_state_oneshot(struct clock_event_device *evt)
48 {
49 unsigned long timer_config;
50
51 raw_spin_lock(&state_lock);
52
53 timer_config = csr_read64(LOONGARCH_CSR_TCFG);
54 timer_config |= CSR_TCFG_EN;
55 timer_config &= ~CSR_TCFG_PERIOD;
56 csr_write64(timer_config, LOONGARCH_CSR_TCFG);
57
58 raw_spin_unlock(&state_lock);
59
60 return 0;
61 }
62
constant_set_state_periodic(struct clock_event_device * evt)63 static int constant_set_state_periodic(struct clock_event_device *evt)
64 {
65 unsigned long period;
66 unsigned long timer_config;
67
68 raw_spin_lock(&state_lock);
69
70 period = const_clock_freq / HZ;
71 timer_config = period & CSR_TCFG_VAL;
72 timer_config |= (CSR_TCFG_PERIOD | CSR_TCFG_EN);
73 csr_write64(timer_config, LOONGARCH_CSR_TCFG);
74
75 raw_spin_unlock(&state_lock);
76
77 return 0;
78 }
79
constant_set_state_shutdown(struct clock_event_device * evt)80 static int constant_set_state_shutdown(struct clock_event_device *evt)
81 {
82 unsigned long timer_config;
83
84 raw_spin_lock(&state_lock);
85
86 timer_config = csr_read64(LOONGARCH_CSR_TCFG);
87 timer_config &= ~CSR_TCFG_EN;
88 csr_write64(timer_config, LOONGARCH_CSR_TCFG);
89
90 raw_spin_unlock(&state_lock);
91
92 return 0;
93 }
94
constant_timer_next_event(unsigned long delta,struct clock_event_device * evt)95 static int constant_timer_next_event(unsigned long delta, struct clock_event_device *evt)
96 {
97 unsigned long timer_config;
98
99 delta &= CSR_TCFG_VAL;
100 timer_config = delta | CSR_TCFG_EN;
101 csr_write64(timer_config, LOONGARCH_CSR_TCFG);
102
103 return 0;
104 }
105
arch_timer_starting(unsigned int cpu)106 static int arch_timer_starting(unsigned int cpu)
107 {
108 set_csr_ecfg(ECFGF_TIMER);
109
110 return 0;
111 }
112
arch_timer_dying(unsigned int cpu)113 static int arch_timer_dying(unsigned int cpu)
114 {
115 /* Clear Timer Interrupt */
116 write_csr_tintclear(CSR_TINTCLR_TI);
117
118 return 0;
119 }
120
get_loops_per_jiffy(void)121 static unsigned long get_loops_per_jiffy(void)
122 {
123 unsigned long lpj = (unsigned long)const_clock_freq;
124
125 do_div(lpj, HZ);
126
127 return lpj;
128 }
129
130 static long init_offset;
131
save_counter(void)132 void save_counter(void)
133 {
134 init_offset = drdtime();
135 }
136
sync_counter(void)137 void sync_counter(void)
138 {
139 /* Ensure counter begin at 0 */
140 csr_write64(init_offset, LOONGARCH_CSR_CNTC);
141 }
142
constant_clockevent_init(void)143 int constant_clockevent_init(void)
144 {
145 unsigned int cpu = smp_processor_id();
146 #ifdef CONFIG_PREEMPT_RT
147 unsigned long min_delta = 100;
148 #else
149 unsigned long min_delta = 1000;
150 #endif
151 unsigned long max_delta = GENMASK_ULL(boot_cpu_data.timerbits, 0);
152 struct clock_event_device *cd;
153 static int irq = 0, timer_irq_installed = 0;
154
155 if (!timer_irq_installed) {
156 irq = get_percpu_irq(INT_TI);
157 if (irq < 0)
158 pr_err("Failed to map irq %d (timer)\n", irq);
159 }
160
161 cd = &per_cpu(constant_clockevent_device, cpu);
162
163 cd->name = "Constant";
164 cd->features = CLOCK_EVT_FEAT_ONESHOT | CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_PERCPU;
165
166 cd->irq = irq;
167 cd->rating = 320;
168 cd->cpumask = cpumask_of(cpu);
169 cd->set_state_oneshot = constant_set_state_oneshot;
170 cd->set_state_oneshot_stopped = constant_set_state_shutdown;
171 cd->set_state_periodic = constant_set_state_periodic;
172 cd->set_state_shutdown = constant_set_state_shutdown;
173 cd->set_next_event = constant_timer_next_event;
174 cd->event_handler = constant_event_handler;
175
176 clockevents_config_and_register(cd, const_clock_freq, min_delta, max_delta);
177
178 if (timer_irq_installed)
179 return 0;
180
181 timer_irq_installed = 1;
182
183 sync_counter();
184
185 if (request_irq(irq, constant_timer_interrupt, IRQF_PERCPU | IRQF_TIMER, "timer", NULL))
186 pr_err("Failed to request irq %d (timer)\n", irq);
187
188 lpj_fine = get_loops_per_jiffy();
189 pr_info("Constant clock event device register\n");
190
191 cpuhp_setup_state(CPUHP_AP_LOONGARCH_ARCH_TIMER_STARTING,
192 "clockevents/loongarch/timer:starting",
193 arch_timer_starting, arch_timer_dying);
194
195 return 0;
196 }
197
read_const_counter(struct clocksource * clk)198 static u64 read_const_counter(struct clocksource *clk)
199 {
200 return drdtime();
201 }
202
sched_clock_read(void)203 static noinstr u64 sched_clock_read(void)
204 {
205 return drdtime();
206 }
207
208 static struct clocksource clocksource_const = {
209 .name = "Constant",
210 .rating = 400,
211 .read = read_const_counter,
212 .mask = CLOCKSOURCE_MASK(64),
213 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
214 .vdso_clock_mode = VDSO_CLOCKMODE_CPU,
215 };
216
constant_clocksource_init(void)217 int __init constant_clocksource_init(void)
218 {
219 int res;
220 unsigned long freq = const_clock_freq;
221
222 res = clocksource_register_hz(&clocksource_const, freq);
223
224 sched_clock_register(sched_clock_read, 64, freq);
225
226 pr_info("Constant clock source device register\n");
227
228 return res;
229 }
230
time_init(void)231 void __init time_init(void)
232 {
233 if (!cpu_has_cpucfg)
234 const_clock_freq = cpu_clock_freq;
235 else
236 const_clock_freq = calc_const_freq();
237
238 init_offset = -(drdtime() - csr_read64(LOONGARCH_CSR_CNTC));
239
240 constant_clockevent_init();
241 constant_clocksource_init();
242 pv_time_init();
243 }
244