/freebsd/sys/contrib/device-tree/Bindings/mfd/ |
H A D | ti,j721e-system-controller.yaml | 95 <0x4080 0x3>, <0x4084 0x3>, /* SERDES0 lane0/1 select */ 96 <0x4090 0x3>, <0x4094 0x3>, /* SERDES1 lane0/1 select */ 97 <0x40a0 0x3>, <0x40a4 0x3>, /* SERDES2 lane0/1 select */ 98 <0x40b0 0x3>, <0x40b4 0x3>, /* SERDES3 lane0/1 select */ 100 /* SERDES4 lane0/1/2/3 select */
|
/freebsd/sys/contrib/device-tree/Bindings/soc/ti/ |
H A D | ti,j721e-system-controller.yaml | 95 <0x4080 0x3>, <0x4084 0x3>, /* SERDES0 lane0/1 select */ 96 <0x4090 0x3>, <0x4094 0x3>, /* SERDES1 lane0/1 select */ 97 <0x40a0 0x3>, <0x40a4 0x3>, /* SERDES2 lane0/1 select */ 98 <0x40b0 0x3>, <0x40b4 0x3>, /* SERDES3 lane0/1 select */ 100 /* SERDES4 lane0/1/2/3 select */
|
/freebsd/sys/contrib/device-tree/Bindings/display/bridge/ |
H A D | analogix,anx7625.yaml | 45 analogix,lane0-swing: 50 an array of swing register setting for DP tx lane0 PHY. 78 DP TX lane1 swing register setting same with lane0 79 swing, please refer lane0-swing property description. 149 analogix,lane0-swing = /bits/ 8 <0x14 0x54 0x64 0x74>;
|
/freebsd/sys/contrib/device-tree/Bindings/phy/ |
H A D | ti,phy-am654-serdes.txt | 13 1 - PCIe0 Lane0 14 2 - ICSS2 SGMII Lane0 16 0 - PCIe1 Lane0
|
H A D | phy-rockchip-usbdp.yaml | 60 3>;", assuming DP lane0 on Type-C phy lane2, DP lane1 on Type-C phy 62 <0, 1, 2, 3>;", assuming DP lane0 on Type-C phy lane0, DP lane1 on Type-C
|
H A D | airoha,en7581-pcie-phy.yaml | 22 - description: PCIE lane0 base address 24 - description: PCIE lane0 detection time base address
|
H A D | qcom,msm8996-qmp-pcie-phy.yaml | 87 - lane0
|
H A D | fsl,imx8qm-hsio.yaml | 55 | | Lane0| Lane1| Lane2|
|
/freebsd/sys/contrib/device-tree/Bindings/pci/ |
H A D | mediatek-pcie-gen3.yaml | 86 enum: [ phy, mac, phy-lane0, phy-lane1, phy-lane2 ] 244 - const: phy-lane0
|
H A D | pci-armada8k.txt | 25 Must be "cp0-pcie0-x4-lane0-phy", "cp0-pcie0-x4-lane1-phy" for
|
/freebsd/sys/arm/freescale/imx/ |
H A D | imx6_ahci.c | 293 device_printf(dev, "cannot read LANE0 status\n"); in imx6_ahci_attach() 301 device_printf(dev, "time out reading LANE0 status\n"); in imx6_ahci_attach()
|
/freebsd/sys/contrib/device-tree/src/arm64/ti/ |
H A D | k3-j722s-main.dtsi | 224 mux-reg-masks = <0x00 0x3>, /* SERDES0 lane0 select */ 225 <0x10 0x3>; /* SERDES1 lane0 select */
|
H A D | k3-j721e-main.dtsi | 51 mux-reg-masks = <0x0 0x3>, <0x4 0x3>, /* SERDES0 lane0/1 select */ 52 <0x10 0x3>, <0x14 0x3>, /* SERDES1 lane0/1 select */ 53 <0x20 0x3>, <0x24 0x3>, /* SERDES2 lane0/1 select */ 54 <0x30 0x3>, <0x34 0x3>, /* SERDES3 lane0/1 select */ 55 <0x40 0x3>, <0x44 0x3>, /* SERDES4 lane0/1 select */
|
H A D | k3-j784s4-main.dtsi | 88 mux-reg-masks = <0x0 0x3>, <0x4 0x3>, /* SERDES0 lane0/1 select */ 90 <0x10 0x3>, <0x14 0x3>, /* SERDES1 lane0/1 select */ 92 <0x20 0x3>, <0x24 0x3>, /* SERDES2 lane0/1 select */
|
H A D | k3-am64-main.dtsi | 58 mux-reg-masks = <0x0 0x3>; /* SERDES0 lane0 select */
|
/freebsd/sys/contrib/device-tree/src/arm64/mediatek/ |
H A D | mt8186-corsola-steelix.dtsi | 63 analogix,lane0-swing = /bits/ 8 <0x70 0x30>;
|
/freebsd/sys/contrib/device-tree/src/arm64/rockchip/ |
H A D | rk3588-friendlyelec-cm3588-nas.dts | 415 /* 1. M.2 socket, CON13: pcie30phy port0 lane0, @fe150000 */ 426 /* 3. M.2 socket, CON15: pcie30phy port1 lane0, @fe160000 */
|
H A D | rk3568.dtsi | 157 /* bifurcation; lane0 when using 1+1 */
|
/freebsd/sys/contrib/device-tree/src/arm64/marvell/ |
H A D | armada-8040-mcbin.dtsi | 188 phy-names = "cp0-pcie0-x4-lane0-phy", "cp0-pcie0-x4-lane1-phy",
|
H A D | armada-8040-puzzle-m801.dts | 521 phy-names = "cp1-pcie0-x2-lane0-phy", "cp1-pcie0-x2-lane1-phy";
|
/freebsd/sys/contrib/alpine-hal/ |
H A D | al_hal_serdes_25g_regs.h | 261 /* Lane0 reset signal active low */
|
H A D | al_hal_pcie_axi_reg.h | 262 uint32_t lane0; member 272 uint32_t lane0; member
|
H A D | al_hal_pcie.c | 1021 pcie_port->regs->axi.status.lane[0] = ®s->axi.status.lane0; in al_pcie_port_handle_init() 1088 pcie_port->regs->axi.status.lane[0] = ®s->axi.status.lane0; in al_pcie_port_handle_init() 1169 pcie_port->regs->axi.status.lane[0] = ®s->axi.status.lane0; in al_pcie_port_handle_init()
|
/freebsd/contrib/llvm-project/llvm/lib/Target/AMDGPU/ |
H A D | AMDGPUAtomicOptimizer.cpp | 443 Value *Lane0 = B.CreateCall(ReadLane, {V, B.getInt32(0)}); in buildReduction() local 445 return buildNonAtomicBinOp(B, Op, Lane0, Lane32); in buildReduction()
|
/freebsd/contrib/llvm-project/llvm/lib/Target/ARM/ |
H A D | ARMAsmPrinter.cpp | 309 bool Lane0 = TRI->getSubReg(SR, ARM::ssub_0) == Reg; in PrintAsmOperand() local 310 O << ARMInstPrinter::getRegisterName(SR) << (Lane0 ? "[0]" : "[1]"); in PrintAsmOperand()
|