Home
last modified time | relevance | path

Searched full:pll2 (Results 1 – 25 of 28) sorted by relevance

12

/freebsd/sys/contrib/device-tree/Bindings/clock/
H A Dallwinner,sun4i-a10-mod1-clk.yaml44 #include <dt-bindings/clock/sun4i-a10-pll2.h>
50 clocks = <&pll2 SUN4I_A10_PLL2_8X>,
51 <&pll2 SUN4I_A10_PLL2_4X>,
52 <&pll2 SUN4I_A10_PLL2_2X>,
53 <&pll2 SUN4I_A10_PLL2_1X>;
H A Drenesas,r8a73a4-cpg-clocks.txt17 "pll0", "pll1", "pll2", "pll2s", "pll2h", "z", "z2", "i", "m3", "b",
29 clock-output-names = "main", "pll0", "pll1", "pll2",
H A Drenesas,sh73a0-cpg-clocks.txt19 "pll0", "pll1", "pll2", "pll3", "dsi0phy", "dsi1phy", "zg", "m3", "b",
31 clock-output-names = "main", "pll0", "pll1", "pll2",
H A Dti,cdce925.txt30 For all PLL1, PLL2, ... an optional child node can be used to specify spread
49 PLL2 {
H A Drenesas,cpg-clocks.yaml80 - const: pll2
206 - const: pll2
H A Dprima2-clock.txt18 pll2 3
H A Dimx28-clock.yaml22 pll2 3
H A Drenesas,cpg-div6-clock.yaml60 clock-output-names = "main", "pll0", "pll1", "pll2",
H A Dst,nomadik.txt30 - clock-id: must be 1 or 2 for PLL1 and PLL2 respectively
H A Dti,cdce925.yaml98 PLL2 {
H A Dti,lmk04832.yaml40 - description: PLL2 reference clock.
/freebsd/sys/arm/freescale/vybrid/
H A Dvf_anadig.c57 #define ANADIG_PLL2_CTRL 0x030 /* PLL2 Control */
58 #define ANADIG_PLL2_SS 0x040 /* PLL2 Spread Spectrum */
59 #define ANADIG_PLL2_NUM 0x050 /* PLL2 Numerator */
60 #define ANADIG_PLL2_DENOM 0x060 /* PLL2 Denominator */
69 #define ANADIG_PLL2_PFD 0x100 /* PLL2 PFD */
/freebsd/sys/contrib/device-tree/src/arm/st/
H A Dste-nomadik-stn8815.dtsi196 * that is parent of TIMCLK, PLL1 and PLL2
241 /* PLL2 is usually 864 MHz and divided into a few fixed rates */
242 pll2: pll2@0 { label
253 clocks = <&pll2>;
268 clocks = <&pll2>;
276 clocks = <&pll2>;
/freebsd/sys/contrib/device-tree/Bindings/sound/
H A Dmediatek,mt8188-afe.yaml49 - description: audio pll2 clock
66 - description: audio pll2 divide 4
H A Dmt8195-afe-pcm.yaml45 - description: audio pll2 clock
/freebsd/sys/contrib/device-tree/Bindings/display/ti/
H A Dti,dra7-dss.txt24 'pll1', 'pll2_clkctrl', 'pll2'
/freebsd/sys/contrib/device-tree/include/dt-bindings/clock/
H A Dqcom,mmcc-msm8960.h127 #define PLL2 118 macro
H A Dintel,lgm-clk.h30 /* PLL2 clocks */
H A Dstm32mp13-clks.h20 #define PLL2 7 macro
H A Dstm32mp1-clks.h184 #define PLL2 177 macro
H A Dimx8mq-clock.h49 /* AUDIO PLL2 */
H A Dtegra234-clock.h677 /** @brief Logical clk for setting GBE UPHY PLL2 TX_REF rate */
679 /** @brief Logical clk for setting GBE UPHY PLL2 XDIG rate */
/freebsd/sys/contrib/device-tree/src/arm/ti/omap/
H A Ddra74x.dtsi139 "pll2_clkctrl", "pll2";
/freebsd/sys/contrib/device-tree/src/arm64/sprd/
H A Dums512.dtsi297 pll2: clock-controller@0 { label
/freebsd/sys/contrib/device-tree/src/arm/renesas/
H A Dsh73a0.dtsi651 clock-output-names = "main", "pll0", "pll1", "pll2",

12