1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ 2*c66ec88fSEmmanuel Vadot /* 3*c66ec88fSEmmanuel Vadot * Copyright (C) 2020 Intel Corporation. 4*c66ec88fSEmmanuel Vadot * Lei Chuanhua <Chuanhua.lei@intel.com> 5*c66ec88fSEmmanuel Vadot * Zhu Yixin <Yixin.zhu@intel.com> 6*c66ec88fSEmmanuel Vadot */ 7*c66ec88fSEmmanuel Vadot #ifndef __INTEL_LGM_CLK_H 8*c66ec88fSEmmanuel Vadot #define __INTEL_LGM_CLK_H 9*c66ec88fSEmmanuel Vadot 10*c66ec88fSEmmanuel Vadot /* PLL clocks */ 11*c66ec88fSEmmanuel Vadot #define LGM_CLK_OSC 1 12*c66ec88fSEmmanuel Vadot #define LGM_CLK_PLLPP 2 13*c66ec88fSEmmanuel Vadot #define LGM_CLK_PLL2 3 14*c66ec88fSEmmanuel Vadot #define LGM_CLK_PLL0CZ 4 15*c66ec88fSEmmanuel Vadot #define LGM_CLK_PLL0B 5 16*c66ec88fSEmmanuel Vadot #define LGM_CLK_PLL1 6 17*c66ec88fSEmmanuel Vadot #define LGM_CLK_LJPLL3 7 18*c66ec88fSEmmanuel Vadot #define LGM_CLK_LJPLL4 8 19*c66ec88fSEmmanuel Vadot #define LGM_CLK_PLL0CM0 9 20*c66ec88fSEmmanuel Vadot #define LGM_CLK_PLL0CM1 10 21*c66ec88fSEmmanuel Vadot 22*c66ec88fSEmmanuel Vadot /* clocks from PLLs */ 23*c66ec88fSEmmanuel Vadot 24*c66ec88fSEmmanuel Vadot /* ROPLL clocks */ 25*c66ec88fSEmmanuel Vadot #define LGM_CLK_PP_HW 15 26*c66ec88fSEmmanuel Vadot #define LGM_CLK_PP_UC 16 27*c66ec88fSEmmanuel Vadot #define LGM_CLK_PP_FXD 17 28*c66ec88fSEmmanuel Vadot #define LGM_CLK_PP_TBM 18 29*c66ec88fSEmmanuel Vadot 30*c66ec88fSEmmanuel Vadot /* PLL2 clocks */ 31*c66ec88fSEmmanuel Vadot #define LGM_CLK_DDR 20 32*c66ec88fSEmmanuel Vadot 33*c66ec88fSEmmanuel Vadot /* PLL0CZ */ 34*c66ec88fSEmmanuel Vadot #define LGM_CLK_CM 25 35*c66ec88fSEmmanuel Vadot #define LGM_CLK_IC 26 36*c66ec88fSEmmanuel Vadot #define LGM_CLK_SDXC3 27 37*c66ec88fSEmmanuel Vadot 38*c66ec88fSEmmanuel Vadot /* PLL0B */ 39*c66ec88fSEmmanuel Vadot #define LGM_CLK_NGI 30 40*c66ec88fSEmmanuel Vadot #define LGM_CLK_NOC4 31 41*c66ec88fSEmmanuel Vadot #define LGM_CLK_SW 32 42*c66ec88fSEmmanuel Vadot #define LGM_CLK_QSPI 33 43*c66ec88fSEmmanuel Vadot #define LGM_CLK_CQEM LGM_CLK_SW 44*c66ec88fSEmmanuel Vadot #define LGM_CLK_EMMC5 LGM_CLK_NOC4 45*c66ec88fSEmmanuel Vadot 46*c66ec88fSEmmanuel Vadot /* PLL1 */ 47*c66ec88fSEmmanuel Vadot #define LGM_CLK_CT 35 48*c66ec88fSEmmanuel Vadot #define LGM_CLK_DSP 36 49*c66ec88fSEmmanuel Vadot #define LGM_CLK_VIF 37 50*c66ec88fSEmmanuel Vadot 51*c66ec88fSEmmanuel Vadot /* LJPLL3 */ 52*c66ec88fSEmmanuel Vadot #define LGM_CLK_CML 40 53*c66ec88fSEmmanuel Vadot #define LGM_CLK_SERDES 41 54*c66ec88fSEmmanuel Vadot #define LGM_CLK_POOL 42 55*c66ec88fSEmmanuel Vadot #define LGM_CLK_PTP 43 56*c66ec88fSEmmanuel Vadot 57*c66ec88fSEmmanuel Vadot /* LJPLL4 */ 58*c66ec88fSEmmanuel Vadot #define LGM_CLK_PCIE 45 59*c66ec88fSEmmanuel Vadot #define LGM_CLK_SATA LGM_CLK_PCIE 60*c66ec88fSEmmanuel Vadot 61*c66ec88fSEmmanuel Vadot /* PLL0CM0 */ 62*c66ec88fSEmmanuel Vadot #define LGM_CLK_CPU0 50 63*c66ec88fSEmmanuel Vadot 64*c66ec88fSEmmanuel Vadot /* PLL0CM1 */ 65*c66ec88fSEmmanuel Vadot #define LGM_CLK_CPU1 55 66*c66ec88fSEmmanuel Vadot 67*c66ec88fSEmmanuel Vadot /* Miscellaneous clocks */ 68*c66ec88fSEmmanuel Vadot #define LGM_CLK_EMMC4 60 69*c66ec88fSEmmanuel Vadot #define LGM_CLK_SDXC2 61 70*c66ec88fSEmmanuel Vadot #define LGM_CLK_EMMC 62 71*c66ec88fSEmmanuel Vadot #define LGM_CLK_SDXC 63 72*c66ec88fSEmmanuel Vadot #define LGM_CLK_SLIC 64 73*c66ec88fSEmmanuel Vadot #define LGM_CLK_DCL 65 74*c66ec88fSEmmanuel Vadot #define LGM_CLK_DOCSIS 66 75*c66ec88fSEmmanuel Vadot #define LGM_CLK_PCM 67 76*c66ec88fSEmmanuel Vadot #define LGM_CLK_DDR_PHY 68 77*c66ec88fSEmmanuel Vadot #define LGM_CLK_PONDEF 69 78*c66ec88fSEmmanuel Vadot #define LGM_CLK_PL25M 70 79*c66ec88fSEmmanuel Vadot #define LGM_CLK_PL10M 71 80*c66ec88fSEmmanuel Vadot #define LGM_CLK_PL1544K 72 81*c66ec88fSEmmanuel Vadot #define LGM_CLK_PL2048K 73 82*c66ec88fSEmmanuel Vadot #define LGM_CLK_PL8K 74 83*c66ec88fSEmmanuel Vadot #define LGM_CLK_PON_NTR 75 84*c66ec88fSEmmanuel Vadot #define LGM_CLK_SYNC0 76 85*c66ec88fSEmmanuel Vadot #define LGM_CLK_SYNC1 77 86*c66ec88fSEmmanuel Vadot #define LGM_CLK_PROGDIV 78 87*c66ec88fSEmmanuel Vadot #define LGM_CLK_OD0 79 88*c66ec88fSEmmanuel Vadot #define LGM_CLK_OD1 80 89*c66ec88fSEmmanuel Vadot #define LGM_CLK_CBPHY0 81 90*c66ec88fSEmmanuel Vadot #define LGM_CLK_CBPHY1 82 91*c66ec88fSEmmanuel Vadot #define LGM_CLK_CBPHY2 83 92*c66ec88fSEmmanuel Vadot #define LGM_CLK_CBPHY3 84 93*c66ec88fSEmmanuel Vadot 94*c66ec88fSEmmanuel Vadot /* Gate clocks */ 95*c66ec88fSEmmanuel Vadot /* Gate CLK0 */ 96*c66ec88fSEmmanuel Vadot #define LGM_GCLK_C55 100 97*c66ec88fSEmmanuel Vadot #define LGM_GCLK_QSPI 101 98*c66ec88fSEmmanuel Vadot #define LGM_GCLK_EIP197 102 99*c66ec88fSEmmanuel Vadot #define LGM_GCLK_VAULT 103 100*c66ec88fSEmmanuel Vadot #define LGM_GCLK_TOE 104 101*c66ec88fSEmmanuel Vadot #define LGM_GCLK_SDXC 105 102*c66ec88fSEmmanuel Vadot #define LGM_GCLK_EMMC 106 103*c66ec88fSEmmanuel Vadot #define LGM_GCLK_SPI_DBG 107 104*c66ec88fSEmmanuel Vadot #define LGM_GCLK_DMA3 108 105*c66ec88fSEmmanuel Vadot 106*c66ec88fSEmmanuel Vadot /* Gate CLK1 */ 107*c66ec88fSEmmanuel Vadot #define LGM_GCLK_DMA0 120 108*c66ec88fSEmmanuel Vadot #define LGM_GCLK_LEDC0 121 109*c66ec88fSEmmanuel Vadot #define LGM_GCLK_LEDC1 122 110*c66ec88fSEmmanuel Vadot #define LGM_GCLK_I2S0 123 111*c66ec88fSEmmanuel Vadot #define LGM_GCLK_I2S1 124 112*c66ec88fSEmmanuel Vadot #define LGM_GCLK_EBU 125 113*c66ec88fSEmmanuel Vadot #define LGM_GCLK_PWM 126 114*c66ec88fSEmmanuel Vadot #define LGM_GCLK_I2C0 127 115*c66ec88fSEmmanuel Vadot #define LGM_GCLK_I2C1 128 116*c66ec88fSEmmanuel Vadot #define LGM_GCLK_I2C2 129 117*c66ec88fSEmmanuel Vadot #define LGM_GCLK_I2C3 130 118*c66ec88fSEmmanuel Vadot #define LGM_GCLK_SSC0 131 119*c66ec88fSEmmanuel Vadot #define LGM_GCLK_SSC1 132 120*c66ec88fSEmmanuel Vadot #define LGM_GCLK_SSC2 133 121*c66ec88fSEmmanuel Vadot #define LGM_GCLK_SSC3 134 122*c66ec88fSEmmanuel Vadot #define LGM_GCLK_GPTC0 135 123*c66ec88fSEmmanuel Vadot #define LGM_GCLK_GPTC1 136 124*c66ec88fSEmmanuel Vadot #define LGM_GCLK_GPTC2 137 125*c66ec88fSEmmanuel Vadot #define LGM_GCLK_GPTC3 138 126*c66ec88fSEmmanuel Vadot #define LGM_GCLK_ASC0 139 127*c66ec88fSEmmanuel Vadot #define LGM_GCLK_ASC1 140 128*c66ec88fSEmmanuel Vadot #define LGM_GCLK_ASC2 141 129*c66ec88fSEmmanuel Vadot #define LGM_GCLK_ASC3 142 130*c66ec88fSEmmanuel Vadot #define LGM_GCLK_PCM0 143 131*c66ec88fSEmmanuel Vadot #define LGM_GCLK_PCM1 144 132*c66ec88fSEmmanuel Vadot #define LGM_GCLK_PCM2 145 133*c66ec88fSEmmanuel Vadot 134*c66ec88fSEmmanuel Vadot /* Gate CLK2 */ 135*c66ec88fSEmmanuel Vadot #define LGM_GCLK_PCIE10 150 136*c66ec88fSEmmanuel Vadot #define LGM_GCLK_PCIE11 151 137*c66ec88fSEmmanuel Vadot #define LGM_GCLK_PCIE30 152 138*c66ec88fSEmmanuel Vadot #define LGM_GCLK_PCIE31 153 139*c66ec88fSEmmanuel Vadot #define LGM_GCLK_PCIE20 154 140*c66ec88fSEmmanuel Vadot #define LGM_GCLK_PCIE21 155 141*c66ec88fSEmmanuel Vadot #define LGM_GCLK_PCIE40 156 142*c66ec88fSEmmanuel Vadot #define LGM_GCLK_PCIE41 157 143*c66ec88fSEmmanuel Vadot #define LGM_GCLK_XPCS0 158 144*c66ec88fSEmmanuel Vadot #define LGM_GCLK_XPCS1 159 145*c66ec88fSEmmanuel Vadot #define LGM_GCLK_XPCS2 160 146*c66ec88fSEmmanuel Vadot #define LGM_GCLK_XPCS3 161 147*c66ec88fSEmmanuel Vadot #define LGM_GCLK_SATA0 162 148*c66ec88fSEmmanuel Vadot #define LGM_GCLK_SATA1 163 149*c66ec88fSEmmanuel Vadot #define LGM_GCLK_SATA2 164 150*c66ec88fSEmmanuel Vadot #define LGM_GCLK_SATA3 165 151*c66ec88fSEmmanuel Vadot 152*c66ec88fSEmmanuel Vadot /* Gate CLK3 */ 153*c66ec88fSEmmanuel Vadot #define LGM_GCLK_ARCEM4 170 154*c66ec88fSEmmanuel Vadot #define LGM_GCLK_IDMAR1 171 155*c66ec88fSEmmanuel Vadot #define LGM_GCLK_IDMAT0 172 156*c66ec88fSEmmanuel Vadot #define LGM_GCLK_IDMAT1 173 157*c66ec88fSEmmanuel Vadot #define LGM_GCLK_IDMAT2 174 158*c66ec88fSEmmanuel Vadot #define LGM_GCLK_PPV4 175 159*c66ec88fSEmmanuel Vadot #define LGM_GCLK_GSWIPO 176 160*c66ec88fSEmmanuel Vadot #define LGM_GCLK_CQEM 177 161*c66ec88fSEmmanuel Vadot #define LGM_GCLK_XPCS5 178 162*c66ec88fSEmmanuel Vadot #define LGM_GCLK_USB1 179 163*c66ec88fSEmmanuel Vadot #define LGM_GCLK_USB2 180 164*c66ec88fSEmmanuel Vadot 165*c66ec88fSEmmanuel Vadot #endif /* __INTEL_LGM_CLK_H */ 166