| /linux/Documentation/devicetree/bindings/serial/ |
| H A D | samsung_uart.yaml | 206 clocks = <&clocks PCLK_UART0>, <&clocks PCLK_UART0>,
|
| /linux/arch/arm/boot/dts/samsung/ |
| H A D | s3c64xx.dtsi | 123 clocks = <&clocks PCLK_UART0>, <&clocks PCLK_UART0>,
|
| /linux/Documentation/devicetree/bindings/clock/ |
| H A D | rockchip,rk3528-cru.yaml | 15 PCLK_UART0 as well as SRST_P_UART0 and SRST_S_UART0 for the first UART
|
| /linux/include/dt-bindings/clock/ |
| H A D | rk3036-cru.h | 69 #define PCLK_UART0 341 macro
|
| H A D | samsung,s3c64xx-clock.h | 88 #define PCLK_UART0 73 macro
|
| H A D | exynos7-clk.h | 78 #define PCLK_UART0 1 macro
|
| H A D | rk3128-cru.h | 108 #define PCLK_UART0 341 macro
|
| H A D | rk3228-cru.h | 107 #define PCLK_UART0 341 macro
|
| H A D | rv1108-cru.h | 116 #define PCLK_UART0 265 macro
|
| H A D | rk3308-cru.h | 176 #define PCLK_UART0 197 macro
|
| H A D | rk3328-cru.h | 141 #define PCLK_UART0 210 macro
|
| H A D | rk3288-cru.h | 133 #define PCLK_UART0 341 macro
|
| H A D | rk3368-cru.h | 126 #define PCLK_UART0 341 macro
|
| H A D | rockchip,rk3528-cru.h | 119 #define PCLK_UART0 107 macro
|
| H A D | rockchip,rv1126-cru.h | 312 #define PCLK_UART0 250 macro
|
| H A D | rockchip,rk3576-cru.h | 147 #define PCLK_UART0 129 macro
|
| H A D | rockchip,rk3588-cru.h | 683 #define PCLK_UART0 668 macro
|
| H A D | rk3399-cru.h | 247 #define PCLK_UART0 352 macro
|
| /linux/drivers/clk/rockchip/ |
| H A D | clk-rk3036.c | 418 GATE(PCLK_UART0, "pclk_uart0", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 0, GFLAGS),
|
| H A D | clk-rk3128.c | 502 GATE(PCLK_UART0, "pclk_uart0", "pclk_peri", 0, RK2928_CLKGATE_CON(8), 0, GFLAGS),
|
| H A D | clk-rk3228.c | 613 GATE(PCLK_UART0, "pclk_uart0", "pclk_cpu", 0, RK2928_CLKGATE_CON(9), 12, GFLAGS),
|
| H A D | clk-rv1108.c | 605 GATE(PCLK_UART0, "pclk_uart0", "pclk_bus_pre", 0,
|
| H A D | clk-rk3328.c | 783 GATE(PCLK_UART0, "pclk_uart0", "pclk_bus", 0, RK3328_CLKGATE_CON(16), 11, GFLAGS),
|
| H A D | clk-rk3368.c | 799 GATE(PCLK_UART0, "pclk_uart0", "pclk_peri", 0, RK3368_CLKGATE_CON(19), 7, GFLAGS),
|
| /linux/arch/arm/boot/dts/rockchip/ |
| H A D | rk3xxx.dtsi | 114 clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>;
|