/freebsd/sys/contrib/device-tree/Bindings/clock/ |
H A D | toshiba,tmpv770x-pipllct.yaml | 43 #clock-cells = <0>; 52 reg = <0 0x24220000 0 0x820>;
|
H A D | fsl,qoriq-clock.yaml | 88 0 sysclk must be 0 91 3 fman 0 for fm1, 1 for fm2 94 5 coreclk must be 0 116 '^mux[0-9]@[a-f0-9]+$': 124 '^pll[0-9]@[a-f0-9]+$': 144 reg = <0xe1000 0x1000>; 153 reg = <0xe1000 0x1000>; 154 ranges = <0x0 0xe1000 0x1000>; 163 #clock-cells = <0>; 168 reg = <0x800 0x4>; [all …]
|
H A D | qoriq-clock.txt | 84 0 sysclk must be 0 87 3 fman 0 for fm1, 1 for fm2 90 5 coreclk must be 0 97 reg = <0xe1000 0x1000>; 103 clocks = <&clockgen 3 0>; 117 * "fsl,qoriq-core-pll-1.0" for core PLL clocks (v1.0) 118 * "fsl,qoriq-core-pll-2.0" for core PLL clocks (v2.0) 119 * "fsl,qoriq-core-mux-1.0" for core mux clocks (v1.0) 120 * "fsl,qoriq-core-mux-2.0" for core mux clocks (v2.0) 121 * "fsl,qoriq-sysclk-1.0": for input system clock (v1.0). [all …]
|
/freebsd/sys/dev/bhnd/bhndb/ |
H A D | bhndb_pcireg.h | 36 * - PCI (cid=0x804, revision <= 12) 40 * [0x0000+0x1000] dynamic mapped backplane address space (window 0). 41 * [0x1000+0x0800] fixed SPROM shadow 42 * [0x1800+0x0E00] fixed pci core device registers 43 * [0x1E00+0x0200] fixed pci core siba config registers 47 * - PCI (cid=0x804, revision >= 13) 48 * - PCIE (cid=0x820) with ChipCommon (revision <= 31) 52 * [0x0000+0x1000] dynamic mapped backplane address space (window 0). 53 * [0x1000+0x1000] fixed SPROM shadow 54 * [0x2000+0x1000] fixed pci/pcie core registers [all …]
|
H A D | bhndb_pci_hwdata.c | 68 sizeof(_BHNDB_HW_REQ_ARRAY(__VA_ARGS__)[0])), \ 82 * at the default enumeration address (0x18000000). 86 { SYS_RES_MEMORY, PCIR_BAR(0), RF_ACTIVE }, 87 { -1, 0, 0 } 91 /* bar0+0x0000: configurable backplane window */ 99 .res = { SYS_RES_MEMORY, PCIR_BAR(0) } 119 { SYS_RES_MEMORY, PCIR_BAR(0), RF_ACTIVE }, 120 { -1, 0, 0 } 124 /* bar0+0x0000: configurable backplane window */ 132 .res = { SYS_RES_MEMORY, PCIR_BAR(0) } [all …]
|
/freebsd/sys/contrib/device-tree/include/dt-bindings/pinctrl/ |
H A D | am33xx.h | 18 #define SLEWCTRL_FAST 0 30 #define PIN_OUTPUT_PULLDOWN 0 43 #define AM335X_PIN_OFFSET_MIN 0x0800U 45 #define AM335X_PIN_GPMC_AD0 0x800 46 #define AM335X_PIN_GPMC_AD1 0x804 47 #define AM335X_PIN_GPMC_AD2 0x808 48 #define AM335X_PIN_GPMC_AD3 0x80c 49 #define AM335X_PIN_GPMC_AD4 0x810 50 #define AM335X_PIN_GPMC_AD5 0x814 51 #define AM335X_PIN_GPMC_AD6 0x818 [all …]
|
/freebsd/sys/contrib/device-tree/src/powerpc/fsl/ |
H A D | qoriq-fman3-1.dtsi | 2 * QorIQ FMan v3 device tree stub [ controller @ offset 0x500000 ] 40 ranges = <0 0x500000 0xfe000>; 41 reg = <0x500000 0xfe000>; 42 interrupts = <97 2 0 0>, <16 2 1 0>; 45 fsl,qman-channel-range = <0x820 0x10>; 48 muram@0 { 50 reg = <0x0 0x60000>; 54 cell-index = <0x2>; 56 reg = <0x82000 0x1000>; 60 cell-index = <0x3>; [all …]
|
/freebsd/sys/contrib/device-tree/Bindings/phy/ |
H A D | phy-miphy28lp.txt | 56 reg = <0x9b22000 0xff>, 57 <0x9b09000 0xff>, 58 <0x9b04000 0xff>; 63 st,syscfg = <0x114 0x818 0xe0 0xec>; 71 reg = <0x9b2a000 0xff>, 72 <0x9b19000 0xff>, 73 <0x9b14000 0xff>; 78 st,syscfg = <0x118 0x81c 0xe4 0xf0>; 87 reg = <0x8f95000 0xff>, 88 <0x8f90000 0xff>; [all …]
|
/freebsd/sys/dev/pci/ |
H A D | pci_dw.h | 36 #define DW_PORT_LINK_CTRL 0x710 37 #define PORT_LINK_CAPABLE(n) (((n) & 0x3F) << 16) 38 #define PORT_LINK_CAPABLE_1 0x01 39 #define PORT_LINK_CAPABLE_2 0x03 40 #define PORT_LINK_CAPABLE_4 0x07 41 #define PORT_LINK_CAPABLE_8 0x0F 42 #define PORT_LINK_CAPABLE_16 0x1F 43 #define PORT_LINK_CAPABLE_32 0x3F 45 #define DW_GEN2_CTRL 0x80C 47 #define GEN2_CTRL_NUM_OF_LANES(n) (((n) & 0x3F) << 8) [all …]
|
/freebsd/sys/contrib/device-tree/Bindings/display/msm/ |
H A D | qcom,sm6375-mdss.yaml | 48 "^display-controller@[0-9a-f]+$": 56 "^dsi@[0-9a-f]+$": 66 "^phy@[0-9a-f]+$": 86 reg = <0x05e00000 0x1000>; 100 iommus = <&apps_smmu 0x820 0x2>; 107 reg = <0x05e01000 0x8e030>, 108 <0x05eb0000 0x2008>; 133 interrupts = <0>; 137 #size-cells = <0>; 139 port@0 { [all …]
|
H A D | qcom,sm8350-mdss.yaml | 49 "^display-controller@[0-9a-f]+$": 57 "^displayport-controller@[0-9a-f]+$": 65 "^dsi@[0-9a-f]+$": 75 "^phy@[0-9a-f]+$": 96 reg = <0x0ae00000 0x1000>; 99 interconnects = <&mmss_noc MASTER_MDP0 0 &mc_virt SLAVE_EBI1 0>, 100 <&mmss_noc MASTER_MDP1 0 &mc_virt SLAVE_EBI1 0>; [all...] |
H A D | qcom,sm8250-mdss.yaml | 47 "^display-controller@[0-9a-f]+$": 55 "^displayport-controller@[0-9a-f]+$": 65 "^dsi@[0-9a-f]+$": 75 "^phy@[0-9a-f]+$": 99 reg = <0x0ae00000 0x1000>; 118 iommus = <&apps_smmu 0x820 0x402>; 126 reg = <0x0ae0100 [all...] |
/freebsd/sys/arm64/qoriq/clk/ |
H A D | ls1046a_clkgen.c | 47 2, 4, 0 53 .id = QORIQ_CLK_ID(QORIQ_TYPE_PLATFORM_PLL, 0), 54 .flags = 0 56 .offset = 0xC00, 58 .mask = 0x7E, 60 .flags = 0 64 2, 3, 4, 0 70 .id = QORIQ_CLK_ID(QORIQ_TYPE_INTERNAL, 0), 71 .flags = 0 73 .offset = 0x800, [all …]
|
/freebsd/sys/dev/rtwn/rtl8192c/usb/ |
H A D | r92cu_priv.h | 29 { 0x420, 0x80 }, { 0x423, 0x00 }, { 0x430, 0x00 }, { 0x431, 0x00 }, 30 { 0x432, 0x00 }, { 0x433, 0x01 }, { 0x434, 0x04 }, { 0x435, 0x05 }, 31 { 0x436, 0x06 }, { 0x437, 0x07 }, { 0x438, 0x00 }, { 0x439, 0x00 }, 32 { 0x43a, 0x00 }, { 0x43b, 0x01 }, { 0x43c, 0x04 }, { 0x43d, 0x05 }, 33 { 0x43e, 0x06 }, { 0x43f, 0x07 }, { 0x440, 0x5d }, { 0x441, 0x01 }, 34 { 0x442, 0x00 }, { 0x444, 0x15 }, { 0x445, 0xf0 }, { 0x446, 0x0f }, 35 { 0x447, 0x00 }, { 0x458, 0x41 }, { 0x459, 0xa8 }, { 0x45a, 0x72 }, 36 { 0x45b, 0xb9 }, { 0x460, 0x66 }, { 0x461, 0x66 }, { 0x462, 0x08 }, 37 { 0x463, 0x03 }, { 0x4c8, 0xff }, { 0x4c9, 0x08 }, { 0x4cc, 0xff }, 38 { 0x4cd, 0xff }, { 0x4ce, 0x01 }, { 0x500, 0x26 }, { 0x501, 0xa2 }, [all …]
|
/freebsd/sys/dev/etherswitch/ar40xx/ |
H A D | ar40xx_reg.h | 31 #define AR40XX_PORT_LINK_DOWN 0 33 #define AR40XX_QM_EMPTY 0 39 PORT_WRAPPER_PSGMII = 0, 48 #define AR40XX_PORT_CPU 0 50 #define AR40XX_PSGMII_MODE_CONTROL 0x1b4 51 #define AR40XX_PSGMII_ATHR_CSCO_MODE_25M BIT(0) 53 #define AR40XX_PSGMIIPHY_TX_CONTROL 0x288 55 #define AR40XX_MII_ATH_MMD_ADDR 0x0d 56 #define AR40XX_MII_ATH_MMD_DATA 0x0e 57 #define AR40XX_MII_ATH_DBG_ADDR 0x1d [all …]
|
/freebsd/contrib/llvm-project/llvm/lib/Target/ARM/ |
H A D | ARMSystemRegister.td | 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40 let M2M3Encoding8{7-0} = Enc12{7-0}; 47 def : MClassSysReg<0, 0, 0, 0x400, "apsr_g">; 48 def : MClassSysReg<0, 1, 1, 0xc00, "apsr_nzcvqg">; 49 def : MClassSysReg<0, 0, 0, 0x401, "iapsr_g">; 50 def : MClassSysReg<0, 1, 1, 0xc01, "iapsr_nzcvqg">; 51 def : MClassSysReg<0, 0, 0, 0x402, "eapsr_g">; 52 def : MClassSysReg<0, 1, 1, 0xc02, "eapsr_nzcvqg">; 53 def : MClassSysReg<0, 0, 0, 0x403, "xpsr_g">; 54 def : MClassSysReg<0, 1, 1, 0xc03, "xpsr_nzcvqg">; [all …]
|
/freebsd/sys/dev/rtwn/rtl8192c/pci/ |
H A D | r92ce_priv.h | 31 { 0x420, 0x80 }, { 0x423, 0x00 }, { 0x430, 0x00 }, { 0x431, 0x00 }, 32 { 0x432, 0x00 }, { 0x433, 0x01 }, { 0x434, 0x04 }, { 0x435, 0x05 }, 33 { 0x436, 0x06 }, { 0x437, 0x07 }, { 0x438, 0x00 }, { 0x439, 0x00 }, 34 { 0x43a, 0x00 }, { 0x43b, 0x01 }, { 0x43c, 0x04 }, { 0x43d, 0x05 }, 35 { 0x43e, 0x06 }, { 0x43f, 0x07 }, { 0x440, 0x5d }, { 0x441, 0x01 }, 36 { 0x442, 0x00 }, { 0x444, 0x15 }, { 0x445, 0xf0 }, { 0x446, 0x0f }, 37 { 0x447, 0x00 }, { 0x458, 0x41 }, { 0x459, 0xa8 }, { 0x45a, 0x72 }, 38 { 0x45b, 0xb9 }, { 0x460, 0x88 }, { 0x461, 0x88 }, { 0x462, 0x06 }, 39 { 0x463, 0x03 }, { 0x4c8, 0x04 }, { 0x4c9, 0x08 }, { 0x4cc, 0x02 }, 40 { 0x4cd, 0x28 }, { 0x4ce, 0x01 }, { 0x500, 0x26 }, { 0x501, 0xa2 }, [all …]
|
/freebsd/sys/dev/qcom_ess_edma/ |
H A D | qcom_ess_edma_reg.h | 63 #define EDMA_REG_MAS_CTRL 0x0 64 #define EDMA_REG_TIMEOUT_CTRL 0x004 65 #define EDMA_REG_DBG0 0x008 66 #define EDMA_REG_DBG1 0x00C 67 #define EDMA_REG_SW_CTRL0 0x100 68 #define EDMA_REG_SW_CTRL1 0x104 71 #define EDMA_REG_RX_ISR 0x200 72 #define EDMA_REG_TX_ISR 0x208 73 #define EDMA_REG_MISC_ISR 0x210 74 #define EDMA_REG_WOL_ISR 0x218 [all …]
|
/freebsd/sys/contrib/device-tree/src/arm/nxp/imx/ |
H A D | imx6sl-pinfunc.h | 13 #define MX6SL_PAD_AUD_MCLK__AUDIO_CLK_OUT 0x04c 0x2a4 0x000 0x0 0x0 14 #define MX6SL_PAD_AUD_MCLK__PWM4_OUT 0x04c 0x2a4 0x000 0x1 0x0 15 #define MX6SL_PAD_AUD_MCLK__ECSPI3_RDY 0x04c 0x2a4 0x6b4 0x2 0x0 16 #define MX6SL_PAD_AUD_MCLK__FEC_MDC 0x04c 0x2a4 0x000 0x3 0x0 17 #define MX6SL_PAD_AUD_MCLK__WDOG2_RESET_B_DEB 0x04c 0x2a4 0x000 0x4 0x0 18 #define MX6SL_PAD_AUD_MCLK__GPIO1_IO06 0x04c 0x2a4 0x000 0x5 0x0 19 #define MX6SL_PAD_AUD_MCLK__SPDIF_EXT_CLK 0x04c 0x2a4 0x7f4 0x6 0x0 20 #define MX6SL_PAD_AUD_RXC__AUD3_RXC 0x050 0x2a8 0x000 0x0 0x0 21 #define MX6SL_PAD_AUD_RXC__I2C1_SDA 0x050 0x2a8 0x720 0x1 0x0 22 #define MX6SL_PAD_AUD_RXC__UART3_TX_DATA 0x050 0x2a8 0x000 0x2 0x0 [all …]
|
/freebsd/sys/contrib/dev/rtw88/ |
H A D | rtw8822c.h | 11 u8 res0[0x30]; /* 0x120 */ 12 u8 vid[2]; /* 0x150 */ 15 u8 mac_addr[ETH_ALEN]; /* 0x157 */ 16 u8 res2[0x3d]; 20 u8 res0[0x4a]; /* 0x120 */ 21 u8 mac_addr[ETH_ALEN]; /* 0x16a */ 25 u8 mac_addr[ETH_ALEN]; /* 0x120 */ 33 u8 ltr_cap; /* 0x133 */ 38 u8 res0:2; /* 0x144 */ 62 u8 res0[0x0e]; [all …]
|
/freebsd/sys/contrib/device-tree/src/arm/ti/omap/ |
H A D | am437x-cm-t43.dts | 39 pinctrl-0 = <&cm_t43_led_pins>; 43 AM4372_IOPAD(0xa78, MUX_MODE7) 49 AM4372_IOPAD(0x988, PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE0) /* i2c0_sda.i2c0_sda */ 50 AM4372_IOPAD(0x98c, PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE0) /* i2c0_scl.i2c0_scl */ 56 AM4372_IOPAD(0x820, PIN_INPUT_PULLUP | MUX_MODE2) /* gpmc_ad8.mmc1_dat0 */ 57 AM4372_IOPAD(0x824, PIN_INPUT_PULLUP | MUX_MODE2) /* gpmc_ad9.mmc1_dat1 */ 58 AM4372_IOPAD(0x828, PIN_INPUT_PULLUP | MUX_MODE2) /* gpmc_ad10.mmc1_dat2 */ 59 AM4372_IOPAD(0x82c, PIN_INPUT_PULLUP | MUX_MODE2) /* gpmc_ad11.mmc1_dat3 */ 60 AM4372_IOPAD(0x830, PIN_INPUT_PULLUP | MUX_MODE2) /* gpmc_ad12.mmc1_dat4 */ 61 AM4372_IOPAD(0x834, PIN_INPUT_PULLUP | MUX_MODE2) /* gpmc_ad13.mmc1_dat5 */ [all …]
|
/freebsd/sys/contrib/dev/athk/ath10k/ |
H A D | coredump.c | 18 {0x800, 0x810}, 19 {0x820, 0x82C}, 20 {0x830, 0x8F4}, 21 {0x90C, 0x91C}, 22 {0xA14, 0xA18}, 23 {0xA84, 0xA94}, 24 {0xAA8, 0xAD4}, 25 {0xADC, 0xB40}, 26 {0x1000, 0x10A4}, 27 {0x10BC, 0x111C}, [all …]
|
/freebsd/sys/dev/bwi/ |
H A D | bwiphy.c | 103 #define BWI_PHYTBL_WRSSI 0x1000 104 #define BWI_PHYTBL_NOISE_SCALE 0x1400 105 #define BWI_PHYTBL_NOISE 0x1800 106 #define BWI_PHYTBL_ROTOR 0x2000 107 #define BWI_PHYTBL_DELAY 0x2400 108 #define BWI_PHYTBL_RSSI 0x4000 109 #define BWI_PHYTBL_SIGMA_SQ 0x5000 110 #define BWI_PHYTBL_WRSSI_REV1 0x5400 111 #define BWI_PHYTBL_FREQ 0x5800 187 for (i = 0; i < nitems(bwi_sup_bphy); ++i) { in bwi_phy_attach() [all …]
|
H A D | if_bwireg.h | 45 #define BWI_FLAGS 0xf18 46 #define BWI_FLAGS_INTR_MASK __BITS(5, 0) 48 #define BWI_IMSTATE 0xf90 52 #define BWI_INTRVEC 0xf94 54 #define BWI_STATE_LO 0xf98 55 #define BWI_STATE_LO_RESET __BIT(0) 60 #define BWI_STATE_LO_FLAG_PHYCLKEN __BIT(0) 65 #define BWI_STATE_HI 0xf9c 66 #define BWI_STATE_HI_SERROR __BIT(0) 68 #define BWI_STATE_HI_FLAG_MAGIC1 0x1 [all …]
|
/freebsd/sys/dev/rtwn/rtl8188e/ |
H A D | r88e_priv.h | 39 { 0x026, 0x41 }, { 0x027, 0x35 }, { 0x040, 0x00 }, { 0x428, 0x0a }, 40 { 0x429, 0x10 }, { 0x430, 0x00 }, { 0x431, 0x01 }, { 0x432, 0x02 }, 41 { 0x433, 0x04 }, { 0x434, 0x05 }, { 0x435, 0x06 }, { 0x436, 0x07 }, 42 { 0x437, 0x08 }, { 0x438, 0x00 }, { 0x439, 0x00 }, { 0x43a, 0x01 }, 43 { 0x43b, 0x02 }, { 0x43c, 0x04 }, { 0x43d, 0x05 }, { 0x43e, 0x06 }, 44 { 0x43f, 0x07 }, { 0x440, 0x5d }, { 0x441, 0x01 }, { 0x442, 0x00 }, 45 { 0x444, 0x15 }, { 0x445, 0xf0 }, { 0x446, 0x0f }, { 0x447, 0x00 }, 46 { 0x458, 0x41 }, { 0x459, 0xa8 }, { 0x45a, 0x72 }, { 0x45b, 0xb9 }, 47 { 0x460, 0x66 }, { 0x461, 0x66 }, { 0x480, 0x08 }, { 0x4c8, 0xff }, 48 { 0x4c9, 0x08 }, { 0x4cc, 0xff }, { 0x4cd, 0xff }, { 0x4ce, 0x01 }, [all …]
|