/linux/drivers/gpu/drm/nouveau/nvkm/subdev/devinit/ |
H A D | nv04.c | 40 u32 patt = 0xdeadbeef; in nv04_devinit_meminit() 52 nvkm_wrvgas(device, 0, 1, nvkm_rdvgas(device, 0, 1) | 0x20); in nv04_devinit_meminit() 53 nvkm_mask(device, NV04_PFB_DEBUG_0, 0, NV04_PFB_DEBUG_0_REFRESH_OFF); in nv04_devinit_meminit() 55 nvkm_mask(device, NV04_PFB_BOOT_0, ~0, in nv04_devinit_meminit() 60 for (i = 0; i < 4; i++) in nv04_devinit_meminit() 63 fbmem_poke(fb, 0x400000, patt + 1); in nv04_devinit_meminit() 65 if (fbmem_peek(fb, 0) == patt + 1) { in nv04_devinit_meminit() 70 NV04_PFB_DEBUG_0_REFRESH_OFF, 0); in nv04_devinit_meminit() 72 for (i = 0; i < 4; i++) in nv04_devinit_meminit() 75 if ((fbmem_peek(fb, 0xc) & 0xffff) != (patt & 0xffff)) in nv04_devinit_meminit() [all …]
|
/linux/include/linux/mfd/wm831x/ |
H A D | gpio.h | 14 * R16440-16455 (0x4038-0x4047) - GPIOx Control 16 #define WM831X_GPN_DIR 0x8000 /* GPN_DIR */ 17 #define WM831X_GPN_DIR_MASK 0x8000 /* GPN_DIR */ 20 #define WM831X_GPN_PULL_MASK 0x6000 /* GPN_PULL - [14:13] */ 23 #define WM831X_GPN_INT_MODE 0x1000 /* GPN_INT_MODE */ 24 #define WM831X_GPN_INT_MODE_MASK 0x1000 /* GPN_INT_MODE */ 27 #define WM831X_GPN_PWR_DOM 0x0800 /* GPN_PWR_DOM */ 28 #define WM831X_GPN_PWR_DOM_MASK 0x0800 /* GPN_PWR_DOM */ 31 #define WM831X_GPN_POL 0x0400 /* GPN_POL */ 32 #define WM831X_GPN_POL_MASK 0x0400 /* GPN_POL */ [all …]
|
H A D | core.h | 25 #define WM831X_RESET_ID 0x00 26 #define WM831X_REVISION 0x01 27 #define WM831X_PARENT_ID 0x4000 28 #define WM831X_SYSVDD_CONTROL 0x4001 29 #define WM831X_THERMAL_MONITORING 0x4002 30 #define WM831X_POWER_STATE 0x4003 31 #define WM831X_WATCHDOG 0x4004 32 #define WM831X_ON_PIN_CONTROL 0x4005 33 #define WM831X_RESET_CONTROL 0x4006 34 #define WM831X_CONTROL_INTERFACE 0x4007 [all …]
|
/linux/arch/parisc/include/uapi/asm/ |
H A D | socket.h | 9 #define SOL_SOCKET 0xffff 11 #define SO_DEBUG 0x0001 12 #define SO_REUSEADDR 0x0004 13 #define SO_KEEPALIVE 0x0008 14 #define SO_DONTROUTE 0x0010 15 #define SO_BROADCAST 0x0020 16 #define SO_LINGER 0x0080 17 #define SO_OOBINLINE 0x0100 18 #define SO_REUSEPORT 0x0200 19 #define SO_SNDBUF 0x1001 [all …]
|
/linux/drivers/net/ethernet/tehuti/ |
H A D | tn40_regs.h | 8 #define TN40_REGS_SIZE 0x10000 10 /* Registers from 0x0000-0x00fc were remapped to 0x4000-0x40fc */ 11 #define TN40_REG_TXD_CFG1_0 0x4000 12 #define TN40_REG_TXD_CFG1_1 0x4004 13 #define TN40_REG_TXD_CFG1_2 0x4008 14 #define TN40_REG_TXD_CFG1_3 0x400C 16 #define TN40_REG_RXF_CFG1_0 0x4010 17 #define TN40_REG_RXF_CFG1_1 0x4014 18 #define TN40_REG_RXF_CFG1_2 0x4018 19 #define TN40_REG_RXF_CFG1_3 0x401C [all …]
|
/linux/drivers/net/fddi/skfp/h/ |
H A D | smt_p.h | 19 #define SMT_P0012 0x0012 21 #define SMT_P0015 0x0015 22 #define SMT_P0016 0x0016 23 #define SMT_P0017 0x0017 24 #define SMT_P0018 0x0018 25 #define SMT_P0019 0x0019 27 #define SMT_P001A 0x001a 28 #define SMT_P001B 0x001b 29 #define SMT_P001C 0x001c 30 #define SMT_P001D 0x001d [all …]
|
/linux/arch/powerpc/include/asm/ |
H A D | spu.h | 23 #define MFC_PUT_CMD 0x20 24 #define MFC_PUTS_CMD 0x28 25 #define MFC_PUTR_CMD 0x30 26 #define MFC_PUTF_CMD 0x22 27 #define MFC_PUTB_CMD 0x21 28 #define MFC_PUTFS_CMD 0x2A 29 #define MFC_PUTBS_CMD 0x29 30 #define MFC_PUTRF_CMD 0x32 31 #define MFC_PUTRB_CMD 0x31 32 #define MFC_PUTL_CMD 0x24 [all …]
|
/linux/drivers/net/wireless/ath/ath9k/ |
H A D | reg.h | 22 #define AR_CR 0x0008 23 #define AR_CR_RXE(_ah) (AR_SREV_9300_20_OR_LATER(_ah) ? 0x0000000c : 0x00000004) 24 #define AR_CR_RXD 0x00000020 25 #define AR_CR_SWI 0x00000040 27 #define AR_RXDP 0x000C 29 #define AR_CFG 0x0014 30 #define AR_CFG_SWTD 0x00000001 31 #define AR_CFG_SWTB 0x00000002 32 #define AR_CFG_SWRD 0x00000004 33 #define AR_CFG_SWRB 0x00000008 [all …]
|
/linux/drivers/gpu/drm/radeon/ |
H A D | radeon_agp.c | 49 { PCI_VENDOR_ID_INTEL, 0x2550, PCI_VENDOR_ID_ATI, 0x4152, 0x1458, 0x4038, 4}, 51 { PCI_VENDOR_ID_INTEL, 0x2570, PCI_VENDOR_ID_ATI, 0x4a4e, PCI_VENDOR_ID_DELL, 0x5106, 4}, 53 { PCI_VENDOR_ID_INTEL, 0x2570, PCI_VENDOR_ID_ATI, 0x5964, 54 0x148c, 0x2073, 4}, 56 { PCI_VENDOR_ID_INTEL, 0x3340, PCI_VENDOR_ID_ATI, 0x4c59, 57 PCI_VENDOR_ID_IBM, 0x052f, 1}, 59 { PCI_VENDOR_ID_INTEL, 0x3340, PCI_VENDOR_ID_ATI, 0x4e50, 60 PCI_VENDOR_ID_IBM, 0x0550, 1}, 62 { PCI_VENDOR_ID_INTEL, 0x3340, PCI_VENDOR_ID_ATI, 0x4c66, 63 PCI_VENDOR_ID_IBM, 0x054d, 1}, [all …]
|
/linux/drivers/gpu/drm/adp/ |
H A D | adp_drv.c | 22 #define ADP_INT_STATUS 0x34 23 #define ADP_INT_STATUS_INT_MASK 0x7 24 #define ADP_INT_STATUS_VBLANK 0x1 25 #define ADP_CTRL 0x100 26 #define ADP_CTRL_VBLANK_ON 0x12 27 #define ADP_CTRL_FIFO_ON 0x601 28 #define ADP_SCREEN_SIZE 0x0c 29 #define ADP_SCREEN_HSIZE GENMASK(15, 0) 32 #define ADBE_FIFO 0x10c0 33 #define ADBE_FIFO_SYNC 0xc0000000 [all …]
|
/linux/drivers/net/ethernet/agere/ |
H A D | et131x.h | 53 #define LBCIF_DWORD0_GROUP 0xAC 54 #define LBCIF_DWORD1_GROUP 0xB0 57 #define LBCIF_ADDRESS_REGISTER 0xAC 58 #define LBCIF_DATA_REGISTER 0xB0 59 #define LBCIF_CONTROL_REGISTER 0xB1 60 #define LBCIF_STATUS_REGISTER 0xB2 63 #define LBCIF_CONTROL_SEQUENTIAL_READ 0x01 64 #define LBCIF_CONTROL_PAGE_WRITE 0x02 65 #define LBCIF_CONTROL_EEPROM_RELOAD 0x08 66 #define LBCIF_CONTROL_TWO_BYTE_ADDR 0x20 [all …]
|
/linux/drivers/media/usb/gspca/ |
H A D | sq930x.c | 35 #define Generic 0 52 .priv = 0}, 61 #define SQ930_CTRL_UCBUS_IO 0x0001 62 #define SQ930_CTRL_I2C_IO 0x0002 63 #define SQ930_CTRL_GPIO 0x0005 64 #define SQ930_CTRL_CAP_START 0x0010 65 #define SQ930_CTRL_CAP_STOP 0x0011 66 #define SQ930_CTRL_SET_EXPOSURE 0x001d 67 #define SQ930_CTRL_RESET 0x001e 68 #define SQ930_CTRL_GET_DEV_INFO 0x001f [all …]
|
/linux/include/video/ |
H A D | pm3fb.h | 19 #define PM3ResetStatus 0x0000 20 #define PM3IntEnable 0x0008 21 #define PM3IntFlags 0x0010 22 #define PM3InFIFOSpace 0x0018 23 #define PM3OutFIFOWords 0x0020 24 #define PM3DMAAddress 0x0028 25 #define PM3DMACount 0x0030 26 #define PM3ErrorFlags 0x0038 27 #define PM3VClkCtl 0x0040 28 #define PM3TestRegister 0x0048 [all …]
|
/linux/drivers/gpu/drm/amd/include/asic_reg/dpcs/ |
H A D | dpcs_3_1_4_offset.h | 31 // base address: 0x0 32 …DPCSSYS_CR0_SUP_DIG_IDCODE_LO 0x0000 33 …DPCSSYS_CR0_SUP_DIG_IDCODE_HI 0x0001 34 …DPCSSYS_CR0_SUP_DIG_REFCLK_OVRD_IN 0x0002 35 …DPCSSYS_CR0_SUP_DIG_MPLLA_DIV_CLK_OVRD_IN 0x0003 36 …DPCSSYS_CR0_SUP_DIG_MPLLA_HDMI_CLK_OVRD_IN 0x0004 37 …DPCSSYS_CR0_SUP_DIG_MPLLB_DIV_CLK_OVRD_IN 0x0005 38 …DPCSSYS_CR0_SUP_DIG_MPLLB_HDMI_CLK_OVRD_IN 0x0006 39 …DPCSSYS_CR0_SUP_DIG_MPLLA_OVRD_IN_0 0x0007 40 …DPCSSYS_CR0_SUP_DIG_MPLLA_OVRD_IN_1 0x0008 [all …]
|
H A D | dpcs_4_2_0_offset.h | 27 // base address: 0x0 28 …DPCSSYS_CR0_DPCSSYS_CR_ADDR 0x2934 30 …DPCSSYS_CR0_DPCSSYS_CR_DATA 0x2935 35 // base address: 0x360 36 …DPCSSYS_CR1_DPCSSYS_CR_ADDR 0x2a0c 38 …DPCSSYS_CR1_DPCSSYS_CR_DATA 0x2a0d 43 // base address: 0x6c0 44 …DPCSSYS_CR2_DPCSSYS_CR_ADDR 0x2ae4 46 …DPCSSYS_CR2_DPCSSYS_CR_DATA 0x2ae5 51 // base address: 0xa20 [all …]
|
H A D | dpcs_4_2_2_offset.h | 14 // base address: 0x0 15 …DPCSSYS_CR0_DPCSSYS_CR_ADDR 0x2934 17 …DPCSSYS_CR0_DPCSSYS_CR_DATA 0x2935 22 // base address: 0x360 23 …DPCSSYS_CR1_DPCSSYS_CR_ADDR 0x2a0c 25 …DPCSSYS_CR1_DPCSSYS_CR_DATA 0x2a0d 30 // base address: 0x6c0 31 …DPCSSYS_CR2_DPCSSYS_CR_ADDR 0x2ae4 33 …DPCSSYS_CR2_DPCSSYS_CR_DATA 0x2ae5 38 // base address: 0xa20 [all …]
|
H A D | dpcs_4_2_3_offset.h | 31 // base address: 0x0 32 …DPCSSYS_CR0_DPCSSYS_CR_ADDR 0x2934 34 …DPCSSYS_CR0_DPCSSYS_CR_DATA 0x2935 39 // base address: 0x360 40 …DPCSSYS_CR1_DPCSSYS_CR_ADDR 0x2a0c 42 …DPCSSYS_CR1_DPCSSYS_CR_DATA 0x2a0d 47 // base address: 0x6c0 48 …DPCSSYS_CR2_DPCSSYS_CR_ADDR 0x2ae4 50 …DPCSSYS_CR2_DPCSSYS_CR_DATA 0x2ae5 55 // base address: 0xa20 [all …]
|
/linux/drivers/media/pci/tw5864/ |
H A D | tw5864-reg.h | 11 /* 0x0000 ~ 0x1ffc - H264 Register Map */ 12 /* [15:0] The Version register for H264 core (Read Only) */ 13 #define TW5864_H264REV 0x0000 15 #define TW5864_EMU 0x0004 18 #define TW5864_EMU_EN_DDR BIT(0) 40 #define TW5864_UNDECLARED_H264REV_PART2 0x0008 42 #define TW5864_SLICE 0x000c 45 #define TW5864_VLC_SLICE_END BIT(0) 52 * [15:0] Two bit for each channel (channel 0 ~ 7). Each two bits are the buffer 55 #define TW5864_ENC_BUF_PTR_REC1 0x0010 [all …]
|
/linux/drivers/pinctrl/tegra/ |
H A D | pinctrl-tegra234.c | 1433 .mux_bit = 0, \ 1447 #define drive_soc_gpio08_pb0 DRV_PINGROUP_ENTRY_Y(0x500c, 12, 5, 20, 5, -1, -1, -1, -1, 0) 1448 #define drive_soc_gpio36_pm5 DRV_PINGROUP_ENTRY_Y(0x10004, 12, 5, 20, 5, -1, -1, -1, -1, 0) 1449 #define drive_soc_gpio53_pm6 DRV_PINGROUP_ENTRY_Y(0x1000c, 12, 5, 20, 5, -1, -1, -1, -1, 0) 1450 #define drive_soc_gpio55_pm4 DRV_PINGROUP_ENTRY_Y(0x10014, 12, 5, 20, 5, -1, -1, -1, -1, 0) 1451 #define drive_soc_gpio38_pm7 DRV_PINGROUP_ENTRY_Y(0x1001c, 12, 5, 20, 5, -1, -1, -1, -1, 0) 1452 #define drive_soc_gpio39_pn1 DRV_PINGROUP_ENTRY_Y(0x10024, 12, 5, 20, 5, -1, -1, -1, -1, 0) 1453 #define drive_soc_gpio40_pn2 DRV_PINGROUP_ENTRY_Y(0x1002c, 12, 5, 20, 5, -1, -1, -1, -1, 0) 1454 #define drive_dp_aux_ch0_hpd_pm0 DRV_PINGROUP_ENTRY_Y(0x10034, 12, 5, 20, 5, -1, -1, -1, -1, 0) 1455 #define drive_dp_aux_ch1_hpd_pm1 DRV_PINGROUP_ENTRY_Y(0x1003c, 12, 5, 20, 5, -1, -1, -1, -1, 0) [all …]
|
H A D | pinctrl-tegra194.c | 1333 .mux_bit = 0, \ 1348 …efine drive_soc_gpio33_pt0 DRV_PINGROUP_ENTRY_Y(0x1004, 12, 5, 20, 5, -1, -1, -1, -1, 0) 1349 …efine drive_soc_gpio32_ps7 DRV_PINGROUP_ENTRY_Y(0x100c, 12, 5, 20, 5, -1, -1, -1, -1, 0) 1350 …efine drive_soc_gpio31_ps6 DRV_PINGROUP_ENTRY_Y(0x1014, 12, 5, 20, 5, -1, -1, -1, -1, 0) 1351 …efine drive_soc_gpio30_ps5 DRV_PINGROUP_ENTRY_Y(0x101c, 12, 5, 20, 5, -1, -1, -1, -1, 0) 1352 …efine drive_aud_mclk_ps4 DRV_PINGROUP_ENTRY_Y(0x1024, 12, 5, 20, 5, -1, -1, -1, -1, 0) 1353 …efine drive_dap1_fs_ps3 DRV_PINGROUP_ENTRY_Y(0x102c, 12, 5, 20, 5, -1, -1, -1, -1, 0) 1354 …efine drive_dap1_din_ps2 DRV_PINGROUP_ENTRY_Y(0x1034, 12, 5, 20, 5, -1, -1, -1, -1, 0) 1355 …efine drive_dap1_dout_ps1 DRV_PINGROUP_ENTRY_Y(0x103c, 12, 5, 20, 5, -1, -1, -1, -1, 0) 1356 …efine drive_dap1_sclk_ps0 DRV_PINGROUP_ENTRY_Y(0x1044, 12, 5, 20, 5, -1, -1, -1, -1, 0) [all …]
|
/linux/sound/soc/mediatek/mt8195/ |
H A D | mt8195-reg.h | 13 #define AFE_SRAM_BASE (0x10880000) 14 #define AFE_SRAM_SIZE (0x10000) 16 #define AUDIO_TOP_CON0 (0x0000) 17 #define AUDIO_TOP_CON1 (0x0004) 18 #define AUDIO_TOP_CON2 (0x0008) 19 #define AUDIO_TOP_CON3 (0x000c) 20 #define AUDIO_TOP_CON4 (0x0010) 21 #define AUDIO_TOP_CON5 (0x0014) 22 #define AUDIO_TOP_CON6 (0x0018) 23 #define AFE_MAS_HADDR_MSB (0x0020) [all …]
|
/linux/drivers/gpu/drm/amd/include/asic_reg/dce/ |
H A D | dce_6_0_d.h | 26 #define ixATTR00 0x0000 27 #define ixATTR01 0x0001 28 #define ixATTR02 0x0002 29 #define ixATTR03 0x0003 30 #define ixATTR04 0x0004 31 #define ixATTR05 0x0005 32 #define ixATTR06 0x0006 33 #define ixATTR07 0x0007 34 #define ixATTR08 0x0008 35 #define ixATTR09 0x0009 [all …]
|
H A D | dce_8_0_d.h | 27 #define mmPIPE0_PG_CONFIG 0x1760 28 #define mmPIPE0_PG_ENABLE 0x1761 29 #define mmPIPE0_PG_STATUS 0x1762 30 #define mmPIPE1_PG_CONFIG 0x1764 31 #define mmPIPE1_PG_ENABLE 0x1765 32 #define mmPIPE1_PG_STATUS 0x1766 33 #define mmPIPE2_PG_CONFIG 0x1768 34 #define mmPIPE2_PG_ENABLE 0x1769 35 #define mmPIPE2_PG_STATUS 0x176a 36 #define mmPIPE3_PG_CONFIG 0x176c [all …]
|
/linux/drivers/net/ethernet/sun/ |
H A D | cassini.h | 8 * vendor id: 0x108E (Sun Microsystems, Inc.) 9 * device id: 0xabba (Cassini) 10 * revision ids: 0x01 = Cassini 11 * 0x02 = Cassini rev 2 12 * 0x10 = Cassini+ 13 * 0x11 = Cassini+ 0.2u 15 * vendor id: 0x100b (National Semiconductor) 16 * device id: 0x0035 (DP83065/Saturn) 17 * revision ids: 0x30 = Saturn B2 19 * rings are all offset from 0. [all …]
|
/linux/drivers/tty/serial/8250/ |
H A D | 8250_pci.c | 30 #define PCI_VENDOR_ID_SBSMODULARIO 0x124B 31 #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B 32 #define PCI_DEVICE_ID_OCTPRO 0x0001 33 #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108 34 #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208 35 #define PCI_SUBDEVICE_ID_POCTAL232 0x0308 36 #define PCI_SUBDEVICE_ID_POCTAL422 0x0408 37 #define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500 38 #define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530 39 #define PCI_VENDOR_ID_ADVANTECH 0x13fe [all …]
|