Searched +full:0 +full:x29000 (Results 1 – 8 of 8) sorted by relevance
/freebsd/sys/arm64/qualcomm/ |
H A D | qcom_gcc.c | 44 #define GCC_QDSS_BCR 0x29000 45 #define GCC_QDSS_BCR_BLK_ARES (1 << 0) /* Async software reset. */ 46 #define GCC_QDSS_CFG_AHB_CBCR 0x29008 47 #define AHB_CBCR_CLK_ENABLE (1 << 0) /* AHB clk branch ctrl */ 48 #define GCC_QDSS_ETR_USB_CBCR 0x29028 49 #define ETR_USB_CBCR_CLK_ENABLE (1 << 0) /* ETR USB clk branch ctrl */ 50 #define GCC_QDSS_DAP_CBCR 0x29084 51 #define DAP_CBCR_CLK_ENABLE (1 << 0) /* DAP clk branch ctrl */ 55 { NULL, 0 } 63 { SYS_RES_MEMORY, 0, RF_ACTIVE }, [all …]
|
/freebsd/sys/contrib/device-tree/Bindings/sound/ |
H A D | qcom,lpass-cpu.yaml | 78 const: 0 81 "^dai-link@[0-9a-f]+$": 254 reg = <0 0x62d87000 0 0x68000>, 255 <0 0x62f00000 0 0x29000>; 258 iommus = <&apps_smmu 0x1020 0>, 259 <&apps_smmu 0x1032 0>; 260 power-domains = <&lpass_hm 0>; 273 interrupts = <0 160 1>, 274 <0 268 1>; 280 #size-cells = <0>; [all …]
|
/freebsd/sys/contrib/dev/mediatek/mt76/mt7615/ |
H A D | mmio.c | 15 [MT_TOP_CFG_BASE] = 0x01000, 16 [MT_HW_BASE] = 0x01000, 17 [MT_PCIE_REMAP_2] = 0x02504, 18 [MT_ARB_BASE] = 0x20c00, 19 [MT_HIF_BASE] = 0x04000, 20 [MT_CSR_BASE] = 0x07000, 21 [MT_PLE_BASE] = 0x08000, 22 [MT_PSE_BASE] = 0x0c000, 23 [MT_CFG_BASE] = 0x20200, 24 [MT_AGG_BASE] = 0x20a00, [all …]
|
/freebsd/sys/contrib/device-tree/src/arm/broadcom/ |
H A D | bcm-nsp.dtsi | 54 #size-cells = <0>; 56 cpu0: cpu@0 { 60 reg = <0x0>; 68 secondary-boot-reg = <0xffff0fec>; 69 reg = <0x1>; 82 ranges = <0x00000000 0x19000000 0x00023000>; 86 a9pll: arm_clk@0 { 87 #clock-cells = <0>; [all...] |
/freebsd/sys/contrib/device-tree/src/arm64/qcom/ |
H A D | sc7280.dtsi | 81 #clock-cells = <0>; 87 #clock-cells = <0>; 98 reg = <0x0 0x004cd000 0x0 0x1000>; 102 reg = <0x0 0x80000000 0x0 0x600000>; 107 reg = <0x0 0x80600000 0x0 0x200000>; 112 reg = <0x0 0x80800000 0x0 0x60000>; 117 reg = <0x0 0x80860000 0x0 0x20000>; 123 reg = <0x0 0x80884000 0x0 0x10000>; 128 reg = <0x0 0x808ff000 0x0 0x1000>; 133 reg = <0x0 0x80900000 0x0 0x200000>; [all …]
|
H A D | sc7180.dtsi | 66 #clock-cells = <0>; 72 #clock-cells = <0>; 78 #size-cells = <0>; 80 CPU0: cpu@0 { 83 reg = <0x0 0x0>; 84 clocks = <&cpufreq_hw 0>; 95 qcom,freq-domain = <&cpufreq_hw 0>; 112 reg = <0x0 0x100>; 113 clocks = <&cpufreq_hw 0>; 124 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
/freebsd/sys/contrib/device-tree/src/arm/ti/omap/ |
H A D | omap4-l4.dtsi | 2 &l4_cfg { /* 0x4a000000 */ 5 clocks = <&l4_cfg_clkctrl OMAP4_L4_CFG_CLKCTRL 0>; 7 reg = <0x4a000000 0x800>, 8 <0x4a000800 0x800>, 9 <0x4a001000 0x1000>; 13 ranges = <0x00000000 0x4a00000 [all...] |
/freebsd/sys/dev/bxe/ |
H A D | bxe_dump.h | 33 #define DRV_DUMP_XSTORM_WAITP_ADDRESS 0x2b8a80 34 #define DRV_DUMP_TSTORM_WAITP_ADDRESS 0x1b8a80 35 #define DRV_DUMP_USTORM_WAITP_ADDRESS 0x338a80 36 #define DRV_DUMP_CSTORM_WAITP_ADDRESS 0x238a80 56 #define BNX2X_DUMP_VERSION 0x61111111 76 static const uint32_t page_vals_e2[] = {0, 128}; 79 {0x58000, 4608, DUMP_CHIP_E2, 0x30} 85 static const uint32_t page_vals_e3[] = {0, 128}; 88 {0x58000, 4608, DUMP_CHIP_E3A0 | DUMP_CHIP_E3B0, 0x30} 92 { 0x2000, 1, 0x1f, 0xfff}, [all …]
|