/linux/drivers/clk/mediatek/ |
H A D | clk-mt8365-mfg.c | 14 .set_ofs = 0x4, 15 .clr_ofs = 0x8, 16 .sta_ofs = 0x0, 20 .set_ofs = 0x280, 21 .clr_ofs = 0x280, 22 .sta_ofs = 0x280, 35 GATE_MFG0(CLK_MFG_BG3D, "mfg_bg3d", "mfg_sel", 0),
|
H A D | clk-mt6795-apmixedsys.c | 15 #define REG_REF2USB 0x8 16 #define REG_AP_PLL_CON7 0x1c 17 #define MD1_MTCMOS_OFF BIT(0) 23 #define MT6795_CON0_EN BIT(0) 43 .pll_en_bit = 0, \ 47 PLL(CLK_APMIXED_ARMCA53PLL, "armca53pll", 0x200, 0x20c, 0, PLL_AO, 48 21, 0x204, 24, 0x0, 0x204, 0), 49 PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x220, 0x22c, 0xf0000101, HAVE_RST_BAR, 50 21, 0x220, 4, 0x0, 0x224, 0), 51 PLL(CLK_APMIXED_UNIVPLL, "univpll", 0x230, 0x23c, 0xfe000101, HAVE_RST_BAR, [all …]
|
H A D | clk-mt8173-apmixedsys.c | 17 #define REGOFF_REF2USB 0x8 18 #define REGOFF_HDMI_REF 0x40 52 { .div = 0, .freq = MT8173_PLL_FMAX }, 61 PLL(CLK_APMIXED_ARMCA15PLL, "armca15pll", 0x200, 0x20c, 0, PLL_AO, 62 21, 0x204, 24, 0x0, 0x204, 0), 63 PLL(CLK_APMIXED_ARMCA7PLL, "armca7pll", 0x210, 0x21c, 0, PLL_AO, 64 21, 0x214, 24, 0x0, 0x214, 0), 65 PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x220, 0x22c, 0xf0000100, HAVE_RST_BAR, 21, 66 0x220, 4, 0x0, 0x224, 0), 67 PLL(CLK_APMIXED_UNIVPLL, "univpll", 0x230, 0x23c, 0xfe000000, HAVE_RST_BAR, 7, [all …]
|
/linux/drivers/clk/rockchip/ |
H A D | clk.h | 30 #define BOOST_PLL_H_CON(x) ((x) * 0x4) 31 #define BOOST_CLK_CON 0x0008 32 #define BOOST_BOOST_CON 0x000c 33 #define BOOST_SWITCH_CNT 0x0010 34 #define BOOST_HIGH_PERF_CNT0 0x0014 35 #define BOOST_HIGH_PERF_CNT1 0x0018 36 #define BOOST_STATIS_THRESHOLD 0x001c 37 #define BOOST_SHORT_SWITCH_CNT 0x0020 38 #define BOOST_SWITCH_THRESHOLD 0x0024 39 #define BOOST_FSM_STATUS 0x0028 [all …]
|
/linux/arch/sh/boards/ |
H A D | board-sh2007.c | 21 REGULATOR_SUPPLY("vddvario", "smsc911x.0"), 22 REGULATOR_SUPPLY("vdd33a", "smsc911x.0"), 34 [0] = { 36 .end = SMC0_BASE + 0xff, 40 .start = evt2irq(0x240), 41 .end = evt2irq(0x240), 47 [0] = { 49 .end = SMC1_BASE + 0xff, 53 .start = evt2irq(0x280), 54 .end = evt2irq(0x280), [all …]
|
/linux/drivers/gpu/drm/msm/disp/dpu1/catalog/ |
H A D | dpu_3_2_sdm660.h | 11 .max_mixer_blendstages = 0x7, 24 .base = 0x0, .len = 0x458, 27 [DPU_CLK_CTRL_VIG0] = { .reg_off = 0x2ac, .bit_off = 0 }, 28 [DPU_CLK_CTRL_VIG1] = { .reg_off = 0x2b4, .bit_off = 0 }, 29 [DPU_CLK_CTRL_DMA0] = { .reg_off = 0x2ac, .bit_off = 8 }, 30 [DPU_CLK_CTRL_DMA1] = { .reg_off = 0x2b4, .bit_off = 8 }, 31 [DPU_CLK_CTRL_DMA2] = { .reg_off = 0x2c4, .bit_off = 8 }, 32 [DPU_CLK_CTRL_CURSOR0] = { .reg_off = 0x3a8, .bit_off = 16 }, 39 .base = 0x1000, .len = 0x94, 44 .base = 0x1200, .len = 0x94, [all …]
|
H A D | dpu_3_3_sdm630.h | 11 .max_mixer_blendstages = 0x7, 24 .base = 0x0, .len = 0x458, 27 [DPU_CLK_CTRL_VIG0] = { .reg_off = 0x2ac, .bit_off = 0 }, 28 [DPU_CLK_CTRL_DMA0] = { .reg_off = 0x2ac, .bit_off = 8 }, 29 [DPU_CLK_CTRL_DMA1] = { .reg_off = 0x2b4, .bit_off = 8 }, 30 [DPU_CLK_CTRL_DMA2] = { .reg_off = 0x2c4, .bit_off = 8 }, 31 [DPU_CLK_CTRL_CURSOR0] = { .reg_off = 0x3a8, .bit_off = 16 }, 38 .base = 0x1000, .len = 0x94, 43 .base = 0x1200, .len = 0x94, 47 .base = 0x1400, .len = 0x94, [all …]
|
H A D | dpu_5_3_sm6150.h | 11 .max_mixer_blendstages = 0x9, 22 .base = 0x0, .len = 0x45c, 23 .features = 0, 25 [DPU_CLK_CTRL_VIG0] = { .reg_off = 0x2ac, .bit_off = 0 }, 26 [DPU_CLK_CTRL_DMA0] = { .reg_off = 0x2ac, .bit_off = 8 }, 27 [DPU_CLK_CTRL_DMA1] = { .reg_off = 0x2b4, .bit_off = 8 }, 28 [DPU_CLK_CTRL_DMA2] = { .reg_off = 0x2bc, .bit_off = 8 }, 29 [DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 8 }, 30 [DPU_CLK_CTRL_WB2] = { .reg_off = 0x2bc, .bit_off = 16 }, 37 .base = 0x1000, .len = 0x1e0, [all …]
|
/linux/drivers/clk/meson/ |
H A D | meson8b.h | 16 * Register offsets from the HardKernel[0] data sheet are listed in comment 20 * [0] https://dn.odroid.com/S805/Datasheet/S805_Datasheet%20V0.8%2020150126.pdf 22 #define HHI_GP_PLL_CNTL 0x40 /* 0x10 offset in data sheet */ 23 #define HHI_GP_PLL_CNTL2 0x44 /* 0x11 offset in data sheet */ 24 #define HHI_GP_PLL_CNTL3 0x48 /* 0x12 offset in data sheet */ 25 #define HHI_GP_PLL_CNTL4 0x4C /* 0x13 offset in data sheet */ 26 #define HHI_GP_PLL_CNTL5 0x50 /* 0x14 offset in data sheet */ 27 #define HHI_VIID_CLK_DIV 0x128 /* 0x4a offset in data sheet */ 28 #define HHI_VIID_CLK_CNTL 0x12c /* 0x4b offset in data sheet */ 29 #define HHI_GCLK_MPEG0 0x140 /* 0x50 offset in data sheet */ [all …]
|
H A D | axg.h | 19 #define HHI_GP0_PLL_CNTL 0x40 20 #define HHI_GP0_PLL_CNTL2 0x44 21 #define HHI_GP0_PLL_CNTL3 0x48 22 #define HHI_GP0_PLL_CNTL4 0x4c 23 #define HHI_GP0_PLL_CNTL5 0x50 24 #define HHI_GP0_PLL_STS 0x54 25 #define HHI_GP0_PLL_CNTL1 0x58 26 #define HHI_HIFI_PLL_CNTL 0x80 27 #define HHI_HIFI_PLL_CNTL2 0x84 28 #define HHI_HIFI_PLL_CNTL3 0x88 [all …]
|
/linux/arch/arm/boot/compressed/ |
H A D | head-sharpsl.S | 29 mov r1, #0x10000000 @ Base address of TC6393 chip 30 mov r6, #0x03 31 ldrh r3, [r1, #8] @ Load TC6393XB Revison: This is 0x0003 36 mrc p15, 0, r4, c0, c0 @ Get Processor ID 37 and r4, r4, #0xffffff00 45 mov r6, #0x31 @ Load Magic Init value 46 str r6, [r1, #0x280] @ to SCRATCH_UMSK 47 mov r5, #0x3000 51 mov r6, #0x30 @ Load 2nd Magic Init value 52 str r6, [r1, #0x280] @ to SCRATCH_UMSK [all …]
|
/linux/Documentation/devicetree/bindings/display/msm/ |
H A D | qcom,sdm670-mdss.yaml | 42 "^display-controller@[0-9a-f]+$": 50 "^displayport-controller@[0-9a-f]+$": 58 "^dsi@[0-9a-f]+$": 67 "^phy@[0-9a-f]+$": 91 reg = <0x0ae00000 0x1000>; 103 interconnects = <&mmss_noc MASTER_MDP_PORT0 0 &mem_noc SLAVE_EBI_CH0 0>, 104 <&mmss_noc MASTER_MDP_PORT1 0 &mem_noc SLAVE_EBI_CH0 0>; 107 iommus = <&apps_smmu 0x880 0x8>, 108 <&apps_smmu 0xc80 0x8>; 116 reg = <0x0ae01000 0x8f000>, [all …]
|
H A D | qcom,msm8998-mdss.yaml | 39 "^display-controller@[0-9a-f]+$": 47 "^dsi@[0-9a-f]+$": 57 "^phy@[0-9a-f]+$": 79 reg = <0x0c900000 0x1000>; 93 iommus = <&mmss_smmu 0>; 100 reg = <0x0c901000 0x8f000>, 101 <0x0c9a8e00 0xf0>, 102 <0x0c9b0000 0x2008>, 103 <0x0c9b8000 0x1040>; 114 interrupts = <0>; [all …]
|
H A D | qcom,sdm845-mdss.yaml | 43 "^display-controller@[0-9a-f]+$": 51 "^displayport-controller@[0-9a-f]+$": 59 "^dsi@[0-9a-f]+$": 69 "^phy@[0-9a-f]+$": 94 reg = <0x0ae00000 0x1000>; 106 iommus = <&apps_smmu 0x880 0x8>, 107 <&apps_smmu 0xc80 0x8>; 112 reg = <0x0ae01000 0x8f000>, 113 <0x0aeb0000 0x2008>; 124 interrupts = <0>; [all …]
|
H A D | qcom,sm8250-mdss.yaml | 47 "^display-controller@[0-9a-f]+$": 55 "^displayport-controller@[0-9a-f]+$": 65 "^dsi@[0-9a-f]+$": 75 "^phy@[0-9a-f]+$": 99 reg = <0x0ae00000 0x1000>; 118 iommus = <&apps_smmu 0x820 0x402>; 126 reg = <0x0ae01000 0x8f000>, 127 <0x0aeb0000 0x2008>; 143 interrupts = <0>; 147 #size-cells = <0>; [all …]
|
H A D | qcom,sm8150-mdss.yaml | 48 "^display-controller@[0-9a-f]+$": 56 "^displayport-controller@[0-9a-f]+$": 65 "^dsi@[0-9a-f]+$": 75 "^phy@[0-9a-f]+$": 96 reg = <0x0ae00000 0x1000>; 115 iommus = <&apps_smmu 0x800 0x420>; 123 reg = <0x0ae01000 0x8f000>, 124 <0x0aeb0000 0x2008>; 140 interrupts = <0>; 144 #size-cells = <0>; [all …]
|
H A D | qcom,sm8450-mdss.yaml | 39 "^display-controller@[0-9a-f]+$": 47 "^displayport-controller@[0-9a-f]+$": 57 "^dsi@[0-9a-f]+$": 67 "^phy@[0-9a-f]+$": 91 reg = <0x0ae00000 0x1000>; 115 iommus = <&apps_smmu 0x2800 0x402>; 123 reg = <0x0ae01000 0x8f000>, 124 <0x0aeb0000 0x2008>; 147 interrupts = <0>; 151 #size-cells = <0>; [all …]
|
H A D | dsi-phy-14nm.yaml | 64 reg = <0x0ae94400 0x200>, 65 <0x0ae94600 0x280>, 66 <0x0ae94a00 0x1e0>; 72 #phy-cells = <0>;
|
H A D | qcom,sc7280-mdss.yaml | 49 "^display-controller@[0-9a-f]+$": 57 "^displayport-controller@[0-9a-f]+$": 65 "^dsi@[0-9a-f]+$": 75 "^edp@[0-9a-f]+$": 83 "^phy@[0-9a-f]+$": 111 reg = <0xae00000 0x1000>; 130 iommus = <&apps_smmu 0x900 0x402>; 135 reg = <0x0ae01000 0x8f000>, 136 <0x0aeb0000 0x2008>; 154 interrupts = <0>; [all …]
|
/linux/Documentation/fault-injection/ |
H A D | nvme-fault-injection.rst | 33 name fault_inject, interval 1, probability 100, space 0, times 1 34 CPU: 0 PID: 0 Comm: swapper/0 Not tainted 4.15.0-rc8+ #2 39 dump_stack+0x5c/0x7d 40 should_fail+0x148/0x170 41 nvme_should_fail+0x2f/0x50 [nvme_core] 42 nvme_process_cq+0xe7/0x1d0 [nvme] 43 nvme_irq+0x1e/0x40 [nvme] 44 __handle_irq_event_percpu+0x3a/0x190 45 handle_irq_event_percpu+0x30/0x70 46 handle_irq_event+0x36/0x60 [all …]
|
/linux/Documentation/devicetree/bindings/reset/ |
H A D | amlogic,meson-axg-audio-arb.yaml | 52 reg = <0x0 0x280 0x0 0x4>;
|
/linux/drivers/net/wireless/ath/ath9k/ |
H A D | ar9003_aic.h | 22 #define ATH_AIC_MIN_ROT_DIR_ATT_DB 0 23 #define ATH_AIC_MIN_ROT_QUAD_ATT_DB 0 26 #define ATH_AIC_SRAM_AUTO_INCREMENT 0x80000000 27 #define ATH_AIC_SRAM_GAIN_TABLE_OFFSET 0x280 28 #define ATH_AIC_SRAM_CAL_OFFSET 0x140 29 #define ATH_AIC_SRAM_OFFSET 0x00 31 #define ATH_AIC_BT_JUPITER_CTRL 0x66820 32 #define ATH_AIC_BT_AIC_ENABLE 0x02 35 AIC_CAL_STATE_IDLE = 0,
|
/linux/drivers/media/platform/mediatek/mdp3/ |
H A D | mdp_reg_rdma.h | 10 #define MDP_RDMA_EN 0x000 11 #define MDP_RDMA_RESET 0x008 12 #define MDP_RDMA_CON 0x020 13 #define MDP_RDMA_GMCIF_CON 0x028 14 #define MDP_RDMA_SRC_CON 0x030 15 #define MDP_RDMA_MF_BKGD_SIZE_IN_BYTE 0x060 16 #define MDP_RDMA_MF_BKGD_SIZE_IN_PXL 0x068 17 #define MDP_RDMA_MF_SRC_SIZE 0x070 18 #define MDP_RDMA_MF_CLIP_SIZE 0x078 19 #define MDP_RDMA_MF_OFFSET_1 0x080 [all …]
|
/linux/drivers/pmdomain/renesas/ |
H A D | r8a77980-sysc.c | 17 { "always-on", 0, 0, R8A77980_PD_ALWAYS_ON, -1, PD_ALWAYS_ON }, 18 { "ca53-scu", 0x140, 0, R8A77980_PD_CA53_SCU, R8A77980_PD_ALWAYS_ON, 20 { "ca53-cpu0", 0x200, 0, R8A77980_PD_CA53_CPU0, R8A77980_PD_CA53_SCU, 22 { "ca53-cpu1", 0x200, 1, R8A77980_PD_CA53_CPU1, R8A77980_PD_CA53_SCU, 24 { "ca53-cpu2", 0x200, 2, R8A77980_PD_CA53_CPU2, R8A77980_PD_CA53_SCU, 26 { "ca53-cpu3", 0x200, 3, R8A77980_PD_CA53_CPU3, R8A77980_PD_CA53_SCU, 28 { "cr7", 0x240, 0, R8A77980_PD_CR7, R8A77980_PD_ALWAYS_ON, 30 { "a3ir", 0x180, 0, R8A77980_PD_A3IR, R8A77980_PD_ALWAYS_ON }, 31 { "a2ir0", 0x400, 0, R8A77980_PD_A2IR0, R8A77980_PD_A3IR }, 32 { "a2ir1", 0x400, 1, R8A77980_PD_A2IR1, R8A77980_PD_A3IR }, [all …]
|
/linux/sound/soc/tegra/ |
H A D | tegra210_mixer.h | 13 #define TEGRA210_MIXER_RX1_SOFT_RESET 0x04 14 #define TEGRA210_MIXER_RX1_STATUS 0x10 15 #define TEGRA210_MIXER_RX1_CIF_CTRL 0x24 16 #define TEGRA210_MIXER_RX1_CTRL 0x28 17 #define TEGRA210_MIXER_RX1_PEAK_CTRL 0x2c 18 #define TEGRA210_MIXER_RX1_SAMPLE_COUNT 0x30 21 #define TEGRA210_MIXER_TX1_ENABLE 0x280 22 #define TEGRA210_MIXER_TX1_SOFT_RESET 0x284 23 #define TEGRA210_MIXER_TX1_STATUS 0x290 24 #define TEGRA210_MIXER_TX1_INT_STATUS 0x294 [all …]
|