/linux/Documentation/devicetree/bindings/phy/ |
H A D | fsl,lynx-28g.yaml | 37 reg = <0x0 0x1ea0000 0x0 0x1e30>;
|
/linux/include/linux/mfd/mt6358/ |
H A D | registers.h | 10 #define MT6358_SWCID 0xa 11 #define MT6358_TOPSTATUS 0x28 12 #define MT6358_TOP_RST_MISC 0x14c 13 #define MT6358_MISC_TOP_INT_CON0 0x188 14 #define MT6358_MISC_TOP_INT_STATUS0 0x194 15 #define MT6358_TOP_INT_STATUS0 0x19e 16 #define MT6358_SCK_TOP_INT_CON0 0x52e 17 #define MT6358_SCK_TOP_INT_STATUS0 0x53a 18 #define MT6358_EOSC_CALI_CON0 0x540 19 #define MT6358_EOSC_CALI_CON1 0x542 [all …]
|
/linux/drivers/media/usb/dvb-usb/ |
H A D | nova-t-usb2.c | 17 #define deb_rc(args...) dprintk(debug,0x01,args) 18 #define deb_ee(args...) dprintk(debug,0x02,args) 22 { 0x1e00, KEY_0 }, 23 { 0x1e01, KEY_1 }, 24 { 0x1e02, KEY_2 }, 25 { 0x1e03, KEY_3 }, 26 { 0x1e04, KEY_4 }, 27 { 0x1e05, KEY_5 }, 28 { 0x1e06, KEY_6 }, 29 { 0x1e07, KEY_7 }, [all …]
|
/linux/drivers/media/rc/keymaps/ |
H A D | rc-dib0700-rc5.c | 18 { 0x0700, KEY_MUTE }, 19 { 0x0701, KEY_MENU }, /* Pinnacle logo */ 20 { 0x0739, KEY_POWER }, 21 { 0x0703, KEY_VOLUMEUP }, 22 { 0x0709, KEY_VOLUMEDOWN }, 23 { 0x0706, KEY_CHANNELUP }, 24 { 0x070c, KEY_CHANNELDOWN }, 25 { 0x070f, KEY_NUMERIC_1 }, 26 { 0x0715, KEY_NUMERIC_2 }, 27 { 0x0710, KEY_NUMERIC_3 }, [all …]
|
H A D | rc-hauppauge.c | 27 * Keycodes start with address = 0x1e 30 { 0x1e3b, KEY_SELECT }, /* GO / house symbol */ 31 { 0x1e3d, KEY_POWER2 }, /* system power (green button) */ 33 { 0x1e1c, KEY_TV }, 34 { 0x1e18, KEY_VIDEO }, /* Videos */ 35 { 0x1e19, KEY_AUDIO }, /* Music */ 36 { 0x1e1a, KEY_CAMERA }, /* Pictures */ 38 { 0x1e1b, KEY_EPG }, /* Guide */ 39 { 0x1e0c, KEY_RADIO }, 41 { 0x1e14, KEY_UP }, [all …]
|
/linux/drivers/media/pci/cx25821/ |
H A D | cx25821-medusa-reg.h | 13 #define HOST_REGISTER1 0x0000 14 #define HOST_REGISTER2 0x0001 17 #define CHIP_CTRL 0x0100 18 #define AFE_AB_CTRL 0x0104 19 #define AFE_CD_CTRL 0x0108 20 #define AFE_EF_CTRL 0x010C 21 #define AFE_GH_CTRL 0x0110 22 #define DENC_AB_CTRL 0x0114 23 #define BYP_AB_CTRL 0x0118 24 #define MON_A_CTRL 0x011C [all …]
|
/linux/fs/exfat/ |
H A D | nls.c | 16 #define UTBL_COUNT (0x10000) 24 0x0000, 0x0001, 0x0002, 0x0003, 0x0004, 0x0005, 0x0006, 0x0007, 25 0x0008, 0x0009, 0x000a, 0x000b, 0x000c, 0x000d, 0x000e, 0x000f, 26 0x0010, 0x0011, 0x0012, 0x0013, 0x0014, 0x0015, 0x0016, 0x0017, 27 0x0018, 0x0019, 0x001a, 0x001b, 0x001c, 0x001d, 0x001e, 0x001f, 28 0x0020, 0x0021, 0x0022, 0x0023, 0x0024, 0x0025, 0x0026, 0x0027, 29 0x0028, 0x0029, 0x002a, 0x002b, 0x002c, 0x002d, 0x002e, 0x002f, 30 0x0030, 0x0031, 0x0032, 0x0033, 0x0034, 0x0035, 0x0036, 0x0037, 31 0x0038, 0x0039, 0x003a, 0x003b, 0x003c, 0x003d, 0x003e, 0x003f, 32 0x0040, 0x0041, 0x0042, 0x0043, 0x0044, 0x0045, 0x0046, 0x0047, [all …]
|
/linux/arch/arm64/boot/dts/freescale/ |
H A D | fsl-lx2160a.dtsi | 12 /memreserve/ 0x80000000 0x00010000; 26 #size-cells = <0>; 29 cpu0: cpu@0 { 33 reg = <0x0>; 34 clocks = <&clockgen QORIQ_CLK_CMUX 0>; 35 d-cache-size = <0x8000>; 38 i-cache-size = <0xC000>; 50 reg = <0x1>; 51 clocks = <&clockgen QORIQ_CLK_CMUX 0>; 52 d-cache-size = <0x8000>; [all …]
|
/linux/drivers/comedi/drivers/ |
H A D | ni_660x.c | 81 #define NI660X_DMA_CFG_SEL(_c, _s) (((_s) & 0x1f) << (8 * (_c))) 82 #define NI660X_DMA_CFG_SEL_MASK(_c) NI660X_DMA_CFG_SEL((_c), 0x1f) 83 #define NI660X_DMA_CFG_SEL_NONE(_c) NI660X_DMA_CFG_SEL((_c), 0x1f) 84 #define NI660X_DMA_CFG_RESET(_c) NI660X_DMA_CFG_SEL((_c), 0x80) 87 #define NI660X_IO_CFG_OUT_SEL(_c, _s) (((_s) & 0x3) << (((_c) % 2) ? 0 : 8)) 88 #define NI660X_IO_CFG_OUT_SEL_MASK(_c) NI660X_IO_CFG_OUT_SEL((_c), 0x3) 89 #define NI660X_IO_CFG_IN_SEL(_c, _s) (((_s) & 0x7) << (((_c) % 2) ? 4 : 12)) 90 #define NI660X_IO_CFG_IN_SEL_MASK(_c) NI660X_IO_CFG_IN_SEL((_c), 0x7) 98 [NITIO_G0_INT_ACK] = { 0x004, 2 }, /* write */ 99 [NITIO_G0_STATUS] = { 0x004, 2 }, /* read */ [all …]
|
/linux/drivers/gpu/drm/meson/ |
H A D | meson_registers.h | 18 #define VPP2_DUMMY_DATA 0x1900 19 #define VPP2_LINE_IN_LENGTH 0x1901 20 #define VPP2_PIC_IN_HEIGHT 0x1902 21 #define VPP2_SCALE_COEF_IDX 0x1903 22 #define VPP2_SCALE_COEF 0x1904 23 #define VPP2_VSC_REGION12_STARTP 0x1905 24 #define VPP2_VSC_REGION34_STARTP 0x1906 25 #define VPP2_VSC_REGION4_ENDP 0x1907 26 #define VPP2_VSC_START_PHASE_STEP 0x1908 27 #define VPP2_VSC_REGION0_PHASE_SLOPE 0x1909 [all …]
|
/linux/fs/smb/client/ |
H A D | winucase.c | 23 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 24 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 25 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 26 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 27 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 28 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 29 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 30 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 31 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 32 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, [all …]
|
/linux/drivers/gpu/drm/amd/include/asic_reg/dce/ |
H A D | dce_6_0_d.h | 26 #define ixATTR00 0x0000 27 #define ixATTR01 0x0001 28 #define ixATTR02 0x0002 29 #define ixATTR03 0x0003 30 #define ixATTR04 0x0004 31 #define ixATTR05 0x0005 32 #define ixATTR06 0x0006 33 #define ixATTR07 0x0007 34 #define ixATTR08 0x0008 35 #define ixATTR09 0x0009 [all …]
|
H A D | dce_8_0_d.h | 27 #define mmPIPE0_PG_CONFIG 0x1760 28 #define mmPIPE0_PG_ENABLE 0x1761 29 #define mmPIPE0_PG_STATUS 0x1762 30 #define mmPIPE1_PG_CONFIG 0x1764 31 #define mmPIPE1_PG_ENABLE 0x1765 32 #define mmPIPE1_PG_STATUS 0x1766 33 #define mmPIPE2_PG_CONFIG 0x1768 34 #define mmPIPE2_PG_ENABLE 0x1769 35 #define mmPIPE2_PG_STATUS 0x176a 36 #define mmPIPE3_PG_CONFIG 0x176c [all …]
|
H A D | dce_11_0_d.h | 27 #define mmPIPE0_PG_CONFIG 0x2c0 28 #define mmPIPE0_PG_ENABLE 0x2c1 29 #define mmPIPE0_PG_STATUS 0x2c2 30 #define mmPIPE1_PG_CONFIG 0x2c3 31 #define mmPIPE1_PG_ENABLE 0x2c4 32 #define mmPIPE1_PG_STATUS 0x2c5 33 #define mmPIPE2_PG_CONFIG 0x2c6 34 #define mmPIPE2_PG_ENABLE 0x2c7 35 #define mmPIPE2_PG_STATUS 0x2c8 36 #define mmDCFEV0_PG_CONFIG 0x2db [all …]
|
H A D | dce_10_0_d.h | 27 #define mmPIPE0_PG_CONFIG 0x2c0 28 #define mmPIPE0_PG_ENABLE 0x2c1 29 #define mmPIPE0_PG_STATUS 0x2c2 30 #define mmPIPE1_PG_CONFIG 0x2c3 31 #define mmPIPE1_PG_ENABLE 0x2c4 32 #define mmPIPE1_PG_STATUS 0x2c5 33 #define mmPIPE2_PG_CONFIG 0x2c6 34 #define mmPIPE2_PG_ENABLE 0x2c7 35 #define mmPIPE2_PG_STATUS 0x2c8 36 #define mmPIPE3_PG_CONFIG 0x2c9 [all …]
|
H A D | dce_11_2_d.h | 27 #define mmPIPE0_PG_CONFIG 0x2c0 28 #define mmPIPE0_PG_ENABLE 0x2c1 29 #define mmPIPE0_PG_STATUS 0x2c2 30 #define mmPIPE1_PG_CONFIG 0x2c3 31 #define mmPIPE1_PG_ENABLE 0x2c4 32 #define mmPIPE1_PG_STATUS 0x2c5 33 #define mmPIPE2_PG_CONFIG 0x2c6 34 #define mmPIPE2_PG_ENABLE 0x2c7 35 #define mmPIPE2_PG_STATUS 0x2c8 36 #define mmPIPE3_PG_CONFIG 0x2c9 [all …]
|
/linux/drivers/gpu/drm/amd/include/asic_reg/dcn/ |
H A D | dcn_3_0_3_offset.h | 12 // base address: 0x0 13 …VGA_MEM_WRITE_PAGE_ADDR 0x0000 14 …ne mmVGA_MEM_WRITE_PAGE_ADDR_BASE_IDX 0 15 …VGA_MEM_READ_PAGE_ADDR 0x0001 16 …ne mmVGA_MEM_READ_PAGE_ADDR_BASE_IDX 0 17 …VGA_RENDER_CONTROL 0x0000 19 …VGA_SEQUENCER_RESET_CONTROL 0x0001 21 …VGA_MODE_CONTROL 0x0002 23 …VGA_SURFACE_PITCH_SELECT 0x0003 25 …VGA_MEMORY_BASE_ADDRESS 0x0004 [all …]
|
H A D | dcn_2_1_0_offset.h | 27 // base address: 0x48 28 …VGA_MEM_WRITE_PAGE_ADDR 0x0000 29 …ne mmVGA_MEM_WRITE_PAGE_ADDR_BASE_IDX 0 30 …VGA_MEM_READ_PAGE_ADDR 0x0001 31 …ne mmVGA_MEM_READ_PAGE_ADDR_BASE_IDX 0 35 // base address: 0x3b4 36 …CRTC8_IDX 0x002d 38 …CRTC8_DATA 0x002d 40 …GENFC_WT 0x002e 42 …GENS1 0x002e [all …]
|
H A D | dcn_3_0_1_offset.h | 27 // base address: 0x48 28 …VGA_MEM_WRITE_PAGE_ADDR 0x0000 29 …ne mmVGA_MEM_WRITE_PAGE_ADDR_BASE_IDX 0 30 …VGA_MEM_READ_PAGE_ADDR 0x0001 31 …ne mmVGA_MEM_READ_PAGE_ADDR_BASE_IDX 0 35 // base address: 0x3b4 36 …CRTC8_IDX 0x002d 38 …CRTC8_DATA 0x002d 40 …GENFC_WT 0x002e 42 …GENS1 0x002e [all …]
|
/linux/fs/hfsplus/ |
H A D | tables.c | 24 // High-byte indices ( == 0 iff no case mapping and no ignorables ) 27 /* 0 */ 0x0100, 0x0200, 0x0000, 0x0300, 0x0400, 0x0500, 0x0000, 0x0000, 28 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 29 /* 1 */ 0x0600, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 30 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 31 /* 2 */ 0x0700, 0x0800, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 32 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 33 /* 3 */ 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 34 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 35 /* 4 */ 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, [all …]
|
/linux/drivers/gpu/drm/amd/include/asic_reg/gc/ |
H A D | gc_11_5_0_offset.h | 29 // base address: 0x4980 30 …SDMA0_DEC_START 0x0000 31 …e regSDMA0_DEC_START_BASE_IDX 0 32 …SDMA0_F32_MISC_CNTL 0x000b 33 …e regSDMA0_F32_MISC_CNTL_BASE_IDX 0 34 …SDMA0_UCODE_VERSION 0x000d 35 …e regSDMA0_UCODE_VERSION_BASE_IDX 0 36 …SDMA0_GLOBAL_TIMESTAMP_LO 0x000f 37 …e regSDMA0_GLOBAL_TIMESTAMP_LO_BASE_IDX 0 38 …SDMA0_GLOBAL_TIMESTAMP_HI 0x0010 [all …]
|
H A D | gc_10_1_0_offset.h | 24 …SQ_DEBUG_STS_GLOBAL 0x10A9 25 …ne mmSQ_DEBUG_STS_GLOBAL_BASE_IDX 0 26 …SQ_DEBUG_STS_GLOBAL2 0x10B0 27 …ne mmSQ_DEBUG_STS_GLOBAL2_BASE_IDX 0 30 // base address: 0x4980 31 …SDMA0_DEC_START 0x0000 32 …ne mmSDMA0_DEC_START_BASE_IDX 0 33 …SDMA0_PG_CNTL 0x0016 34 …ne mmSDMA0_PG_CNTL_BASE_IDX 0 35 …SDMA0_PG_CTX_LO 0x0017 [all …]
|
H A D | gc_11_0_0_offset.h | 29 // base address: 0x4980 30 …SDMA0_DEC_START 0x0000 31 …e regSDMA0_DEC_START_BASE_IDX 0 32 …SDMA0_F32_MISC_CNTL 0x000b 33 …e regSDMA0_F32_MISC_CNTL_BASE_IDX 0 34 …SDMA0_GLOBAL_TIMESTAMP_LO 0x000f 35 …e regSDMA0_GLOBAL_TIMESTAMP_LO_BASE_IDX 0 36 …SDMA0_GLOBAL_TIMESTAMP_HI 0x0010 37 …e regSDMA0_GLOBAL_TIMESTAMP_HI_BASE_IDX 0 38 …SDMA0_POWER_CNTL 0x001a [all …]
|
H A D | gc_11_0_3_offset.h | 29 // base address: 0x4980 30 …SDMA0_DEC_START 0x0000 31 …e regSDMA0_DEC_START_BASE_IDX 0 32 …SDMA0_F32_MISC_CNTL 0x000b 33 …e regSDMA0_F32_MISC_CNTL_BASE_IDX 0 34 …SDMA0_GLOBAL_TIMESTAMP_LO 0x000f 35 …e regSDMA0_GLOBAL_TIMESTAMP_LO_BASE_IDX 0 36 …SDMA0_GLOBAL_TIMESTAMP_HI 0x0010 37 …e regSDMA0_GLOBAL_TIMESTAMP_HI_BASE_IDX 0 38 …SDMA0_POWER_CNTL 0x001a [all …]
|
H A D | gc_10_3_0_offset.h | 25 …SQ_DEBUG_STS_GLOBAL 0x10A9 26 …ne mmSQ_DEBUG_STS_GLOBAL_BASE_IDX 0 27 …SQ_DEBUG_STS_GLOBAL2 0x10B0 28 …ne mmSQ_DEBUG_STS_GLOBAL2_BASE_IDX 0 29 …SQ_DEBUG 0x10B1 30 …ne mmSQ_DEBUG_BASE_IDX 0 33 // base address: 0x4980 34 …SDMA0_DEC_START 0x0000 35 …ne mmSDMA0_DEC_START_BASE_IDX 0 36 …SDMA0_GLOBAL_TIMESTAMP_LO 0x000f [all …]
|