Searched +full:0 +full:x1a400000 (Results 1 – 14 of 14) sorted by relevance
/freebsd/sys/contrib/device-tree/Bindings/mfd/ |
H A D | qcom,tcsr.txt | 23 reg = <0x1a400000 0x100>;
|
H A D | qcom,tcsr.yaml | 69 reg = <0x1a400000 0x100>;
|
/freebsd/sys/contrib/device-tree/Bindings/ata/ |
H A D | apm-xgene.txt | 41 reg = <0x0 0x1f22a000 0x0 0x100>; 47 reg = <0x0 0x1f23a000 0x0 0x100>; 53 reg = <0x0 0x1a400000 0x0 0x1000>, 54 <0x0 0x1f220000 0x0 0x1000>, 55 <0x0 0x1f22d000 0x0 0x1000>, 56 <0x0 0x1f22e000 0x0 0x1000>, 57 <0x0 0x1f227000 0x0 0x1000>; 58 interrupts = <0x0 0x87 0x4>; 60 clocks = <&sataclk 0>; 61 phys = <&phy2 0>; [all …]
|
/freebsd/sys/contrib/device-tree/Bindings/soc/qcom/ |
H A D | qcom,gsbi.txt | 30 A GSBI controller node can contain 0 or more child nodes representing serial 46 reg = <0x16300000 0x100>; 61 reg = <0x16380000 0x1000>; 62 interrupts = <0 153 0>; 70 #size-cells = <0>; 76 reg = <0x16340000 0x1000>, 77 <0x16300000 0x1000>; 78 interrupts = <0 152 0x0>; 86 reg = <0x1a400000 0x100>;
|
/freebsd/sys/contrib/device-tree/src/arm/qcom/ |
H A D | qcom-mdm9615.dtsi | 27 #size-cells = <0>; 29 cpu0: cpu@0 { 31 reg = <0>; 45 #clock-cells = <0>; 66 reg = <0x02040000 0x1000>; 67 arm,data-latency = <2 2 0>; 76 reg = <0x02000000 0x1000>, 77 <0x02002000 0x1000>; 86 reg = <0x0200a000 0x100>; 88 cpu-offset = <0x80000>; [all …]
|
H A D | qcom-msm8960.dtsi | 20 #size-cells = <0>; 21 interrupts = <GIC_PPI 14 0x304>; 23 cpu@0 { 27 reg = <0>; 52 reg = <0x80000000 0>; 57 interrupts = <GIC_PPI 10 0x304>; 64 #clock-cells = <0>; 71 #clock-cells = <0>; 78 #clock-cells = <0>; 103 reg = <0x02000000 0x1000>, [all …]
|
H A D | qcom-msm8660.dtsi | 18 #size-cells = <0>; 20 cpu@0 { 24 reg = <0>; 45 reg = <0x0 0x0>; 56 #clock-cells = <0>; 63 #clock-cells = <0>; 70 #clock-cells = <0>; 86 reg = < 0x02080000 0x1000 >, 87 < 0x02081000 0x1000 >; 92 interrupts = <GIC_PPI 0 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_EDGE_RISING)>, [all …]
|
H A D | qcom-ipq8064.dtsi | 23 #size-cells = <0>; 25 cpu0: cpu@0 { 29 reg = <0>; 54 polling-delay-passive = <0>; 55 polling-delay = <0>; 56 thermal-sensors = <&tsens 0>; 74 polling-delay-passive = <0>; 75 polling-delay = <0>; 94 polling-delay-passive = <0>; 95 polling-delay = <0>; [all …]
|
H A D | qcom-apq8064.dtsi | 25 reg = <0x80000000 0x200000>; 30 reg = <0x8f000000 0x700000>; 37 #size-cells = <0>; 39 CPU0: cpu@0 { 43 reg = <0>; 100 memory@0 { 102 reg = <0x0 0x0>; 111 coefficients = <1199 0>; 132 coefficients = <1132 0>; 153 coefficients = <1199 0>; [all …]
|
/freebsd/sys/contrib/device-tree/src/arm64/apm/ |
H A D | apm-shadowcat.dtsi | 16 #size-cells = <0>; 18 cpu@0 { 21 reg = <0x0 0x000>; 23 cpu-release-addr = <0x1 0x0000fff8>; 26 clocks = <&pmd0clk 0>; 31 reg = <0x0 0x001>; 33 cpu-release-addr = <0x1 0x0000fff8>; 36 clocks = <&pmd0clk 0>; 41 reg = <0x0 0x100>; 43 cpu-release-addr = <0x1 0x0000fff8>; [all …]
|
H A D | apm-storm.dtsi | 16 #size-cells = <0>; 18 cpu@0 { 21 reg = <0x0 0x000>; 23 cpu-release-addr = <0x1 0x0000fff8>; 29 reg = <0x0 0x001>; 31 cpu-release-addr = <0x1 0x0000fff8>; 37 reg = <0x0 0x100>; 39 cpu-release-addr = <0x1 0x0000fff8>; 45 reg = <0x0 0x101>; 47 cpu-release-addr = <0x1 0x0000fff8>; [all …]
|
/freebsd/sys/dev/bhnd/cores/chipc/ |
H A D | chipcreg.h | 46 #define CHIPC_GET_FLAG(_value, _flag) (((_value) & _flag) != 0) 50 #define CHIPC_ID 0x00 51 #define CHIPC_CAPABILITIES 0x04 52 #define CHIPC_CORECTRL 0x08 /* rev >= 1 */ 53 #define CHIPC_BIST 0x0C 55 #define CHIPC_OTPST 0x10 /**< otp status */ 56 #define CHIPC_OTPCTRL 0x14 /**< otp control */ 57 #define CHIPC_OTPPROG 0x18 58 #define CHIPC_OTPLAYOUT 0x1C /**< otp layout (IPX OTP) */ 60 #define CHIPC_INTST 0x20 /**< interrupt status */ [all …]
|
/freebsd/sys/dev/qlnx/qlnxe/ |
H A D | ecore_init_values.h | 35 0x00030003, 0xffff0000, /* if phase != 'engine', skip 3 ops (no DMAE) */ 36 0x00020002, 0x00020000, /* if mode != '!asic', skip 2 ops */ 37 0x0280c201, 0x00000000, /* write 0x0 to address 0x50184 */ 38 0x02810201, 0x00000000, /* write 0x0 to address 0x50204 */ 40 0x00110003, 0xffff0000, /* if phase != 'engine', skip 17 ops (no DMAE) */ 41 0x00030002, 0x00020000, /* if mode != '!asic', skip 3 ops */ 42 0x0048c201, 0x00000000, /* write 0x0 to address 0x9184 */ 43 0x0048d201, 0x00000000, /* write 0x0 to address 0x91a4 */ 44 0x004ba601, 0x00000001, /* write 0x1 to address 0x974c */ 45 0x00020002, 0x00be0000, /* if mode != '(!asic)&bb', skip 2 ops */ [all …]
|
/freebsd/tools/test/iconv/ref/ |
H A D | UTF-32BE-rev | 1 0x00 = 0x00000000 2 0x01 = 0x01000000 3 0x02 = 0x02000000 4 0x03 = 0x03000000 5 0x04 = 0x04000000 6 0x05 = 0x05000000 7 0x06 = 0x06000000 8 0x07 = 0x07000000 9 0x08 = 0x08000000 10 0x09 = 0x09000000 [all …]
|