| /linux/drivers/net/wireless/ath/ath9k/ |
| H A D | reg_mci.h | 20 #define AR_MCI_COMMAND0 0x1800 21 #define AR_MCI_COMMAND0_HEADER 0xFF 22 #define AR_MCI_COMMAND0_HEADER_S 0 23 #define AR_MCI_COMMAND0_LEN 0x1f00 25 #define AR_MCI_COMMAND0_DISABLE_TIMESTAMP 0x2000 28 #define AR_MCI_COMMAND1 0x1804 30 #define AR_MCI_COMMAND2 0x1808 31 #define AR_MCI_COMMAND2_RESET_TX 0x01 32 #define AR_MCI_COMMAND2_RESET_TX_S 0 33 #define AR_MCI_COMMAND2_RESET_RX 0x02 [all …]
|
| /linux/drivers/net/wireless/marvell/mwifiex/ |
| H A D | 11ac.c | 18 {0x124, 0x15F, 0x186}, /* NSS = 1 */ 19 {0x249, 0x2BE, 0x30C}, /* NSS = 2 */ 20 {0x36D, 0x41D, 0x492}, /* NSS = 3 */ 21 {0x492, 0x57C, 0x618}, /* NSS = 4 */ 22 {0x5B6, 0x6DB, 0x79E}, /* NSS = 5 */ 23 {0x6DB, 0x83A, 0x0}, /* NSS = 6 */ 24 {0x7FF, 0x999, 0xAAA}, /* NSS = 7 */ 25 {0x924, 0xAF8, 0xC30} /* NSS = 8 */ 29 {0x249, 0x2BE, 0x30C}, /* NSS = 1 */ 30 {0x492, 0x57C, 0x618}, /* NSS = 2 */ [all …]
|
| /linux/drivers/net/wireless/realtek/rtw88/ |
| H A D | reg.h | 8 #define REG_SYS_FUNC_EN 0x0002 15 #define BIT_FEN_BB_RSTB BIT(0) 18 #define REG_SYS_PW_CTRL 0x0004 21 #define REG_APS_FSMCO 0x0004 25 #define REG_SYS_CLK_CTRL 0x0008 28 #define REG_SYS_CLKR 0x0008 33 #define REG_RSV_CTRL 0x001C 34 #define DISABLE_PI 0x3 35 #define ENABLE_PI 0x2 37 #define BIT_WLMCU_IOIF BIT(0) [all …]
|
| H A D | rtw8822c.c | 21 #define IQK_DONE_8822C 0xaa 57 efuse->country_code[0] = map->country_code[0]; in rtw8822c_read_efuse() 60 efuse->regd = map->rf_board_option & 0x7; in rtw8822c_read_efuse() 65 efuse->power_track_type = (map->tx_pwr_calibrate_rate >> 4) & 0xf; in rtw8822c_read_efuse() 67 for (i = 0; i < 4; i++) in rtw8822c_read_efuse() 85 return 0; in rtw8822c_read_efuse() 115 u32 rf_addr[DACK_RF_8822C] = {0x8f}; in rtw8822c_dac_backup_reg() 116 u32 addrs[DACK_REG_8822C] = {0x180c, 0x1810, 0x410c, 0x4110, in rtw8822c_dac_backup_reg() 117 0x1c3c, 0x1c24, 0x1d70, 0x9b4, in rtw8822c_dac_backup_reg() 118 0x1a00, 0x1a14, 0x1d58, 0x1c38, in rtw8822c_dac_backup_reg() [all …]
|
| H A D | rtw8814a_table.c | 10 0x010, 0x0000007C, 11 0x014, 0x000000DB, 12 0x016, 0x00000002, 13 0x073, 0x00000010, 14 0x420, 0x00000080, 15 0x421, 0x0000000F, 16 0x428, 0x0000000A, 17 0x429, 0x00000010, 18 0x430, 0x00000000, 19 0x431, 0x00000000, [all …]
|
| H A D | rtw8814a.c | 40 efuse->rfe_option = 0; in rtw8814a_read_rfe_type() 52 efuse->pa_type_2g = 0; in rtw8814a_read_amplifier_type() 53 efuse->lna_type_2g = 0; in rtw8814a_read_amplifier_type() 55 efuse->pa_type_5g = BIT(0); in rtw8814a_read_amplifier_type() 62 efuse->pa_type_5g = BIT(0); in rtw8814a_read_amplifier_type() 80 case 0xff: /* 4T4R */ in rtw8814a_read_rf_type() 81 case 0xee: /* 3T3R */ in rtw8814a_read_rf_type() 89 case 0x66: /* 2T2R */ in rtw8814a_read_rf_type() 90 case 0x6f: /* 2T4R */ in rtw8814a_read_rf_type() 124 "hw cap: hci=0x%02x, bw=0x%02x, ptcl=0x%02x, ant_num=%d, nss=%d\n", in rtw8814a_init_hwcap() [all …]
|
| H A D | rtw8822c_table.c | 16 0x83000000, 0x00000000, 0x40000000, 0x00000000, 17 0x1D90, 0x300001FF, 18 0x1D90, 0x300101FE, 19 0x1D90, 0x300201FD, 20 0x1D90, 0x300301FC, 21 0x1D90, 0x300401FB, 22 0x1D90, 0x300501FA, 23 0x1D90, 0x300601F9, 24 0x1D90, 0x300701F8, 25 0x1D90, 0x300801F7, [all …]
|
| /linux/drivers/media/pci/cx25821/ |
| H A D | cx25821-medusa-reg.h | 13 #define HOST_REGISTER1 0x0000 14 #define HOST_REGISTER2 0x0001 17 #define CHIP_CTRL 0x0100 18 #define AFE_AB_CTRL 0x0104 19 #define AFE_CD_CTRL 0x0108 20 #define AFE_EF_CTRL 0x010C 21 #define AFE_GH_CTRL 0x0110 22 #define DENC_AB_CTRL 0x0114 23 #define BYP_AB_CTRL 0x0118 24 #define MON_A_CTRL 0x011C [all …]
|
| /linux/drivers/net/ethernet/atheros/alx/ |
| H A D | reg.h | 38 #define ALX_DEV_ID_AR8161 0x1091 39 #define ALX_DEV_ID_E2200 0xe091 40 #define ALX_DEV_ID_E2400 0xe0a1 41 #define ALX_DEV_ID_E2500 0xe0b1 42 #define ALX_DEV_ID_AR8162 0x1090 43 #define ALX_DEV_ID_AR8171 0x10A1 44 #define ALX_DEV_ID_AR8172 0x10A0 47 * bit(0): with xD support 52 #define ALX_REV_A0 0 57 #define ALX_DEV_CTRL 0x0060 [all …]
|
| /linux/arch/sh/kernel/cpu/sh4a/ |
| H A D | setup-sh7757.c | 33 DEFINE_RES_MEM(0xfe4b0000, 0x100), /* SCIF2 */ 34 DEFINE_RES_IRQ(evt2irq(0x700)), 39 .id = 0, 53 DEFINE_RES_MEM(0xfe4c0000, 0x100), /* SCIF3 */ 54 DEFINE_RES_IRQ(evt2irq(0xb80)), 73 DEFINE_RES_MEM(0xfe4d0000, 0x100), /* SCIF4 */ 74 DEFINE_RES_IRQ(evt2irq(0xf00)), 92 DEFINE_RES_MEM(0xfe430000, 0x20), 93 DEFINE_RES_IRQ(evt2irq(0x580)), 94 DEFINE_RES_IRQ(evt2irq(0x5a0)), [all …]
|
| /linux/drivers/clk/samsung/ |
| H A D | clk-fsd.c | 23 /* Register Offset definitions for CMU_CMU (0x11c10000) */ 24 #define PLL_LOCKTIME_PLL_SHARED0 0x0 25 #define PLL_LOCKTIME_PLL_SHARED1 0x4 26 #define PLL_LOCKTIME_PLL_SHARED2 0x8 27 #define PLL_LOCKTIME_PLL_SHARED3 0xc 28 #define PLL_CON0_PLL_SHARED0 0x100 29 #define PLL_CON0_PLL_SHARED1 0x120 30 #define PLL_CON0_PLL_SHARED2 0x140 31 #define PLL_CON0_PLL_SHARED3 0x160 32 #define MUX_CMU_CIS0_CLKMUX 0x1000 [all …]
|
| H A D | clk-exynosautov920.c | 35 /* Register Offset definitions for CMU_TOP (0x11000000) */ 36 #define PLL_LOCKTIME_PLL_MMC 0x0004 37 #define PLL_LOCKTIME_PLL_SHARED0 0x0008 38 #define PLL_LOCKTIME_PLL_SHARED1 0x000c 39 #define PLL_LOCKTIME_PLL_SHARED2 0x0010 40 #define PLL_LOCKTIME_PLL_SHARED3 0x0014 41 #define PLL_LOCKTIME_PLL_SHARED4 0x0018 42 #define PLL_LOCKTIME_PLL_SHARED5 0x0018 43 #define PLL_CON0_PLL_MMC 0x0140 44 #define PLL_CON3_PLL_MMC 0x014c [all …]
|
| H A D | clk-exynos990.c | 28 /* Register Offset definitions for CMU_TOP (0x1a330000) */ 29 #define PLL_LOCKTIME_PLL_G3D 0x0000 30 #define PLL_LOCKTIME_PLL_MMC 0x0004 31 #define PLL_LOCKTIME_PLL_SHARED0 0x0008 32 #define PLL_LOCKTIME_PLL_SHARED1 0x000c 33 #define PLL_LOCKTIME_PLL_SHARED2 0x0010 34 #define PLL_LOCKTIME_PLL_SHARED3 0x0014 35 #define PLL_LOCKTIME_PLL_SHARED4 0x0018 36 #define PLL_CON0_PLL_G3D 0x0100 37 #define PLL_CON3_PLL_G3D 0x010c [all …]
|
| /linux/include/linux/mfd/madera/ |
| H A D | registers.h | 14 #define MADERA_SOFTWARE_RESET 0x00 15 #define MADERA_HARDWARE_REVISION 0x01 16 #define MADERA_CTRL_IF_CFG_1 0x08 17 #define MADERA_CTRL_IF_CFG_2 0x09 18 #define MADERA_CTRL_IF_CFG_3 0x0A 19 #define MADERA_WRITE_SEQUENCER_CTRL_0 0x16 20 #define MADERA_WRITE_SEQUENCER_CTRL_1 0x17 21 #define MADERA_WRITE_SEQUENCER_CTRL_2 0x18 22 #define MADERA_TONE_GENERATOR_1 0x20 23 #define MADERA_TONE_GENERATOR_2 0x21 [all …]
|
| /linux/drivers/mfd/ |
| H A D | cs47l15-tables.c | 19 { 0x8C, 0x5555 }, 20 { 0x8C, 0xAAAA }, 21 { 0x314, 0x0080 }, 22 { 0x4A8, 0x6023 }, 23 { 0x4A9, 0x6023 }, 24 { 0x4D4, 0x0008 }, 25 { 0x4CF, 0x0F00 }, 26 { 0x4D7, 0x1B2B }, 27 { 0x8C, 0xCCCC }, 28 { 0x8C, 0x3333 }, [all …]
|
| H A D | cs47l35-tables.c | 18 { 0x460, 0x0c40 }, 19 { 0x461, 0xcd1a }, 20 { 0x462, 0x0c40 }, 21 { 0x463, 0xb53b }, 22 { 0x464, 0x0c40 }, 23 { 0x465, 0x7503 }, 24 { 0x466, 0x0c40 }, 25 { 0x467, 0x4a41 }, 26 { 0x468, 0x0041 }, 27 { 0x469, 0x3491 }, [all …]
|
| H A D | cs47l92-tables.c | 21 { 0x3A2, 0x2C29 }, 22 { 0x3A3, 0x0E00 }, 23 { 0x281, 0x0000 }, 24 { 0x282, 0x0000 }, 25 { 0x4EA, 0x0100 }, 26 { 0x22B, 0x0000 }, 27 { 0x4A0, 0x0080 }, 28 { 0x4A1, 0x0000 }, 29 { 0x4A2, 0x0000 }, 30 { 0x180B, 0x033F }, [all …]
|
| H A D | cs47l90-tables.c | 18 { 0x8A, 0x5555 }, 19 { 0x8A, 0xAAAA }, 20 { 0x4CF, 0x0700 }, 21 { 0x171, 0x0003 }, 22 { 0x101, 0x0444 }, 23 { 0x159, 0x0002 }, 24 { 0x120, 0x0444 }, 25 { 0x1D1, 0x0004 }, 26 { 0x1E0, 0xC084 }, 27 { 0x159, 0x0000 }, [all …]
|
| H A D | cs47l85-tables.c | 18 { 0x80, 0x0003 }, 19 { 0x213, 0x03E4 }, 20 { 0x177, 0x0281 }, 21 { 0x197, 0x0281 }, 22 { 0x1B7, 0x0281 }, 23 { 0x4B1, 0x010A }, 24 { 0x4CF, 0x0933 }, 25 { 0x36C, 0x011B }, 26 { 0x4B8, 0x1120 }, 27 { 0x4A0, 0x3280 }, [all …]
|
| /linux/drivers/net/wireless/ath/wil6210/ |
| H A D | wmi.h | 27 #define WMI_INVALID_TEMPERATURE (0xFFFFFFFF) 55 #define WMI_QOS_SET_VIF_PRIORITY (0xFF) 63 MID_DEFAULT = 0x00, 64 FIRST_DBG_MID_ID = 0x10, 65 LAST_DBG_MID_ID = 0xFE, 66 MID_BROADCAST = 0xFF, 74 WMI_FW_CAPABILITY_FTM = 0, 115 WMI_CONNECT_CMDID = 0x01, 116 WMI_DISCONNECT_CMDID = 0x03, 117 WMI_DISCONNECT_STA_CMDID = 0x04, [all …]
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/dce/ |
| H A D | dce_6_0_d.h | 26 #define ixATTR00 0x0000 27 #define ixATTR01 0x0001 28 #define ixATTR02 0x0002 29 #define ixATTR03 0x0003 30 #define ixATTR04 0x0004 31 #define ixATTR05 0x0005 32 #define ixATTR06 0x0006 33 #define ixATTR07 0x0007 34 #define ixATTR08 0x0008 35 #define ixATTR09 0x0009 [all …]
|
| H A D | dce_8_0_d.h | 27 #define mmPIPE0_PG_CONFIG 0x1760 28 #define mmPIPE0_PG_ENABLE 0x1761 29 #define mmPIPE0_PG_STATUS 0x1762 30 #define mmPIPE1_PG_CONFIG 0x1764 31 #define mmPIPE1_PG_ENABLE 0x1765 32 #define mmPIPE1_PG_STATUS 0x1766 33 #define mmPIPE2_PG_CONFIG 0x1768 34 #define mmPIPE2_PG_ENABLE 0x1769 35 #define mmPIPE2_PG_STATUS 0x176a 36 #define mmPIPE3_PG_CONFIG 0x176c [all …]
|
| H A D | dce_11_0_d.h | 27 #define mmPIPE0_PG_CONFIG 0x2c0 28 #define mmPIPE0_PG_ENABLE 0x2c1 29 #define mmPIPE0_PG_STATUS 0x2c2 30 #define mmPIPE1_PG_CONFIG 0x2c3 31 #define mmPIPE1_PG_ENABLE 0x2c4 32 #define mmPIPE1_PG_STATUS 0x2c5 33 #define mmPIPE2_PG_CONFIG 0x2c6 34 #define mmPIPE2_PG_ENABLE 0x2c7 35 #define mmPIPE2_PG_STATUS 0x2c8 36 #define mmDCFEV0_PG_CONFIG 0x2db [all …]
|
| H A D | dce_10_0_d.h | 27 #define mmPIPE0_PG_CONFIG 0x2c0 28 #define mmPIPE0_PG_ENABLE 0x2c1 29 #define mmPIPE0_PG_STATUS 0x2c2 30 #define mmPIPE1_PG_CONFIG 0x2c3 31 #define mmPIPE1_PG_ENABLE 0x2c4 32 #define mmPIPE1_PG_STATUS 0x2c5 33 #define mmPIPE2_PG_CONFIG 0x2c6 34 #define mmPIPE2_PG_ENABLE 0x2c7 35 #define mmPIPE2_PG_STATUS 0x2c8 36 #define mmPIPE3_PG_CONFIG 0x2c9 [all …]
|
| H A D | dce_11_2_d.h | 27 #define mmPIPE0_PG_CONFIG 0x2c0 28 #define mmPIPE0_PG_ENABLE 0x2c1 29 #define mmPIPE0_PG_STATUS 0x2c2 30 #define mmPIPE1_PG_CONFIG 0x2c3 31 #define mmPIPE1_PG_ENABLE 0x2c4 32 #define mmPIPE1_PG_STATUS 0x2c5 33 #define mmPIPE2_PG_CONFIG 0x2c6 34 #define mmPIPE2_PG_ENABLE 0x2c7 35 #define mmPIPE2_PG_STATUS 0x2c8 36 #define mmPIPE3_PG_CONFIG 0x2c9 [all …]
|