/linux/drivers/accel/habanalabs/include/gaudi2/asic_reg/ |
H A D | gaudi2_blocks_linux_driver.h | 16 #define mmDCORE0_TPC0_ROM_TABLE_BASE 0x0ull 17 #define DCORE0_TPC0_ROM_TABLE_MAX_OFFSET 0x1000 18 #define DCORE0_TPC0_ROM_TABLE_SECTION 0x1000 19 #define mmDCORE0_TPC0_EML_SPMU_BASE 0x1000ull 20 #define DCORE0_TPC0_EML_SPMU_MAX_OFFSET 0x1000 21 #define DCORE0_TPC0_EML_SPMU_SECTION 0x1000 22 #define mmDCORE0_TPC0_EML_ETF_BASE 0x2000ull 23 #define DCORE0_TPC0_EML_ETF_MAX_OFFSET 0x1000 24 #define DCORE0_TPC0_EML_ETF_SECTION 0x1000 25 #define mmDCORE0_TPC0_EML_STM_BASE 0x3000ull [all …]
|
/linux/arch/arm/boot/dts/arm/ |
H A D | versatile-pb.dts | 11 clear-mask = <0xffffffff>; 16 valid-mask = <0x7fe003ff>; 21 reg = <0x101e6000 0x1000>; 33 reg = <0x101e7000 0x1000>; 46 reg = <0x10001000 0x1000 47 0x41000000 0x10000 48 0x42000000 0x100000>; 49 bus-range = <0 0xff>; 54 ranges = <0x01000000 0 0x00000000 0x43000000 0 0x00010000 /* downstream I/O */ 55 0x02000000 0 0x50000000 0x50000000 0 0x10000000 /* non-prefetchable memory */ [all …]
|
/linux/arch/arm64/boot/dts/marvell/mmp/ |
H A D | pxa1908-samsung-coreprimevelte.dts | 25 reg = <0 0x17177000 0 (480 * 800 * 4)>; 34 memory@0 { 36 reg = <0 0 0 0>; 45 reg = <0 0x17000000 0 0x1800000>; 50 reg = <0 0x9000000 0 0x1000000>; 55 reg = <0 0x5000000 0 0x3000000>; 59 reg = <0 0xa000000 0 0x80000>; 63 reg = <0 0x8000000 0 0x100000>; 68 reg = <0 0x8100000 0 0x40000>; 69 record-size = <0x8000>; [all …]
|
/linux/arch/arm/boot/dts/intel/ixp/ |
H A D | intel-ixp4xx-reference-design.dtsi | 9 memory@0 { 15 reg = <0x00000000 0x4000000>; 32 #size-cells = <0>; 40 reg = <0x50>; 50 nand-controller@3,0 { 62 intel,ixp4xx-eb-t1 = <0>; 63 intel,ixp4xx-eb-t2 = <0>; 65 intel,ixp4xx-eb-t4 = <0>; 66 intel,ixp4xx-eb-t5 = <0>; 67 intel,ixp4xx-eb-cycle-type = <0>; // Intel cycle type [all …]
|
H A D | intel-ixp42x-linksys-nslu2.dts | 17 memory@0 { 20 reg = <0x00000000 0x2000000>; 36 gpios = <&gpio0 0 GPIO_ACTIVE_HIGH>; 79 #size-cells = <0>; 83 reg = <0x6f>; 101 pwms = <&gpio_pwm 0 1 0>; 108 flash@0,0 { 114 * 8 MB of Flash in 0x20000 byte blocks 117 reg = <0 0x00000000 0x800000>; 121 /* Eraseblock at 0x7e0000 */ [all …]
|
H A D | intel-ixp42x-gateworks-gw2348.dts | 18 memory@0 { 20 reg = <0x00000000 0x4000000>; 47 #size-cells = <0>; 51 reg = <0x28>; 55 reg = <0x68>; 59 reg = <0x51>; 68 flash@0,0 { 74 reg = <0 0x00000000 0x1000000>; 78 /* Eraseblock at 0x0fe0000 */ 79 fis-index-block = <0x7f>; [all …]
|
H A D | intel-ixp42x-iomega-nas100d.dts | 17 memory@0 { 20 reg = <0x00000000 0x4000000>; 36 gpios = <&gpio0 0 GPIO_ACTIVE_HIGH>; 77 #size-cells = <0>; 81 reg = <0x51>; 94 flash@0,0 { 98 * 8 MB of Flash in 0x20000 byte blocks 101 reg = <0 0x00000000 0x800000>; 105 /* Eraseblock at 0x7e0000 */ 106 fis-index-block = <0x3f>; [all …]
|
H A D | intel-ixp42x-dlink-dsm-g600.dts | 22 memory@0 { 25 reg = <0x00000000 0x4000000>; 41 gpios = <&gpio0 0 GPIO_ACTIVE_HIGH>; 87 #size-cells = <0>; 91 reg = <0x51>; 104 flash@0,0 { 108 * 16 MB of Flash in 128 0x20000 sized blocks 111 reg = <0 0x00000000 0x1000000>; 116 * A boot log says the directory is at 0xfe0000 117 * 0x7f * 0x20000 = 0xfe0000 [all …]
|
H A D | intel-ixp43x-gateworks-gw2358.dts | 16 memory@0 { 19 reg = <0x00000000 0x8000000>; 35 gpios = <&pld1 0 GPIO_ACTIVE_LOW>; 47 #size-cells = <0>; 51 reg = <0x28>; 55 reg = <0x68>; 59 reg = <0x51>; 66 reg = <0x56>; 73 reg = <0x57>; 81 flash@0,0 { [all …]
|
/linux/arch/powerpc/boot/dts/ |
H A D | holly.dts | 23 #size-cells =<0>; 24 PowerPC,750CL@0 { 26 reg = <0x00000000>; 39 memory@0 { 41 reg = <0x00000000 0x20000000>; 49 ranges = <0x00000000 0xc0000000 0x00010000>; 50 reg = <0xc0000000 0x00010000>; 56 interrupts = <0xe 0x2>; 57 reg = <0x00007000 0x00000400>; 62 reg = <0x00006000 0x00000050>; [all …]
|
/linux/drivers/bus/ |
H A D | omap_l3_smx.h | 14 #define L3_COMPONENT 0x000 15 #define L3_CORE 0x018 16 #define L3_AGENT_CONTROL 0x020 17 #define L3_AGENT_STATUS 0x028 18 #define L3_ERROR_LOG 0x058 23 #define L3_ERROR_LOG_ADDR 0x060 26 #define L3_SI_CONTROL 0x020 27 #define L3_SI_FLAG_STATUS_0 0x510 31 #define L3_STATUS_0_MPUIA_BRST (shift << 0) 95 #define L3_SI_FLAG_STATUS_1 0x530 [all …]
|
/linux/arch/xtensa/boot/dts/ |
H A D | virt.dts | 14 memory@0 { 16 reg = <0x00000000 0x80000000>; 21 #size-cells = <0>; 22 cpu@0 { 24 reg = <0>; 31 #clock-cells = <0>; 40 * two cells: second cell == 0: internal irq number 43 #address-cells = <0>; 53 #interrupt-cells = <0x1>; 55 bus-range = <0x0 0x3e>; [all …]
|
/linux/include/linux/mfd/wm831x/ |
H A D | regulator.h | 14 * R16462 (0x404E) - Current Sink 1 16 #define WM831X_CS1_ENA 0x8000 /* CS1_ENA */ 17 #define WM831X_CS1_ENA_MASK 0x8000 /* CS1_ENA */ 20 #define WM831X_CS1_DRIVE 0x4000 /* CS1_DRIVE */ 21 #define WM831X_CS1_DRIVE_MASK 0x4000 /* CS1_DRIVE */ 24 #define WM831X_CS1_SLPENA 0x1000 /* CS1_SLPENA */ 25 #define WM831X_CS1_SLPENA_MASK 0x1000 /* CS1_SLPENA */ 28 #define WM831X_CS1_OFF_RAMP_MASK 0x0C00 /* CS1_OFF_RAMP - [11:10] */ 31 #define WM831X_CS1_ON_RAMP_MASK 0x0300 /* CS1_ON_RAMP - [9:8] */ 34 #define WM831X_CS1_ISEL_MASK 0x003F /* CS1_ISEL - [5:0] */ [all …]
|
/linux/arch/mips/boot/dts/loongson/ |
H A D | loongson64v_4core_virtio.dts | 12 #address-cells = <0>; 22 ranges = <0 0x1fe00000 0 0x1fe00000 0x100000 23 0 0x3ff00000 0 0x3ff00000 0x100000 24 0xefd 0xfb000000 0xefd 0xfb000000 0x10000000>; 28 reg = <0 0x3ff01400 0x64>; 37 loongson,parent_int_map = <0x00000001>, /* int0 */ 38 <0xfffffffe>, /* int1 */ 39 <0x00000000>, /* int2 */ 40 <0x00000000>; /* int3 */ 46 reg = <0 0x1fe001e0 0x8>; [all …]
|
/linux/arch/arm/boot/dts/aspeed/ |
H A D | ibm-power9-dual.dtsi | 5 cfam@0,0 { 6 reg = <0 0>; 9 chip-id = <0>; 13 reg = <0x1000 0x400>; 18 reg = <0x1800 0x400>; 20 #size-cells = <0>; 22 cfam0_i2c0: i2c-bus@0 { 23 reg = <0>; 85 reg = <0x2400 0x400>; 87 #size-cells = <0>; [all …]
|
/linux/include/linux/mfd/madera/ |
H A D | registers.h | 14 #define MADERA_SOFTWARE_RESET 0x00 15 #define MADERA_HARDWARE_REVISION 0x01 16 #define MADERA_CTRL_IF_CFG_1 0x08 17 #define MADERA_CTRL_IF_CFG_2 0x09 18 #define MADERA_CTRL_IF_CFG_3 0x0A 19 #define MADERA_WRITE_SEQUENCER_CTRL_0 0x16 20 #define MADERA_WRITE_SEQUENCER_CTRL_1 0x17 21 #define MADERA_WRITE_SEQUENCER_CTRL_2 0x18 22 #define MADERA_TONE_GENERATOR_1 0x20 23 #define MADERA_TONE_GENERATOR_2 0x21 [all …]
|
/linux/arch/arm64/boot/dts/realtek/ |
H A D | rtd129x.dtsi | 8 /memreserve/ 0x0000000000000000 0x000000000001f000; 9 /memreserve/ 0x000000000001f000 0x00000000000e1000; 10 /memreserve/ 0x0000000001b00000 0x00000000004be000; 26 reg = <0x1f000 0x1000>; 30 reg = <0x1ffe000 0x4000>; 34 reg = <0x10100000 0xf00000>; 47 #clock-cells = <0>; 51 soc@0 { 55 ranges = <0x00000000 0x00000000 0x0001f000>, /* boot ROM */ 57 <0x80000000 0x80000000 0x80000000>; [all …]
|
/linux/Documentation/devicetree/bindings/dma/ |
H A D | mpc512x-dma.txt | 24 reg = <0x14000 0x1800>; 25 interrupts = <65 0x8>;
|
/linux/Documentation/devicetree/bindings/crypto/ |
H A D | aspeed,ast2600-acry.yaml | 46 reg = <0x1e6fa000 0x400>, <0x1e710000 0x1800>;
|
/linux/arch/arm/mach-omap2/ |
H A D | omap34xx.h | 17 #define L4_34XX_BASE 0x48000000 18 #define L4_WK_34XX_BASE 0x48300000 19 #define L4_PER_34XX_BASE 0x49000000 20 #define L4_EMU_34XX_BASE 0x54000000 21 #define L3_34XX_BASE 0x68000000 23 #define L4_WK_AM33XX_BASE 0x44C00000 25 #define OMAP3430_32KSYNCT_BASE 0x48320000 26 #define OMAP3430_CM_BASE 0x48004800 27 #define OMAP3430_PRM_BASE 0x48306800 28 #define OMAP343X_SMS_BASE 0x6C000000 [all …]
|
H A D | prm54xx.h | 24 #define OMAP54XX_PRM_BASE 0x4ae06000 31 #define OMAP54XX_PRM_OCP_SOCKET_INST 0x0000 32 #define OMAP54XX_PRM_CKGEN_INST 0x0100 33 #define OMAP54XX_PRM_MPU_INST 0x0300 34 #define OMAP54XX_PRM_DSP_INST 0x0400 35 #define OMAP54XX_PRM_ABE_INST 0x0500 36 #define OMAP54XX_PRM_COREAON_INST 0x0600 37 #define OMAP54XX_PRM_CORE_INST 0x0700 38 #define OMAP54XX_PRM_IVA_INST 0x1200 39 #define OMAP54XX_PRM_CAM_INST 0x1300 [all …]
|
H A D | prm7xx.h | 26 #define DRA7XX_PRM_BASE 0x4ae06000 33 #define DRA7XX_PRM_OCP_SOCKET_INST 0x0000 34 #define DRA7XX_PRM_CKGEN_INST 0x0100 35 #define DRA7XX_PRM_MPU_INST 0x0300 36 #define DRA7XX_PRM_DSP1_INST 0x0400 37 #define DRA7XX_PRM_IPU_INST 0x0500 38 #define DRA7XX_PRM_COREAON_INST 0x0628 39 #define DRA7XX_PRM_CORE_INST 0x0700 40 #define DRA7XX_PRM_IVA_INST 0x0f00 41 #define DRA7XX_PRM_CAM_INST 0x1000 [all …]
|
/linux/Documentation/devicetree/bindings/remoteproc/ |
H A D | ti,pru-rproc.yaml | 19 The K3 SoCs containing ICSSG v1.0 (eg: AM65x SR1.0) also have two Auxiliary 21 containing the revised ICSSG v1.1 (eg: J721E, AM65x SR2.0) have an extra two 46 - ti,am654-tx-pru # for Tx_PRUs in K3 AM65x SR2.0 SoCs 90 pattern: "^rtu@[0-9a-f]+$" 102 pattern: "^txpru@[0-9a-f]+" 106 pattern: "^pru@[0-9a-f]+$" 119 pruss_tm: target-module@300000 { /* 0x4a300000, ap 9 04.0 */ 123 ranges = <0x0 0x300000 0x80000>; 125 pruss: pruss@0 { 127 reg = <0x0 0x80000>; [all …]
|
/linux/drivers/accel/habanalabs/include/gaudi2/ |
H A D | gaudi2_fw_if.h | 11 #define GAUDI2_EVENT_QUEUE_MSIX_IDX 0 13 #define UBOOT_FW_OFFSET 0x100000 /* 1MB in SRAM */ 14 #define LINUX_FW_OFFSET 0x800000 /* 8BM in DDR */ 18 #define GAUDI2_SP_SRAM_BASE_ADDR 0x27FE0000 19 #define GAUDI2_MAILBOX_BASE_ADDR 0x27FE1800 26 #define GAUDI2_ARCPID_TX_MB_SIZE 0x1000 27 #define GAUDI2_ARCPID_RX_MB_SIZE 0x400 28 #define GAUDI2_ARM_TX_MB_SIZE 0x400 29 #define GAUDI2_ARM_RX_MB_SIZE 0x1800 31 #define GAUDI2_DCCM_BASE_ADDR 0x27020000 [all …]
|
/linux/Documentation/devicetree/bindings/i2c/ |
H A D | ibm,i2c-fsi.yaml | 29 const: 0 32 "^i2c-bus@[0-9a-f]+$": 56 reg = <0x1800 0x400>; 58 #size-cells = <0>; 60 i2c-bus@0 { 61 reg = <0>; 63 #size-cells = <0>; 69 #size-cells = <0>; 73 reg = <0x50>;
|