| /linux/arch/arm64/boot/dts/qcom/ |
| H A D | sc7280-herobrine-lte-sku.dtsi | 12 reg = <0x0 0x9c700000 0x0 0x200000>; 17 alloc-ranges = <0x0 0xa0000000 0x0 0x20000000>; 18 size = <0x0 0x4000>; 31 reg = <0 0x04080000 0 0x10000>, <0 0x04180000 0 0x48>; 41 iommus = <&apps_smmu 0x124 0x0>, <&apps_smmu 0x488 0x7>; 42 interconnects = <&mc_virt MASTER_LLCC 0 &mc_virt SLAVE_EBI1 0>; 51 qcom,halt-regs = <&tcsr_1 0x3000 0x5000 0x8000 0x13000>; 52 qcom,ext-regs = <&tcsr_2 0x10000 0x10004 &tcsr_1 0x6004 0x6008>; 53 qcom,qaccept-regs = <&tcsr_1 0x3030 0x3040 0x3020>; 60 reg = <0x0 0x9c900000 0x0 0x800000>;
|
| /linux/drivers/reset/ |
| H A D | reset-qcom-aoss.c | 30 [AOSS_CC_MSS_RESTART] = {0x10000}, 31 [AOSS_CC_CAMSS_RESTART] = {0x11000}, 32 [AOSS_CC_VENUS_RESTART] = {0x12000}, 33 [AOSS_CC_GPU_RESTART] = {0x13000}, 34 [AOSS_CC_DISPSS_RESTART] = {0x14000}, 35 [AOSS_CC_WCSS_RESTART] = {0x20000}, 36 [AOSS_CC_LPASS_RESTART] = {0x30000}, 59 return 0; in qcom_aoss_control_assert() 68 writel(0, data->base + map->reg); in qcom_aoss_control_deassert() 71 return 0; in qcom_aoss_control_deassert() [all …]
|
| /linux/arch/arm/mach-imx/ |
| H A D | mx2x.h | 16 #define MX2x_AIPI_BASE_ADDR 0x10000000 18 #define MX2x_DMA_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x01000) 19 #define MX2x_WDOG_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x02000) 20 #define MX2x_GPT1_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x03000) 21 #define MX2x_GPT2_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x04000) 22 #define MX2x_GPT3_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x05000) 23 #define MX2x_PWM_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x06000) 24 #define MX2x_RTC_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x07000) 25 #define MX2x_KPP_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x08000) 26 #define MX2x_OWIRE_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x09000) [all …]
|
| /linux/Documentation/devicetree/bindings/pci/ |
| H A D | ti-pci.txt | 74 ranges = <0x51000000 0x51000000 0x3000 75 0x0 0x20000000 0x10000000>; 78 reg = <0x51000000 0x2000>, <0x51002000 0x14c>, <0x1000 0x2000>; 80 interrupts = <0 232 0x4>, <0 233 0x4>; 84 ranges = <0x81000000 0 0 0x03000 0 0x00010000 85 0x82000000 0 0x20013000 0x13000 0 0xffed000>; 91 interrupt-map-mask = <0 0 0 7>; 92 interrupt-map = <0 0 0 1 &pcie_intc 1>, 93 <0 0 0 2 &pcie_intc 2>, 94 <0 0 0 3 &pcie_intc 3>, [all …]
|
| /linux/drivers/net/ethernet/marvell/octeontx2/af/ |
| H A D | rpm.h | 14 #define PCI_DEVID_CN10K_RPM 0xA060 15 #define PCI_SUBSYS_DEVID_CNF10KB_RPM 0xBC00 16 #define PCI_DEVID_CN10KB_RPM 0xA09F 19 #define RPMX_CMRX_CFG 0x00 20 #define RPMX_CMR_GLOBAL_CFG 0x08 24 #define RPMX_CMRX_RX_ID_MAP 0x80 25 #define RPMX_CMRX_SW_INT 0x180 26 #define RPMX_CMRX_SW_INT_W1S 0x188 27 #define RPMX_CMRX_SW_INT_ENA_W1S 0x198 28 #define RPMX_CMRX_LINK_CFG 0x1070 [all …]
|
| /linux/arch/powerpc/boot/dts/fsl/ |
| H A D | interlaken-lac-portals.dtsi | 34 #address-cells = <0x1>; 35 #size-cells = <0x1>; 38 lportal0: lac-portal@0 { 39 compatible = "fsl,interlaken-lac-portal-v1.0"; 40 reg = <0x0 0x1000>; 44 compatible = "fsl,interlaken-lac-portal-v1.0"; 45 reg = <0x1000 0x1000>; 49 compatible = "fsl,interlaken-lac-portal-v1.0"; 50 reg = <0x2000 0x1000>; 54 compatible = "fsl,interlaken-lac-portal-v1.0"; [all …]
|
| H A D | b4860si-post.dtsi | 37 /* controller at 0x200000 */ 64 dcsr-epu@0 { 79 reg = <0x13000 0x1000>; 96 reg = <0x108000 0x1000 0x109000 0x1000>; 101 reg = <0x110000 0x1000 0x111000 0x1000>; 106 reg = <0x118000 0x1000 0x119000 0x1000>; 113 reg = <0x38000 0x4000>, <0x100e000 0x1000>; 114 interrupts = <133 2 0 0>; 118 reg = <0x3c000 0x4000>, <0x100f000 0x1000>; 119 interrupts = <135 2 0 0>; [all …]
|
| H A D | p5020si-post.dtsi | 37 alloc-ranges = <0 0 0x10000 0>; 42 alloc-ranges = <0 0 0x10000 0>; 47 alloc-ranges = <0 0 0x10000 0>; 52 interrupts = <25 2 0 0>; 57 /* controller at 0x200000 */ 63 bus-range = <0x0 0xff>; 67 fsl,liodn-reg = <&guts 0x500>; /* PEX1LIODNR */ 68 pcie@0 { 69 reg = <0 0 0 0 0>; 75 interrupt-map-mask = <0xf800 0 0 7>; [all …]
|
| H A D | p5040si-post.dtsi | 37 alloc-ranges = <0 0 0x10000 0>; 42 alloc-ranges = <0 0 0x10000 0>; 47 alloc-ranges = <0 0 0x10000 0>; 52 interrupts = <25 2 0 0>; 57 /* controller at 0x200000 */ 63 bus-range = <0x0 0xff>; 67 pcie@0 { 68 reg = <0 0 0 0 0>; 74 interrupt-map-mask = <0xf800 0 0 7>; 76 /* IDSEL 0x0 */ [all …]
|
| H A D | p4080si-post.dtsi | 37 alloc-ranges = <0 0 0x10 0>; 42 alloc-ranges = <0 0 0x10 0>; 47 alloc-ranges = <0 0 0x10 0>; 52 interrupts = <25 2 0 0>; 57 /* controller at 0x200000 */ 63 bus-range = <0x0 0xff>; 67 fsl,liodn-reg = <&guts 0x500>; /* PEX1LIODNR */ 68 pcie@0 { 69 reg = <0 0 0 0 0>; 75 interrupt-map-mask = <0xf800 0 0 7>; [all …]
|
| /linux/drivers/net/ethernet/intel/ixgbevf/ |
| H A D | mbx.h | 11 #define IXGBE_VFMAILBOX 0x002FC 12 #define IXGBE_VFMBMEM 0x00200 15 #define IXGBE_VFMAILBOX_REQ 0x00000001 /* Request for PF Ready bit */ 16 #define IXGBE_VFMAILBOX_ACK 0x00000002 /* Ack PF message received */ 17 #define IXGBE_VFMAILBOX_VFU 0x00000004 /* VF owns the mailbox buffer */ 18 #define IXGBE_VFMAILBOX_PFU 0x00000008 /* PF owns the mailbox buffer */ 19 #define IXGBE_VFMAILBOX_PFSTS 0x00000010 /* PF wrote a message in the MB */ 20 #define IXGBE_VFMAILBOX_PFACK 0x00000020 /* PF ack the previous VF msg */ 21 #define IXGBE_VFMAILBOX_RSTI 0x00000040 /* PF has reset indication */ 22 #define IXGBE_VFMAILBOX_RSTD 0x00000080 /* PF has indicated reset done */ [all …]
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/bif/ |
| H A D | bif_3_0_d.h | 26 #define ixPB0_DFT_DEBUG_CTRL_REG0 0x1300C 27 #define ixPB0_DFT_JIT_INJ_REG0 0x13000 28 #define ixPB0_DFT_JIT_INJ_REG1 0x13004 29 #define ixPB0_DFT_JIT_INJ_REG2 0x13008 30 #define ixPB0_GLB_CTRL_REG0 0x10004 31 #define ixPB0_GLB_CTRL_REG1 0x10008 32 #define ixPB0_GLB_CTRL_REG2 0x1000C 33 #define ixPB0_GLB_CTRL_REG3 0x10010 34 #define ixPB0_GLB_CTRL_REG4 0x10014 35 #define ixPB0_GLB_CTRL_REG5 0x10018 [all …]
|
| /linux/drivers/infiniband/hw/hns/ |
| H A D | hns_roce_common.h | 53 } while (0) 108 #define ROCEE_VENDOR_ID_REG 0x0 109 #define ROCEE_VENDOR_PART_ID_REG 0x4 111 #define ROCEE_SYS_IMAGE_GUID_L_REG 0xC 112 #define ROCEE_SYS_IMAGE_GUID_H_REG 0x10 114 #define ROCEE_PORT_GID_L_0_REG 0x50 115 #define ROCEE_PORT_GID_ML_0_REG 0x54 116 #define ROCEE_PORT_GID_MH_0_REG 0x58 117 #define ROCEE_PORT_GID_H_0_REG 0x5C 119 #define ROCEE_BT_CMD_H_REG 0x204 [all …]
|
| /linux/arch/arm/boot/dts/broadcom/ |
| H A D | bcm6855.dtsi | 18 #size-cells = <0>; 20 CA7_0: cpu@0 { 23 reg = <0x0>; 31 reg = <0x1>; 39 reg = <0x2>; 71 #clock-cells = <0>; 77 #clock-cells = <0>; 85 #clock-cells = <0>; 99 ranges = <0 0x81000000 0x8000>; 106 reg = <0x1000 0x1000>, [all …]
|
| /linux/drivers/scsi/qla4xxx/ |
| H A D | ql4_nx.h | 13 #define PHAN_INITIALIZE_FAILED 0xffff 14 #define PHAN_INITIALIZE_COMPLETE 0xff01 17 #define PHAN_INITIALIZE_ACK 0xf00f 18 #define PHAN_PEG_RCV_INITIALIZED 0xff01 21 #define QLA82XX_CRB_BASE (QLA82XX_CAM_RAM(0x200)) 23 #define CRB_CMDPEG_STATE QLA82XX_REG(0x50) 24 #define CRB_RCVPEG_STATE QLA82XX_REG(0x13c) 25 #define CRB_DMA_SHIFT QLA82XX_REG(0xcc) 26 #define CRB_TEMP_STATE QLA82XX_REG(0x1b4) 31 #define qla82xx_get_temp_state(x) ((x) & 0xffff) [all …]
|
| /linux/arch/arm64/boot/dts/broadcom/bcmbca/ |
| H A D | bcm63158.dtsi | 19 #size-cells = <0>; 21 B53_0: cpu@0 { 24 reg = <0x0 0x0>; 32 reg = <0x0 0x1>; 40 reg = <0x0 0x2>; 48 reg = <0x0 0x3>; 81 #clock-cells = <0>; 87 #clock-cells = <0>; 95 #clock-cells = <0>; 109 ranges = <0x0 0x0 0x81000000 0x8000>; [all …]
|
| /linux/arch/arc/boot/dts/ |
| H A D | axs10x_mb.dtsi | 17 ranges = <0x00000000 0x0 0xe0000000 0x10000000>; 23 reg = <0x11220 0x4>; 28 reg = <0x100a0 0x10>; 30 #clock-cells = <0>; 37 #clock-cells = <0>; 43 #clock-cells = <0>; 49 #clock-cells = <0>; 62 #clock-cells = <0>; 68 reg = <0x10080 0x10>, <0x110 0x10>; 69 #clock-cells = <0>; [all …]
|
| /linux/arch/x86/platform/ce4100/ |
| H A D | falconfalls.dts | 16 #size-cells = <0>; 18 cpu@0 { 21 reg = <0>; 26 soc@0 { 36 reg = <0xfec00000 0x1000>; 41 reg = <0xfed00000 0x200>; 46 reg = <0xfee00000 0x1000>; 54 bus-range = <0 0>; 55 ranges = <0x2000000 0 0xbffff000 0xbffff000 0 0x1000 56 0x2000000 0 0xdffe0000 0xdffe0000 0 0x1000 [all …]
|
| /linux/drivers/scsi/qla2xxx/ |
| H A D | qla_nx.h | 15 #define PHAN_INITIALIZE_FAILED 0xffff 16 #define PHAN_INITIALIZE_COMPLETE 0xff01 19 #define PHAN_INITIALIZE_ACK 0xf00f 20 #define PHAN_PEG_RCV_INITIALIZED 0xff01 23 #define QLA82XX_CRB_BASE QLA82XX_CAM_RAM(0x200) 26 #define CRB_CMDPEG_STATE QLA82XX_REG(0x50) 27 #define CRB_RCVPEG_STATE QLA82XX_REG(0x13c) 28 #define BOOT_LOADER_DIMM_STATUS QLA82XX_REG(0x54) 29 #define CRB_DMA_SHIFT QLA82XX_REG(0xcc) 30 #define CRB_TEMP_STATE QLA82XX_REG(0x1b4) [all …]
|
| /linux/Documentation/devicetree/bindings/powerpc/fsl/ |
| H A D | interlaken-lac.txt | 31 There is a full register set at 0x0000-0x0FFF (also known as the "hypervisor" 32 version), and a subset at 0x1000-0x1FFF. The former is a superset of the 45 IP Block Revision Register (IPBRR0) at offset 0x0BF8. 51 0x02000100 T4240 78 reg = <0x229000 0x1000>; 84 reg = <0x228000 0x1000>; 136 Register (IPBRR0), at offset 0x0BF8, and Y is the Minor version 161 #address-cells = <0x1>; 162 #size-cells = <0x1>; 164 ranges = <0x0 0xf 0xf4400000 0x20000>; [all …]
|
| /linux/drivers/net/ethernet/wangxun/txgbe/ |
| H A D | txgbe_type.h | 13 #define TXGBE_DEV_ID_SP1000 0x1001 14 #define TXGBE_DEV_ID_WX1820 0x2001 15 #define TXGBE_DEV_ID_AML5010 0x5010 16 #define TXGBE_DEV_ID_AML5110 0x5110 17 #define TXGBE_DEV_ID_AML5025 0x5025 18 #define TXGBE_DEV_ID_AML5125 0x5125 19 #define TXGBE_DEV_ID_AML5040 0x5040 20 #define TXGBE_DEV_ID_AML5140 0x5140 24 #define TXGBE_ID_SP1000_SFP 0x0000 25 #define TXGBE_ID_WX1820_SFP 0x2000 [all …]
|
| /linux/drivers/net/ethernet/qlogic/netxen/ |
| H A D | netxen_nic_hdr.h | 21 NETXEN_HW_H0_CH_HUB_ADR = 0x05, 22 NETXEN_HW_H1_CH_HUB_ADR = 0x0E, 23 NETXEN_HW_H2_CH_HUB_ADR = 0x03, 24 NETXEN_HW_H3_CH_HUB_ADR = 0x01, 25 NETXEN_HW_H4_CH_HUB_ADR = 0x06, 26 NETXEN_HW_H5_CH_HUB_ADR = 0x07, 27 NETXEN_HW_H6_CH_HUB_ADR = 0x08 30 /* Hub 0 */ 32 NETXEN_HW_MN_CRB_AGT_ADR = 0x15, 33 NETXEN_HW_MS_CRB_AGT_ADR = 0x25 [all …]
|
| /linux/drivers/gpu/drm/lima/ |
| H A D | lima_device.c | 52 LIMA_IP_DESC(pmu, false, false, 0x02000, 0x02000, pmu, "pmu"), 53 LIMA_IP_DESC(l2_cache0, true, true, 0x01000, 0x10000, l2_cache, NULL), 54 LIMA_IP_DESC(l2_cache1, false, true, -1, 0x01000, l2_cache, NULL), 55 LIMA_IP_DESC(l2_cache2, false, false, -1, 0x11000, l2_cache, NULL), 56 LIMA_IP_DESC(gp, true, true, 0x00000, 0x00000, gp, "gp"), 57 LIMA_IP_DESC(pp0, true, true, 0x08000, 0x08000, pp, "pp0"), 58 LIMA_IP_DESC(pp1, false, false, 0x0A000, 0x0A000, pp, "pp1"), 59 LIMA_IP_DESC(pp2, false, false, 0x0C000, 0x0C000, pp, "pp2"), 60 LIMA_IP_DESC(pp3, false, false, 0x0E000, 0x0E000, pp, "pp3"), 61 LIMA_IP_DESC(pp4, false, false, -1, 0x28000, pp, "pp4"), [all …]
|
| /linux/drivers/gpu/drm/msm/disp/mdp5/ |
| H A D | mdp5_cfg.c | 22 0, 35 .base = { 0x00500, 0x00600, 0x00700, 0x00800, 0x00900 }, 36 .flush_hw_mask = 0x0003ffff, 40 .base = { 0x01100, 0x01500, 0x01900 }, 45 0, 49 .base = { 0x01d00, 0x02100, 0x02500 }, 53 0, 57 .base = { 0x02900, 0x02d00 }, 60 0, 64 .base = { 0x03100, 0x03500, 0x03900, 0x03d00, 0x04100 }, [all …]
|
| /linux/arch/arm/boot/dts/ti/omap/ |
| H A D | dra7.dtsi | 60 reg = <0x0 0x48211000 0x0 0x1000>, 61 <0x0 0x48212000 0x0 0x2000>, 62 <0x0 0x48214000 0x0 0x2000>, 63 <0x0 0x48216000 0x0 0x2000>; 72 reg = <0x0 0x48281000 0x0 0x1000>; 78 #size-cells = <0>; 80 cpu0: cpu@0 { 83 reg = <0>; 108 opp-supported-hw = <0xFF 0x01>; 118 opp-supported-hw = <0xFF 0x02>; [all …]
|