| /linux/arch/arm/mach-orion5x/ | 
| H A D | bridge-regs.h | 9 #define CPU_CONF		(ORION5X_BRIDGE_VIRT_BASE + 0x100)11 #define CPU_CTRL		(ORION5X_BRIDGE_VIRT_BASE + 0x104)
 13 #define RSTOUTn_MASK		(ORION5X_BRIDGE_VIRT_BASE + 0x108)
 14 #define RSTOUTn_MASK_PHYS	(ORION5X_BRIDGE_PHYS_BASE + 0x108)
 16 #define CPU_SOFT_RESET		(ORION5X_BRIDGE_VIRT_BASE + 0x10c)
 18 #define BRIDGE_CAUSE		(ORION5X_BRIDGE_VIRT_BASE + 0x110)
 20 #define POWER_MNG_CTRL_REG	(ORION5X_BRIDGE_VIRT_BASE + 0x11C)
 22 #define BRIDGE_INT_TIMER1_CLR	(~0x0004)
 24 #define MAIN_IRQ_CAUSE		(ORION5X_BRIDGE_VIRT_BASE + 0x200)
 26 #define MAIN_IRQ_MASK		(ORION5X_BRIDGE_VIRT_BASE + 0x204)
 [all …]
 
 | 
| /linux/drivers/clk/imx/ | 
| H A D | clk-imx8ulp.c | 64 	0xa8, 0xac, 0xc8, 0xcc, 0xd0,65 	0xd4, 0xd8, 0xdc, 0xe0, 0xe4,
 66 	0xe8, 0xec, 0xf0
 70 	0x4, 0x8, 0xc, 0x10, 0x14,
 71 	0x18, 0x1c, 0x20, 0x24, 0x34,
 72 	0x38, 0x3c, 0x40, 0x44, 0x48,
 73 	0x4c, 0x54
 77 	0xa0, 0xa4, 0xa8, 0xac, 0xb0,
 78 	0xb4, 0xbc, 0xc0, 0xc8, 0xcc,
 79 	0xd0, 0xf0, 0xf4, 0xf8
 [all …]
 
 | 
| /linux/arch/mips/include/asm/ | 
| H A D | hpet.h | 9 #define HPET_ID			0x00010 #define HPET_PERIOD		0x004
 11 #define HPET_CFG		0x010
 12 #define HPET_STATUS		0x020
 13 #define HPET_COUNTER	0x0f0
 15 #define HPET_Tn_CFG(n)		(0x100 + 0x20 * n)
 16 #define HPET_Tn_CMP(n)		(0x108 + 0x20 * n)
 17 #define HPET_Tn_ROUTE(n)	(0x110 + 0x20 * n)
 19 #define HPET_T0_IRS		0x001
 20 #define HPET_T1_IRS		0x002
 [all …]
 
 | 
| /linux/arch/arm/mach-omap2/ | 
| H A D | omap-secure.h | 16 #define  API_HAL_RET_VALUE_NS2S_CONVERSION_ERROR	0xFFFFFFFE17 #define  API_HAL_RET_VALUE_SERVICE_UNKNWON		0xFFFFFFFF
 20 #define  API_HAL_RET_VALUE_OK		0x00
 21 #define  API_HAL_RET_VALUE_FAIL		0x01
 24 #define FLAG_START_CRITICAL		0x4
 25 #define FLAG_IRQFIQ_MASK		0x3
 26 #define FLAG_IRQ_ENABLE			0x2
 27 #define FLAG_FIQ_ENABLE			0x1
 28 #define NO_FLAG				0x0
 33 #define OMAP3_SAVE_SECURE_RAM_SZ	0x803F
 [all …]
 
 | 
| /linux/drivers/media/i2c/cx25840/ | 
| H A D | cx25840-audio.c | 39 			 * VID_PLL Integer = 0x0f, VID_PLL Post Divider = 0x04  in cx25840_set_audclk_freq()40 			 * AUX_PLL Integer = 0x06, AUX PLL Post Divider = 0x10  in cx25840_set_audclk_freq()
 42 			cx25840_write4(client, 0x108, 0x1006040f);  in cx25840_set_audclk_freq()
 45 			 * VID_PLL Fraction (register 0x10c) = 0x2be2fe  in cx25840_set_audclk_freq()
 46 			 * 28636360 * 0xf.15f17f0/4 = 108 MHz  in cx25840_set_audclk_freq()
 51 			 * AUX_PLL Fraction = 0x1bb39ee  in cx25840_set_audclk_freq()
 52 			 * 28636363 * 0x6.dd9cf70/0x10 = 32000 * 384  in cx25840_set_audclk_freq()
 57 			cx25840_write4(client, 0x110, 0x01bb39ee);  in cx25840_set_audclk_freq()
 61 			 * SA_MCLK_DIV = 0x10 = 384/384 * AUX_PLL post dvivider  in cx25840_set_audclk_freq()
 63 			cx25840_write(client, 0x127, 0x50);  in cx25840_set_audclk_freq()
 [all …]
 
 | 
| /linux/arch/x86/include/asm/ | 
| H A D | hpet.h | 11 #define HPET_ID			0x00012 #define HPET_PERIOD		0x004
 13 #define HPET_CFG		0x010
 14 #define HPET_STATUS		0x020
 15 #define HPET_COUNTER		0x0f0
 17 #define HPET_Tn_CFG(n)		(0x100 + 0x20 * n)
 18 #define HPET_Tn_CMP(n)		(0x108 + 0x20 * n)
 19 #define HPET_Tn_ROUTE(n)	(0x110 + 0x20 * n)
 21 #define HPET_T0_CFG		0x100
 22 #define HPET_T0_CMP		0x108
 [all …]
 
 | 
| /linux/drivers/phy/qualcomm/ | 
| H A D | phy-qcom-qmp-pcie-qhp.h | 10 #define PCIE_GEN3_QHP_COM_SSC_EN_CENTER			0x1411 #define PCIE_GEN3_QHP_COM_SSC_PER1			0x20
 12 #define PCIE_GEN3_QHP_COM_SSC_PER2			0x24
 13 #define PCIE_GEN3_QHP_COM_SSC_STEP_SIZE1		0x28
 14 #define PCIE_GEN3_QHP_COM_SSC_STEP_SIZE2		0x2c
 15 #define PCIE_GEN3_QHP_COM_SSC_STEP_SIZE1_MODE1		0x34
 16 #define PCIE_GEN3_QHP_COM_SSC_STEP_SIZE2_MODE1		0x38
 17 #define PCIE_GEN3_QHP_COM_BIAS_EN_CKBUFLR_EN		0x54
 18 #define PCIE_GEN3_QHP_COM_CLK_ENABLE1			0x58
 19 #define PCIE_GEN3_QHP_COM_LOCK_CMP1_MODE0		0x6c
 [all …]
 
 | 
| H A D | phy-qcom-qmp-qserdes-txrx.h | 10 #define QSERDES_TX_BIST_MODE_LANENO			0x00011 #define QSERDES_TX_BIST_INVERT				0x004
 12 #define QSERDES_TX_CLKBUF_ENABLE			0x008
 13 #define QSERDES_TX_CMN_CONTROL_ONE			0x00c
 14 #define QSERDES_TX_CMN_CONTROL_TWO			0x010
 15 #define QSERDES_TX_CMN_CONTROL_THREE			0x014
 16 #define QSERDES_TX_TX_EMP_POST1_LVL			0x018
 17 #define QSERDES_TX_TX_POST2_EMPH			0x01c
 18 #define QSERDES_TX_TX_BOOST_LVL_UP_DN			0x020
 19 #define QSERDES_TX_HP_PD_ENABLES			0x024
 [all …]
 
 | 
| H A D | phy-qcom-qmp-qserdes-txrx-v4.h | 10 #define QSERDES_V4_TX_BIST_MODE_LANENO			0x00011 #define QSERDES_V4_TX_BIST_INVERT			0x004
 12 #define QSERDES_V4_TX_CLKBUF_ENABLE			0x008
 13 #define QSERDES_V4_TX_TX_EMP_POST1_LVL			0x00c
 14 #define QSERDES_V4_TX_TX_IDLE_LVL_LARGE_AMP		0x010
 15 #define QSERDES_V4_TX_TX_DRV_LVL			0x014
 16 #define QSERDES_V4_TX_TX_DRV_LVL_OFFSET			0x018
 17 #define QSERDES_V4_TX_RESET_TSYNC_EN			0x01c
 18 #define QSERDES_V4_TX_PRE_STALL_LDO_BOOST_EN		0x020
 19 #define QSERDES_V4_TX_TX_BAND				0x024
 [all …]
 
 | 
| H A D | phy-qcom-qmp-qserdes-txrx-v5.h | 11 #define QSERDES_V5_TX_BIST_MODE_LANENO			0x00012 #define QSERDES_V5_TX_BIST_INVERT			0x004
 13 #define QSERDES_V5_TX_CLKBUF_ENABLE			0x008
 14 #define QSERDES_V5_TX_TX_EMP_POST1_LVL			0x00c
 15 #define QSERDES_V5_TX_TX_IDLE_LVL_LARGE_AMP		0x010
 16 #define QSERDES_V5_TX_TX_DRV_LVL			0x014
 17 #define QSERDES_V5_TX_TX_DRV_LVL_OFFSET			0x018
 18 #define QSERDES_V5_TX_RESET_TSYNC_EN			0x01c
 19 #define QSERDES_V5_TX_PRE_STALL_LDO_BOOST_EN		0x020
 20 #define QSERDES_V5_TX_TX_BAND				0x024
 [all …]
 
 | 
| H A D | phy-qcom-qmp-pcs-pcie-v6_20.h | 10 #define QPHY_PCIE_V6_20_PCS_POWER_STATE_CONFIG2		0x00c11 #define QPHY_PCIE_V6_20_PCS_TX_RX_CONFIG		0x018
 12 #define QPHY_PCIE_V6_20_PCS_ENDPOINT_REFCLK_DRIVE	0x01c
 13 #define QPHY_PCIE_V6_20_PCS_OSC_DTCT_ATCIONS		0x090
 14 #define QPHY_PCIE_V6_20_PCS_EQ_CONFIG1			0x0a0
 15 #define QPHY_PCIE_V6_20_PCS_G3_RXEQEVAL_TIME		0x0f0
 16 #define QPHY_PCIE_V6_20_PCS_G4_RXEQEVAL_TIME		0x0f4
 17 #define QPHY_PCIE_V6_20_PCS_EQ_CONFIG5			0x108
 18 #define QPHY_PCIE_V6_20_PCS_G4_PRE_GAIN			0x15c
 19 #define QPHY_PCIE_V6_20_PCS_RX_MARGINING_CONFIG1	0x17c
 [all …]
 
 | 
| H A D | phy-qcom-qmp-pcs-pcie-v5_20.h | 10 #define QPHY_V5_20_PCS_PCIE_POWER_STATE_CONFIG2		0x00c11 #define QPHY_V5_20_PCS_PCIE_ENDPOINT_REFCLK_DRIVE	0x01c
 12 #define QPHY_V5_20_PCS_PCIE_OSC_DTCT_MODE2_CONFIG5	0x084
 13 #define QPHY_V5_20_PCS_PCIE_OSC_DTCT_ACTIONS		0x090
 14 #define QPHY_V5_20_PCS_PCIE_EQ_CONFIG1			0x0a0
 15 #define QPHY_V5_20_PCS_PCIE_PRESET_P10_POST		0x0e0
 16 #define QPHY_PCIE_V5_20_PCS_G3_RXEQEVAL_TIME		0x0f0
 17 #define QPHY_PCIE_V5_20_PCS_G4_RXEQEVAL_TIME		0x0f4
 18 #define QPHY_V5_20_PCS_PCIE_G4_EQ_CONFIG2		0x0fc
 19 #define QPHY_V5_20_PCS_PCIE_G4_EQ_CONFIG5		0x108
 [all …]
 
 | 
| /linux/drivers/clk/renesas/ | 
| H A D | clk-sh73a0.c | 23 #define CPG_FRQCRA	0x0024 #define CPG_FRQCRB	0x04
 25 #define CPG_SD0CKCR	0x74
 26 #define CPG_SD1CKCR	0x78
 27 #define CPG_SD2CKCR	0x7c
 28 #define CPG_PLLECR	0xd0
 29 #define CPG_PLL0CR	0xd8
 30 #define CPG_PLL1CR	0x28
 31 #define CPG_PLL2CR	0x2c
 32 #define CPG_PLL3CR	0xdc
 [all …]
 
 | 
| /linux/drivers/clk/hisilicon/ | 
| H A D | clk-hi3660.c | 14 	{ HI3660_CLKIN_SYS, "clkin_sys", NULL, 0, 19200000, },15 	{ HI3660_CLKIN_REF, "clkin_ref", NULL, 0, 32764, },
 16 	{ HI3660_CLK_FLL_SRC, "clk_fll_src", NULL, 0, 128000000, },
 17 	{ HI3660_CLK_PPLL0, "clk_ppll0", NULL, 0, 1600000000, },
 18 	{ HI3660_CLK_PPLL1, "clk_ppll1", NULL, 0, 1866000000, },
 19 	{ HI3660_CLK_PPLL2, "clk_ppll2", NULL, 0, 2880000000UL, },
 20 	{ HI3660_CLK_PPLL3, "clk_ppll3", NULL, 0, 1290000000, },
 21 	{ HI3660_CLK_SCPLL, "clk_scpll", NULL, 0, 245760000, },
 22 	{ HI3660_PCLK, "pclk", NULL, 0, 20000000, },
 23 	{ HI3660_CLK_UART0_DBG, "clk_uart0_dbg", NULL, 0, 19200000, },
 [all …]
 
 | 
| H A D | clk-hi3620.c | 66 	{ HI3620_OSC32K,   "osc32k",   NULL, 0, 32768, },67 	{ HI3620_OSC26M,   "osc26m",   NULL, 0, 26000000, },
 68 	{ HI3620_PCLK,     "pclk",     NULL, 0, 26000000, },
 69 	{ HI3620_PLL_ARM0, "armpll0",  NULL, 0, 1600000000, },
 70 	{ HI3620_PLL_ARM1, "armpll1",  NULL, 0, 1600000000, },
 71 	{ HI3620_PLL_PERI, "armpll2",  NULL, 0, 1440000000, },
 72 	{ HI3620_PLL_USB,  "armpll3",  NULL, 0, 1440000000, },
 73 	{ HI3620_PLL_HDMI, "armpll4",  NULL, 0, 1188000000, },
 74 	{ HI3620_PLL_GPU,  "armpll5",  NULL, 0, 1300000000, },
 79 	{ HI3620_RCLK_TCXO,   "rclk_tcxo",   "osc26m",   1, 4,  0, },
 [all …]
 
 | 
| /linux/drivers/clk/mediatek/ | 
| H A D | clk-mt7988-topckgen.c | 107 	MUX_GATE_CLR_SET_UPD(CLK_TOP_NETSYS_SEL, "netsys_sel", netsys_parents, 0x000, 0x004, 0x008,108 			     0, 2, 7, 0x1c0, 0),
 109 	MUX_GATE_CLR_SET_UPD(CLK_TOP_NETSYS_500M_SEL, "netsys_500m_sel", netsys_500m_parents, 0x000,
 110 			     0x004, 0x008, 8, 2, 15, 0x1C0, 1),
 111 	MUX_GATE_CLR_SET_UPD(CLK_TOP_NETSYS_2X_SEL, "netsys_2x_sel", netsys_2x_parents, 0x000,
 112 			     0x004, 0x008, 16, 2, 23, 0x1C0, 2),
 113 	MUX_GATE_CLR_SET_UPD(CLK_TOP_NETSYS_GSW_SEL, "netsys_gsw_sel", netsys_gsw_parents, 0x000,
 114 			     0x004, 0x008, 24, 2, 31, 0x1C0, 3),
 116 	MUX_GATE_CLR_SET_UPD(CLK_TOP_ETH_GMII_SEL, "eth_gmii_sel", eth_gmii_parents, 0x010, 0x014,
 117 			     0x018, 0, 1, 7, 0x1C0, 4),
 [all …]
 
 | 
| /linux/drivers/media/platform/amphion/ | 
| H A D | vpu_imx8q.c | 20 #define IMX8Q_CSR_CM0Px_ADDR_OFFSET			0x0000000021 #define IMX8Q_CSR_CM0Px_CPUWAIT				0x00000004
 27 #define VPU_DISABLE_BITS			0x7
 29 #define VPU_ENCODER_MASK			0x1
 30 #define VPU_DECODER_MASK			0x3UL
 31 #define VPU_DECODER_H264_MASK			0x2UL
 32 #define VPU_DECODER_HEVC_MASK			0x1UL
 46 	vpu_writel(vpu, offset + MFD_BLK_CTRL_MFD_SYS_CLOCK_ENABLE_SET, 0x1f);  in vpu_imx8q_setup_dec()
 47 	vpu_writel(vpu, offset + MFD_BLK_CTRL_MFD_SYS_RESET_SET, 0xffffffff);  in vpu_imx8q_setup_dec()
 49 	return 0;  in vpu_imx8q_setup_dec()
 [all …]
 
 | 
| /linux/arch/arm/mach-s3c/ | 
| H A D | regs-sys-s3c64xx.h | 16 #define S3C64XX_AHB_CON0		S3C_SYSREG(0x100)17 #define S3C64XX_AHB_CON1		S3C_SYSREG(0x104)
 18 #define S3C64XX_AHB_CON2		S3C_SYSREG(0x108)
 20 #define S3C64XX_SDMA_SEL		S3C_SYSREG(0x110)
 22 #define S3C64XX_OTHERS			S3C_SYSREG(0x900)
 
 | 
| /linux/tools/perf/pmu-events/arch/arm64/ampere/emag/ | 
| H A D | pipeline.json | 4         "EventCode": "0x108",10         "EventCode": "0x109",
 16         "EventCode": "0x10a",
 22         "EventCode": "0x10b",
 28         "EventCode": "0x10c",
 34         "EventCode": "0x10d",
 40         "EventCode": "0x10e",
 46         "EventCode": "0x10f",
 
 | 
| /linux/drivers/mmc/host/ | 
| H A D | sdhci_f_sdh30.h | 11 #define F_SDH30_AHB_CONFIG      0x10018 #define  F_SDH30_AHB_INCR_4     BIT(0)
 20 #define F_SDH30_TUNING_SETTING  0x108
 23 #define F_SDH30_IO_CONTROL2     0x114
 27 #define F_SDH30_ESD_CONTROL     0x124
 32 #define F_SDH30_TEST		0x158
 
 | 
| /linux/drivers/tty/serial/8250/ | 
| H A D | 8250_exar_st16c554.c | 16 	SERIAL8250_PORT(0x100, 5),17 	SERIAL8250_PORT(0x108, 5),
 18 	SERIAL8250_PORT(0x110, 5),
 19 	SERIAL8250_PORT(0x118, 5),
 
 | 
| H A D | 8250_boca.c | 13 	SERIAL8250_PORT(0x100, 12),14 	SERIAL8250_PORT(0x108, 12),
 15 	SERIAL8250_PORT(0x110, 12),
 16 	SERIAL8250_PORT(0x118, 12),
 17 	SERIAL8250_PORT(0x120, 12),
 18 	SERIAL8250_PORT(0x128, 12),
 19 	SERIAL8250_PORT(0x130, 12),
 20 	SERIAL8250_PORT(0x138, 12),
 21 	SERIAL8250_PORT(0x140, 12),
 22 	SERIAL8250_PORT(0x148, 12),
 [all …]
 
 | 
| /linux/arch/arm/boot/dts/ti/omap/ | 
| H A D | omap4-mcpdm.dtsi | 12 		/* 0x4a100106 abe_pdm_ul_data.abe_pdm_ul_data ag25 */13 		OMAP4_IOPAD(0x106, PIN_INPUT_PULLDOWN | MUX_MODE0)
 15 		/* 0x4a100108 abe_pdm_dl_data.abe_pdm_dl_data af25 */
 16 		OMAP4_IOPAD(0x108, PIN_INPUT_PULLDOWN | MUX_MODE0)
 18 		/* 0x4a10010a abe_pdm_frame.abe_pdm_frame ae25 */
 19 		OMAP4_IOPAD(0x10a, PIN_INPUT_PULLUP   | MUX_MODE0)
 21 		/* 0x4a10010c abe_pdm_lb_clk.abe_pdm_lb_clk af26 */
 22 		OMAP4_IOPAD(0x10c, PIN_INPUT_PULLDOWN | MUX_MODE0)
 24 		/* 0x4a10010e abe_clks.abe_clks ah26 */
 25 		OMAP4_IOPAD(0x10e, PIN_INPUT_PULLDOWN | MUX_MODE0)
 [all …]
 
 | 
| /linux/include/linux/ | 
| H A D | atmel_pdc.h | 15 #define ATMEL_PDC_RPR		0x100	/* Receive Pointer Register */16 #define ATMEL_PDC_RCR		0x104	/* Receive Counter Register */
 17 #define ATMEL_PDC_TPR		0x108	/* Transmit Pointer Register */
 18 #define ATMEL_PDC_TCR		0x10c	/* Transmit Counter Register */
 19 #define ATMEL_PDC_RNPR		0x110	/* Receive Next Pointer Register */
 20 #define ATMEL_PDC_RNCR		0x114	/* Receive Next Counter Register */
 21 #define ATMEL_PDC_TNPR		0x118	/* Transmit Next Pointer Register */
 22 #define ATMEL_PDC_TNCR		0x11c	/* Transmit Next Counter Register */
 24 #define ATMEL_PDC_PTCR		0x120	/* Transfer Control Register */
 25 #define		ATMEL_PDC_RXTEN		(1 << 0)	/* Receiver Transfer Enable */
 [all …]
 
 | 
| /linux/arch/arm/boot/dts/nxp/vf/ | 
| H A D | vf610-pinfunc.h | 14 #define ALT0	0x015 #define ALT1	0x1
 16 #define ALT2	0x2
 17 #define ALT3	0x3
 18 #define ALT4	0x4
 19 #define ALT5	0x5
 20 #define ALT6	0x6
 21 #define ALT7	0x7
 24 #define VF610_PAD_PTA6__GPIO_0			0x000 0x000 ALT0 0x0
 25 #define VF610_PAD_PTA6__RMII_CLKOUT		0x000 0x000 ALT1 0x0
 [all …]
 
 |