Home
last modified time | relevance | path

Searched +full:0 +full:x0acb6000 (Results 1 – 10 of 10) sorted by relevance

/freebsd/sys/contrib/device-tree/Bindings/media/
H A Dqcom,sdm670-camss.yaml107 port@0:
205 reg = <0 0x0acb3000 0 0x1000>,
206 <0 0x0acba000 0 0x1000>,
207 <0 0x0acc8000 0 0x1000>,
208 <0 0x0ac65000 0 0x1000>,
209 <0 0x0ac66000 0 0x1000>,
210 <0 0x0ac67000 0 0x1000>,
211 <0 0x0acaf000 0 0x4000>,
212 <0 0x0acb6000 0 0x4000>,
213 <0 0x0acc4000 0 0x4000>;
[all …]
H A Dqcom,x1e80100-camss.yaml121 vdd-csiphy-0p8-supply:
136 "^port@[0-3]$":
174 - vdd-csiphy-0p8-supply
196 reg = <0 0x0acb7000 0 0x2000>,
197 <0 0x0acb9000 0 0x2000>,
198 <0 0x0acbb000 0 0x2000>,
199 <0 0x0acc6000 0 0x1000>,
200 <0 0x0acca000 0 0x1000>,
201 <0 0x0acb6000 0 0x1000>,
202 <0 0x0ace4000 0 0x1000>,
[all …]
H A Dqcom,sc7280-camss.yaml141 port@0:
145 Input port for receiving CSI data on CSIPHY 0.
270 reg = <0x0 0x0acb3000 0x0 0x1000>,
271 <0x0 0x0acba000 0x0 0x1000>,
272 <0x0 0x0acc1000 0x0 0x1000>,
273 <0x0 0x0acc8000 0x0 0x1000>,
274 <0x0 0x0accf000 0x0 0x1000>,
275 <0x0 0x0ace0000 0x0 0x2000>,
276 <0x0 0x0ace2000 0x0 0x2000>,
277 <0x0 0x0ace4000 0x0 0x2000>,
[all …]
H A Dqcom,sc8280xp-camss.yaml127 port@0:
306 reg = <0 0x0ac5a000 0 0x2000>,
307 <0 0x0ac5c000 0 0x2000>,
308 <0 0x0ac65000 0 0x2000>,
309 <0 0x0ac67000 0 0x2000>,
310 <0 0x0acaf000 0 0x4000>,
311 <0 0x0acb3000 0 0x1000>,
312 <0 0x0acb6000 0 0x4000>,
313 <0 0x0acba000 0 0x1000>,
314 <0 0x0acbd000 0 0x4000>,
[all …]
H A Dqcom,sm8550-camss.yaml150 port@0:
409 reg = <0 0x0acb7000 0 0xd00>,
410 <0 0x0acb9000 0 0xd00>,
411 <0 0x0acbb000 0 0xd00>,
412 <0 0x0acca000 0 0xa00>,
413 <0 0x0acce000 0 0xa00>,
414 <0 0x0acb6000 0 0x1000>,
415 <0 0x0ace4000 0 0x2000>,
416 <0 0x0ace6000 0 0x2000>,
417 <0 0x0ace8000 0 0x2000>,
[all …]
/freebsd/sys/contrib/device-tree/src/arm64/qcom/
H A Dsdm670.dtsi37 #clock-cells = <0>;
43 #clock-cells = <0>;
50 #size-cells = <0>;
52 cpu0: cpu@0 {
55 reg = <0x0 0x0>;
59 qcom,freq-domain = <&cpufreq_hw 0>;
82 reg = <0x0 0x100>;
86 qcom,freq-domain = <&cpufreq_hw 0>;
104 reg = <0x0 0x200>;
108 qcom,freq-domain = <&cpufreq_hw 0>;
[all …]
H A Dsdm845.dtsi79 #clock-cells = <0>;
86 #clock-cells = <0>;
93 #size-cells = <0>;
95 cpu0: cpu@0 {
98 reg = <0x0 0x0>;
99 clocks = <&cpufreq_hw 0>;
103 qcom,freq-domain = <&cpufreq_hw 0>;
127 reg = <0x0 0x100>;
128 clocks = <&cpufreq_hw 0>;
132 qcom,freq-domain = <&cpufreq_hw 0>;
[all …]
H A Dsc8280xp.dtsi33 #clock-cells = <0>;
38 #clock-cells = <0>;
45 #size-cells = <0>;
47 cpu0: cpu@0 {
50 reg = <0x0 0x0>;
51 clocks = <&cpufreq_hw 0>;
58 qcom,freq-domain = <&cpufreq_hw 0>;
78 reg = <0x0 0x100>;
79 clocks = <&cpufreq_hw 0>;
86 qcom,freq-domain = <&cpufreq_hw 0>;
[all …]
H A Dsm8550.dtsi40 #clock-cells = <0>;
45 #clock-cells = <0>;
49 #clock-cells = <0>;
57 #clock-cells = <0>;
67 #size-cells = <0>;
69 cpu0: cpu@0 {
72 reg = <0 0>;
73 clocks = <&cpufreq_hw 0>;
78 qcom,freq-domain = <&cpufreq_hw 0>;
98 reg = <0 0x100>;
[all …]
H A Dsc7280.dtsi83 #clock-cells = <0>;
89 #clock-cells = <0>;
100 reg = <0x0 0x004cd000 0x0 0x1000>;
104 reg = <0x0 0x80000000 0x0 0x600000>;
109 reg = <0x0 0x80600000 0x0 0x200000>;
114 reg = <0x0 0x80800000 0x0 0x60000>;
119 reg = <0x0 0x80860000 0x0 0x20000>;
125 reg = <0x0 0x80884000 0x0 0x10000>;
130 reg = <0x0 0x808ff000 0x0 0x1000>;
135 reg = <0x0 0x80900000 0x0 0x200000>;
[all …]