/linux/Documentation/devicetree/bindings/pinctrl/ |
H A D | fsl,imx7d-pinctrl.yaml | 94 reg = <0x30330000 0x10000>; 98 <0x0160 0x03D0 0x0714 0x1 0x0 0x7e>, 99 <0x0164 0x03D4 0x0000 0x1 0x0 0x76>; 105 reg = <0x302c0000 0x10000>; 110 <0x0008 0x0038 0x0000 0x0 0x0 0x59>, 111 <0x000C 0x003C 0x0000 0x0 0x0 0x59>;
|
/linux/sound/soc/mediatek/mt2701/ |
H A D | mt2701-reg.h | 12 #define AUDIO_TOP_CON0 0x0000 13 #define AUDIO_TOP_CON4 0x0010 14 #define AUDIO_TOP_CON5 0x0014 15 #define AFE_DAIBT_CON0 0x001c 16 #define AFE_MRGIF_CON 0x003c 17 #define ASMI_TIMING_CON1 0x0100 18 #define ASMO_TIMING_CON1 0x0104 19 #define PWR1_ASM_CON1 0x0108 20 #define ASYS_TOP_CON 0x0600 21 #define ASYS_I2SIN1_CON 0x0604 [all …]
|
/linux/drivers/media/platform/samsung/s5p-g2d/ |
H A D | g2d-regs.h | 10 #define SOFT_RESET_REG 0x0000 /* Software reset reg */ 11 #define INTEN_REG 0x0004 /* Interrupt Enable reg */ 12 #define INTC_PEND_REG 0x000C /* Interrupt Control Pending reg */ 13 #define FIFO_STAT_REG 0x0010 /* Command FIFO Status reg */ 14 #define AXI_ID_MODE_REG 0x0014 /* AXI Read ID Mode reg */ 15 #define CACHECTL_REG 0x0018 /* Cache & Buffer clear reg */ 16 #define AXI_MODE_REG 0x001C /* AXI Mode reg */ 19 #define BITBLT_START_REG 0x0100 /* BitBLT Start reg */ 20 #define BITBLT_COMMAND_REG 0x0104 /* Command reg for BitBLT */ 23 #define ROTATE_REG 0x0200 /* Rotation reg */ [all …]
|
/linux/arch/arm/boot/dts/nxp/imx/ |
H A D | imx7d-pinfunc.h | 14 #define MX7D_PAD_LPSR_GPIO1_IO00__GPIO1_IO0 0x0000 0x0030 0x0000 0x0 0x0 15 #define MX7D_PAD_LPSR_GPIO1_IO00__PWM4_OUT 0x0000 0x0030 0x0000 0x1 0x0 16 #define MX7D_PAD_LPSR_GPIO1_IO00__WDOG1_WDOG_ANY 0x0000 0x0030 0x0000 0x2 0x0 17 #define MX7D_PAD_LPSR_GPIO1_IO00__WDOG1_WDOG_B 0x0000 0x0030 0x0000 0x3 0x0 18 #define MX7D_PAD_LPSR_GPIO1_IO00__WDOG1_WDOG__RST_B_DEB 0x0000 0x0030 0x0000 0x4 0x0 19 #define MX7D_PAD_LPSR_GPIO1_IO01__GPIO1_IO1 0x0004 0x0034 0x0000 0x0 0x0 20 #define MX7D_PAD_LPSR_GPIO1_IO01__PWM1_OUT 0x0004 0x0034 0x0000 0x1 0x0 21 #define MX7D_PAD_LPSR_GPIO1_IO01__CCM_ENET_REF_CLK3 0x0004 0x0034 0x0000 0x2 0x0 22 #define MX7D_PAD_LPSR_GPIO1_IO01__SAI1_MCLK 0x0004 0x0034 0x0000 0x3 0x0 23 #define MX7D_PAD_LPSR_GPIO1_IO01__ANATOP_24M_OUT 0x0004 0x0034 0x0000 0x4 0x0 [all …]
|
H A D | imx6sll-pinfunc.h | 15 #define MX6SLL_PAD_WDOG_B__WDOG1_B 0x0014 0x02DC 0x0000 0x0 0x0 16 #define MX6SLL_PAD_WDOG_B__WDOG1_RESET_B_DEB 0x0014 0x02DC 0x0000 0x1 0x0 17 #define MX6SLL_PAD_WDOG_B__UART5_RI_B 0x0014 0x02DC 0x0000 0x2 0x0 18 #define MX6SLL_PAD_WDOG_B__GPIO3_IO18 0x0014 0x02DC 0x0000 0x5 0x0 19 #define MX6SLL_PAD_REF_CLK_24M__XTALOSC_REF_CLK_24M 0x0018 0x02E0 0x0000 0x0 0x0 20 #define MX6SLL_PAD_REF_CLK_24M__I2C3_SCL 0x0018 0x02E0 0x068C 0x1 0x0 21 #define MX6SLL_PAD_REF_CLK_24M__PWM3_OUT 0x0018 0x02E0 0x0000 0x2 0x0 22 #define MX6SLL_PAD_REF_CLK_24M__USB_OTG2_ID 0x0018 0x02E0 0x0560 0x3 0x0 23 #define MX6SLL_PAD_REF_CLK_24M__CCM_PMIC_READY 0x0018 0x02E0 0x05AC 0x4 0x0 24 #define MX6SLL_PAD_REF_CLK_24M__GPIO3_IO21 0x0018 0x02E0 0x0000 0x5 0x0 [all …]
|
/linux/include/linux/mfd/mt6397/ |
H A D | registers.h | 11 #define MT6397_CID 0x0100 12 #define MT6397_TOP_CKPDN 0x0102 13 #define MT6397_TOP_CKPDN_SET 0x0104 14 #define MT6397_TOP_CKPDN_CLR 0x0106 15 #define MT6397_TOP_CKPDN2 0x0108 16 #define MT6397_TOP_CKPDN2_SET 0x010A 17 #define MT6397_TOP_CKPDN2_CLR 0x010C 18 #define MT6397_TOP_GPIO_CKPDN 0x010E 19 #define MT6397_TOP_RST_CON 0x0114 20 #define MT6397_WRP_CKPDN 0x011A [all …]
|
/linux/include/linux/mfd/mt6323/ |
H A D | registers.h | 10 #define MT6323_CHR_CON0 0x0000 11 #define MT6323_CHR_CON1 0x0002 12 #define MT6323_CHR_CON2 0x0004 13 #define MT6323_CHR_CON3 0x0006 14 #define MT6323_CHR_CON4 0x0008 15 #define MT6323_CHR_CON5 0x000A 16 #define MT6323_CHR_CON6 0x000C 17 #define MT6323_CHR_CON7 0x000E 18 #define MT6323_CHR_CON8 0x0010 19 #define MT6323_CHR_CON9 0x0012 [all …]
|
/linux/drivers/clk/samsung/ |
H A D | clk-exynos5260.h | 15 #define MUX_SEL_AUD 0x0200 16 #define MUX_ENABLE_AUD 0x0300 17 #define MUX_STAT_AUD 0x0400 18 #define MUX_IGNORE_AUD 0x0500 19 #define DIV_AUD0 0x0600 20 #define DIV_AUD1 0x0604 21 #define DIV_STAT_AUD0 0x0700 22 #define DIV_STAT_AUD1 0x0704 23 #define EN_ACLK_AUD 0x0800 24 #define EN_PCLK_AUD 0x0900 [all …]
|
/linux/include/video/ |
H A D | aty128.h | 13 #define CLOCK_CNTL_INDEX 0x0008 14 #define CLOCK_CNTL_DATA 0x000c 15 #define BIOS_0_SCRATCH 0x0010 16 #define BUS_CNTL 0x0030 17 #define BUS_CNTL1 0x0034 18 #define GEN_INT_CNTL 0x0040 19 #define CRTC_GEN_CNTL 0x0050 20 #define CRTC_EXT_CNTL 0x0054 21 #define DAC_CNTL 0x0058 22 #define I2C_CNTL_1 0x0094 [all …]
|
/linux/drivers/gpu/drm/amd/display/dc/dce/ |
H A D | dce_scl_filters.c | 31 // <sharpness> = 0 37 0x1000, 0x0000, 38 0x0FF0, 0x0010, 39 0x0FB0, 0x0050, 40 0x0F34, 0x00CC, 41 0x0E68, 0x0198, 42 0x0D44, 0x02BC, 43 0x0BC4, 0x043C, 44 0x09FC, 0x0604, 45 0x0800, 0x0800 [all …]
|
/linux/drivers/gpu/drm/amd/display/dc/spl/ |
H A D | dc_spl_scl_filters.c | 11 // <sharpness> = 0 17 0x1000, 0x0000, 18 0x0FF0, 0x0010, 19 0x0FB0, 0x0050, 20 0x0F34, 0x00CC, 21 0x0E68, 0x0198, 22 0x0D44, 0x02BC, 23 0x0BC4, 0x043C, 24 0x09FC, 0x0604, 25 0x0800, 0x0800 [all …]
|
/linux/drivers/net/wireless/zydas/zd1211rw/ |
H A D | zd_chip.h | 24 CR_START = 0x9000, 28 FW_START = 0xee00, 32 E2P_START = 0xf800, 33 E2P_LEN = 0x800, 36 E2P_LOAD_CODE_LEN = 0xe, /* base 0xf800 */ 37 E2P_LOAD_VECT_LEN = 0x9, /* base 0xf80e */ 39 E2P_DATA_LEN = 0x7e, /* base 0xf817 */ 40 E2P_BOOT_CODE_LEN = 0x760, /* base 0xf895 */ 41 E2P_INTR_VECT_LEN = 0xb, /* base 0xfff5 */ 53 #define ZD_CR0 CTL_REG(0x0000) [all …]
|
/linux/include/linux/soc/samsung/ |
H A D | exynos-regs-pmu.h | 17 #define S5P_CENTRAL_SEQ_CONFIGURATION 0x0200 21 #define S5P_CENTRAL_SEQ_OPTION 0x0208 42 #define EXYNOS_SWRESET 0x0400 44 #define S5P_WAKEUP_STAT 0x0600 46 #define EXYNOS_EINT_WAKEUP_MASK_DISABLED 0xffffffff 47 #define EXYNOS_EINT_WAKEUP_MASK 0x0604 48 #define S5P_WAKEUP_MASK 0x0608 49 #define S5P_WAKEUP_MASK2 0x0614 52 #define EXYNOS4_MIPI_PHY_CONTROL(n) (0x0710 + (n) * 4) 54 #define EXYNOS4_PHY_ENABLE (1 << 0) [all …]
|
/linux/drivers/gpu/drm/exynos/ |
H A D | regs-hdmi.h | 20 #define HDMI_CTRL_BASE(x) ((x) + 0x00000000) 21 #define HDMI_CORE_BASE(x) ((x) + 0x00010000) 22 #define HDMI_I2S_BASE(x) ((x) + 0x00040000) 23 #define HDMI_TG_BASE(x) ((x) + 0x00050000) 26 #define HDMI_INTC_CON HDMI_CTRL_BASE(0x0000) 27 #define HDMI_INTC_FLAG HDMI_CTRL_BASE(0x0004) 28 #define HDMI_HPD_STATUS HDMI_CTRL_BASE(0x000C) 29 #define HDMI_V13_PHY_RSTOUT HDMI_CTRL_BASE(0x0014) 30 #define HDMI_V13_PHY_VPLL HDMI_CTRL_BASE(0x0018) 31 #define HDMI_V13_PHY_CMU HDMI_CTRL_BASE(0x001C) [all …]
|
/linux/drivers/usb/mtu3/ |
H A D | mtu3_hw_regs.h | 14 #define SSUSB_DEV_BASE 0x0000 15 #define SSUSB_EPCTL_CSR_BASE 0x0800 16 #define SSUSB_USB3_MAC_CSR_BASE 0x1400 17 #define SSUSB_USB3_SYS_CSR_BASE 0x1400 18 #define SSUSB_USB2_CSR_BASE 0x2400 21 #define SSUSB_SIFSLV_IPPC_BASE 0x0000 25 #define U3D_LV1ISR (SSUSB_DEV_BASE + 0x0000) 26 #define U3D_LV1IER (SSUSB_DEV_BASE + 0x0004) 27 #define U3D_LV1IESR (SSUSB_DEV_BASE + 0x0008) 28 #define U3D_LV1IECR (SSUSB_DEV_BASE + 0x000C) [all …]
|
/linux/sound/soc/mediatek/mt6797/ |
H A D | mt6797-reg.h | 12 #define AUDIO_TOP_CON0 0x0000 13 #define AUDIO_TOP_CON1 0x0004 14 #define AUDIO_TOP_CON3 0x000c 15 #define AFE_DAC_CON0 0x0010 16 #define AFE_DAC_CON1 0x0014 17 #define AFE_I2S_CON 0x0018 18 #define AFE_DAIBT_CON0 0x001c 19 #define AFE_CONN0 0x0020 20 #define AFE_CONN1 0x0024 21 #define AFE_CONN2 0x0028 [all …]
|
/linux/drivers/gpu/drm/amd/include/asic_reg/mmhub/ |
H A D | mmhub_3_0_2_offset.h | 29 // base address: 0x68000 30 …DAGB0_RDCLI0 0x0000 31 …e regDAGB0_RDCLI0_BASE_IDX 0 32 …DAGB0_RDCLI1 0x0001 33 …e regDAGB0_RDCLI1_BASE_IDX 0 34 …DAGB0_RDCLI2 0x0002 35 …e regDAGB0_RDCLI2_BASE_IDX 0 36 …DAGB0_RDCLI3 0x0003 37 …e regDAGB0_RDCLI3_BASE_IDX 0 38 …DAGB0_RDCLI4 0x0004 [all …]
|
H A D | mmhub_3_3_0_offset.h | 29 // base address: 0x68000 30 …DAGB0_RDCLI0 0x0000 32 …DAGB0_RDCLI1 0x0001 34 …DAGB0_RDCLI2 0x0002 36 …DAGB0_RDCLI3 0x0003 38 …DAGB0_RDCLI4 0x0004 40 …DAGB0_RDCLI5 0x0005 42 …DAGB0_RDCLI6 0x0006 44 …DAGB0_RDCLI7 0x0007 46 …DAGB0_RDCLI8 0x0008 [all …]
|
H A D | mmhub_3_0_0_offset.h | 29 // base address: 0x68000 30 …DAGB0_RDCLI0 0x0000 31 …e regDAGB0_RDCLI0_BASE_IDX 0 32 …DAGB0_RDCLI1 0x0001 33 …e regDAGB0_RDCLI1_BASE_IDX 0 34 …DAGB0_RDCLI2 0x0002 35 …e regDAGB0_RDCLI2_BASE_IDX 0 36 …DAGB0_RDCLI3 0x0003 37 …e regDAGB0_RDCLI3_BASE_IDX 0 38 …DAGB0_RDCLI4 0x0004 [all …]
|
H A D | mmhub_2_0_0_offset.h | 27 // base address: 0x68000 28 …DAGB0_RDCLI0 0x0000 29 …ne mmDAGB0_RDCLI0_BASE_IDX 0 30 …DAGB0_RDCLI1 0x0001 31 …ne mmDAGB0_RDCLI1_BASE_IDX 0 32 …DAGB0_RDCLI2 0x0002 33 …ne mmDAGB0_RDCLI2_BASE_IDX 0 34 …DAGB0_RDCLI3 0x0003 35 …ne mmDAGB0_RDCLI3_BASE_IDX 0 36 …DAGB0_RDCLI4 0x0004 [all …]
|
H A D | mmhub_3_0_1_offset.h | 29 // base address: 0x68000 30 …DAGB0_RDCLI0 0x0000 32 …DAGB0_RDCLI1 0x0001 34 …DAGB0_RDCLI2 0x0002 36 …DAGB0_RDCLI3 0x0003 38 …DAGB0_RDCLI4 0x0004 40 …DAGB0_RDCLI5 0x0005 42 …DAGB0_RDCLI6 0x0006 44 …DAGB0_RDCLI7 0x0007 46 …DAGB0_RDCLI8 0x0008 [all …]
|
H A D | mmhub_9_1_offset.h | 27 // base address: 0x68000 28 …DAGB0_RDCLI0 0x0000 29 …ne mmDAGB0_RDCLI0_BASE_IDX 0 30 …DAGB0_RDCLI1 0x0001 31 …ne mmDAGB0_RDCLI1_BASE_IDX 0 32 …DAGB0_RDCLI2 0x0002 33 …ne mmDAGB0_RDCLI2_BASE_IDX 0 34 …DAGB0_RDCLI3 0x0003 35 …ne mmDAGB0_RDCLI3_BASE_IDX 0 36 …DAGB0_RDCLI4 0x0004 [all …]
|
H A D | mmhub_9_3_0_offset.h | 27 // base address: 0x68000 28 …DAGB0_RDCLI0 0x0000 29 …ne mmDAGB0_RDCLI0_BASE_IDX 0 30 …DAGB0_RDCLI1 0x0001 31 …ne mmDAGB0_RDCLI1_BASE_IDX 0 32 …DAGB0_RDCLI2 0x0002 33 …ne mmDAGB0_RDCLI2_BASE_IDX 0 34 …DAGB0_RDCLI3 0x0003 35 …ne mmDAGB0_RDCLI3_BASE_IDX 0 36 …DAGB0_RDCLI4 0x0004 [all …]
|
/linux/drivers/net/ethernet/renesas/ |
H A D | rswitch.h | 18 for (i = 0; i < RSWITCH_NUM_PORTS; i++) \ 24 for (; i-- > 0; ) \ 45 #define RSWITCH_TOP_OFFSET 0x00008000 46 #define RSWITCH_COMA_OFFSET 0x00009000 47 #define RSWITCH_ETHA_OFFSET 0x0000a000 /* with RMAC */ 48 #define RSWITCH_ETHA_SIZE 0x00002000 /* with RMAC */ 49 #define RSWITCH_GWCA0_OFFSET 0x00010000 50 #define RSWITCH_GWCA1_OFFSET 0x00012000 56 #define GWCA_INDEX 0 58 #define GWCA_IPV_NUM 0 [all …]
|
/linux/sound/soc/mediatek/mt8365/ |
H A D | mt8365-reg.h | 15 #define AUDIO_TOP_CON0 (0x0000) 16 #define AUDIO_TOP_CON1 (0x0004) 17 #define AUDIO_TOP_CON2 (0x0008) 18 #define AUDIO_TOP_CON3 (0x000c) 20 #define AFE_DAC_CON0 (0x0010) 21 #define AFE_DAC_CON1 (0x0014) 22 #define AFE_I2S_CON (0x0018) 23 #define AFE_CONN0 (0x0020) 24 #define AFE_CONN1 (0x0024) 25 #define AFE_CONN2 (0x0028) [all …]
|