/linux/drivers/clk/samsung/ |
H A D | clk-exynos5260.h | 15 #define MUX_SEL_AUD 0x0200 16 #define MUX_ENABLE_AUD 0x0300 17 #define MUX_STAT_AUD 0x0400 18 #define MUX_IGNORE_AUD 0x0500 19 #define DIV_AUD0 0x0600 20 #define DIV_AUD1 0x0604 21 #define DIV_STAT_AUD0 0x0700 22 #define DIV_STAT_AUD1 0x0704 23 #define EN_ACLK_AUD 0x0800 24 #define EN_PCLK_AUD 0x0900 [all …]
|
/linux/arch/arm/mach-omap2/ |
H A D | cm1_54xx.h | 22 #define OMAP54XX_CM_CORE_AON_BASE 0x4a004000 28 #define OMAP54XX_CM_CORE_AON_OCP_SOCKET_INST 0x0000 29 #define OMAP54XX_CM_CORE_AON_CKGEN_INST 0x0100 30 #define OMAP54XX_CM_CORE_AON_MPU_INST 0x0300 31 #define OMAP54XX_CM_CORE_AON_DSP_INST 0x0400 32 #define OMAP54XX_CM_CORE_AON_ABE_INST 0x0500 35 #define OMAP54XX_CM_CORE_AON_MPU_MPU_CDOFFS 0x0000 36 #define OMAP54XX_CM_CORE_AON_DSP_DSP_CDOFFS 0x0000 37 #define OMAP54XX_CM_CORE_AON_ABE_ABE_CDOFFS 0x0000
|
H A D | cm1_44xx.h | 26 #define OMAP4430_CM1_BASE 0x4a004000 32 #define OMAP4430_CM1_OCP_SOCKET_INST 0x0000 33 #define OMAP4430_CM1_CKGEN_INST 0x0100 34 #define OMAP4430_CM1_MPU_INST 0x0300 35 #define OMAP4430_CM1_TESLA_INST 0x0400 36 #define OMAP4430_CM1_ABE_INST 0x0500 39 #define OMAP4430_CM1_MPU_MPU_CDOFFS 0x0000 40 #define OMAP4430_CM1_TESLA_TESLA_CDOFFS 0x0000 41 #define OMAP4430_CM1_ABE_ABE_CDOFFS 0x0000
|
H A D | prcm43xx.h | 15 #define AM43XX_PRM_OCP_SOCKET_INST 0x0000 16 #define AM43XX_PRM_MPU_INST 0x0300 17 #define AM43XX_PRM_GFX_INST 0x0400 18 #define AM43XX_PRM_RTC_INST 0x0500 19 #define AM43XX_PRM_TAMPER_INST 0x0600 20 #define AM43XX_PRM_CEFUSE_INST 0x0700 21 #define AM43XX_PRM_PER_INST 0x0800 22 #define AM43XX_PRM_WKUP_INST 0x2000 23 #define AM43XX_PRM_DEVICE_INST 0x4000 26 #define AM43XX_PRM_IRQSTATUS_MPU_OFFSET 0x0004 [all …]
|
H A D | cm81xx.h | 13 #define TI81XX_CM_ACTIVE_MOD 0x0400 /* 256B */ 14 #define TI81XX_CM_DEFAULT_MOD 0x0500 /* 256B */ 15 #define TI81XX_CM_ALWON_MOD 0x1400 /* 1KB */ 16 #define TI81XX_CM_SGX_MOD 0x0900 /* 256B */ 19 #define TI816X_CM_IVAHD0_MOD 0x0600 /* 256B */ 20 #define TI816X_CM_IVAHD1_MOD 0x0700 /* 256B */ 21 #define TI816X_CM_IVAHD2_MOD 0x0800 /* 256B */ 24 #define TI81XX_CM_ALWON_L3_SLOW_CLKDM 0x0000 25 #define TI81XX_CM_ALWON_L3_MED_CLKDM 0x0004 26 #define TI81XX_CM_ETHERNET_CLKDM 0x0004 [all …]
|
H A D | cm2_54xx.h | 22 #define OMAP54XX_CM_CORE_BASE 0x4a008000 28 #define OMAP54XX_CM_CORE_OCP_SOCKET_INST 0x0000 29 #define OMAP54XX_CM_CORE_CKGEN_INST 0x0100 30 #define OMAP54XX_CM_CORE_COREAON_INST 0x0600 31 #define OMAP54XX_CM_CORE_CORE_INST 0x0700 32 #define OMAP54XX_CM_CORE_IVA_INST 0x1200 33 #define OMAP54XX_CM_CORE_CAM_INST 0x1300 34 #define OMAP54XX_CM_CORE_DSS_INST 0x1400 35 #define OMAP54XX_CM_CORE_GPU_INST 0x1500 36 #define OMAP54XX_CM_CORE_L3INIT_INST 0x1600 [all …]
|
H A D | prm54xx.h | 24 #define OMAP54XX_PRM_BASE 0x4ae06000 31 #define OMAP54XX_PRM_OCP_SOCKET_INST 0x0000 32 #define OMAP54XX_PRM_CKGEN_INST 0x0100 33 #define OMAP54XX_PRM_MPU_INST 0x0300 34 #define OMAP54XX_PRM_DSP_INST 0x0400 35 #define OMAP54XX_PRM_ABE_INST 0x0500 36 #define OMAP54XX_PRM_COREAON_INST 0x0600 37 #define OMAP54XX_PRM_CORE_INST 0x0700 38 #define OMAP54XX_PRM_IVA_INST 0x1200 39 #define OMAP54XX_PRM_CAM_INST 0x1300 [all …]
|
H A D | cm1_7xx.h | 23 #define DRA7XX_CM_CORE_AON_BASE 0x4a005000 29 #define DRA7XX_CM_CORE_AON_OCP_SOCKET_INST 0x0000 30 #define DRA7XX_CM_CORE_AON_CKGEN_INST 0x0100 31 #define DRA7XX_CM_CORE_AON_MPU_INST 0x0300 32 #define DRA7XX_CM_CORE_AON_DSP1_INST 0x0400 33 #define DRA7XX_CM_CORE_AON_IPU_INST 0x0500 34 #define DRA7XX_CM_CORE_AON_DSP2_INST 0x0600 35 #define DRA7XX_CM_CORE_AON_EVE1_INST 0x0640 36 #define DRA7XX_CM_CORE_AON_EVE2_INST 0x0680 37 #define DRA7XX_CM_CORE_AON_EVE3_INST 0x06c0 [all …]
|
H A D | cm2_44xx.h | 26 #define OMAP4430_CM2_BASE 0x4a008000 32 #define OMAP4430_CM2_OCP_SOCKET_INST 0x0000 33 #define OMAP4430_CM2_CKGEN_INST 0x0100 34 #define OMAP4430_CM2_ALWAYS_ON_INST 0x0600 35 #define OMAP4430_CM2_CORE_INST 0x0700 36 #define OMAP4430_CM2_IVAHD_INST 0x0f00 37 #define OMAP4430_CM2_CAM_INST 0x1000 38 #define OMAP4430_CM2_DSS_INST 0x1100 39 #define OMAP4430_CM2_GFX_INST 0x1200 40 #define OMAP4430_CM2_L3INIT_INST 0x1300 [all …]
|
H A D | prm7xx.h | 26 #define DRA7XX_PRM_BASE 0x4ae06000 33 #define DRA7XX_PRM_OCP_SOCKET_INST 0x0000 34 #define DRA7XX_PRM_CKGEN_INST 0x0100 35 #define DRA7XX_PRM_MPU_INST 0x0300 36 #define DRA7XX_PRM_DSP1_INST 0x0400 37 #define DRA7XX_PRM_IPU_INST 0x0500 38 #define DRA7XX_PRM_COREAON_INST 0x0628 39 #define DRA7XX_PRM_CORE_INST 0x0700 40 #define DRA7XX_PRM_IVA_INST 0x0f00 41 #define DRA7XX_PRM_CAM_INST 0x1000 [all …]
|
H A D | cm33xx.h | 17 #define AM33XX_CM_BASE 0x44e00000 23 #define AM33XX_CM_PER_MOD 0x0000 24 #define AM33XX_CM_WKUP_MOD 0x0400 25 #define AM33XX_CM_DPLL_MOD 0x0500 26 #define AM33XX_CM_MPU_MOD 0x0600 27 #define AM33XX_CM_DEVICE_MOD 0x0700 28 #define AM33XX_CM_RTC_MOD 0x0800 29 #define AM33XX_CM_GFX_MOD 0x0900 30 #define AM33XX_CM_CEFUSE_MOD 0x0A00 33 #define AM33XX_CM_PER_L4LS_CLKSTCTRL_OFFSET 0x0000 [all …]
|
H A D | prm44xx.h | 28 #define OMAP4430_PRM_BASE 0x4a306000 35 #define OMAP4430_PRM_OCP_SOCKET_INST 0x0000 36 #define OMAP4430_PRM_CKGEN_INST 0x0100 37 #define OMAP4430_PRM_MPU_INST 0x0300 38 #define OMAP4430_PRM_TESLA_INST 0x0400 39 #define OMAP4430_PRM_ABE_INST 0x0500 40 #define OMAP4430_PRM_ALWAYS_ON_INST 0x0600 41 #define OMAP4430_PRM_CORE_INST 0x0700 42 #define OMAP4430_PRM_IVAHD_INST 0x0f00 43 #define OMAP4430_PRM_CAM_INST 0x1000 [all …]
|
/linux/drivers/net/ethernet/qualcomm/ |
H A D | qca_7k.h | 21 #define QCA7K_SPI_WRITE (0 << 15) 23 #define QCA7K_SPI_EXTERNAL (0 << 14) 27 #define QCASPI_HW_BUF_LEN 0xC5B 30 #define SPI_REG_BFR_SIZE 0x0100 31 #define SPI_REG_WRBUF_SPC_AVA 0x0200 32 #define SPI_REG_RDBUF_BYTE_AVA 0x0300 33 #define SPI_REG_SPI_CONFIG 0x0400 34 #define SPI_REG_SPI_STATUS 0x0500 35 #define SPI_REG_INTR_CAUSE 0x0C00 36 #define SPI_REG_INTR_ENABLE 0x0D00 [all …]
|
/linux/sound/soc/codecs/ |
H A D | uda1380.h | 11 #define UDA1380_CLK 0x00 12 #define UDA1380_IFACE 0x01 13 #define UDA1380_PM 0x02 14 #define UDA1380_AMIX 0x03 15 #define UDA1380_HP 0x04 16 #define UDA1380_MVOL 0x10 17 #define UDA1380_MIXVOL 0x11 18 #define UDA1380_MODE 0x12 19 #define UDA1380_DEEMP 0x13 20 #define UDA1380_MIXER 0x14 [all …]
|
/linux/arch/sparc/include/asm/ |
H A D | contregs.h | 12 #define AC_M_PCR 0x0000 /* shv Processor Control Reg */ 13 #define AC_M_CTPR 0x0100 /* shv Context Table Pointer Reg */ 14 #define AC_M_CXR 0x0200 /* shv Context Register */ 15 #define AC_M_SFSR 0x0300 /* shv Synchronous Fault Status Reg */ 16 #define AC_M_SFAR 0x0400 /* shv Synchronous Fault Address Reg */ 17 #define AC_M_AFSR 0x0500 /* hv Asynchronous Fault Status Reg */ 18 #define AC_M_AFAR 0x0600 /* hv Asynchronous Fault Address Reg */ 19 #define AC_M_RESET 0x0700 /* hv Reset Reg */ 20 #define AC_M_RPR 0x1000 /* hv Root Pointer Reg */ 21 #define AC_M_TSUTRCR 0x1000 /* s TLB Replacement Ctrl Reg */ [all …]
|
/linux/Documentation/devicetree/bindings/clock/ti/ |
H A D | apll.txt | 16 - #clock-cells : from common clock binding; shall be set to 0. 29 #clock-cells = <0>; 31 reg = <0x021c>, <0x0220>; 36 #clock-cells = <0>; 42 reg = <0x0500>, <0x0530>, <0x0520>;
|
/linux/arch/powerpc/include/asm/ |
H A D | cell-regs.h | 28 #define HID0_CBE_THERM_WAKEUP 0x0000020000000000ul 29 #define HID0_CBE_SYSERR_WAKEUP 0x0000008000000000ul 30 #define HID0_CBE_THERM_INT_EN 0x0000000400000000ul 31 #define HID0_CBE_SYSERR_INT_EN 0x0000000200000000ul 57 u64 pad_0x0000; /* 0x0000 */ 59 u64 group_control; /* 0x0008 */ 61 u8 pad_0x0010_0x00a8 [0x00a8 - 0x0010]; /* 0x0010 */ 63 u64 debug_bus_control; /* 0x00a8 */ 65 u8 pad_0x00b0_0x0100 [0x0100 - 0x00b0]; /* 0x00b0 */ 67 u64 trace_aux_data; /* 0x0100 */ [all …]
|
/linux/drivers/media/usb/gspca/ |
H A D | dtcs033.c | 32 if (gspca_dev->usb_err < 0) in reg_rw() 36 usb_rcvctrlpipe(udev, 0), in reg_rw() 42 if (ret < 0) { in reg_rw() 53 int i = 0; in reg_reqs() 56 while ((i < n_reqs) && (gspca_dev->usb_err >= 0)) { in reg_reqs() 63 if (gspca_dev->usb_err < 0) { in reg_reqs() 111 return 0; in sd_config() 117 return 0; in sd_init() 137 gspca_frame_add(gspca_dev, FIRST_PACKET, NULL, 0); in dtcs033_pkt_scan() 141 gspca_frame_add(gspca_dev, LAST_PACKET, NULL, 0); in dtcs033_pkt_scan() [all …]
|
/linux/drivers/net/dsa/microchip/ |
H A D | ksz_ptp_reg.h | 9 #define REG_SW_GLOBAL_LED_OVR__4 0x0120 11 #define LED_OVR_1 BIT(0) 13 #define REG_SW_GLOBAL_LED_SRC__4 0x0128 18 #define REG_PTP_CLK_CTRL 0x0500 26 #define PTP_CLK_RESET BIT(0) 28 #define REG_PTP_RTC_SUB_NANOSEC__2 0x0502 30 #define PTP_RTC_SUB_NANOSEC_M 0x0007 31 #define PTP_RTC_0NS 0x00 33 #define REG_PTP_RTC_NANOSEC 0x0504 35 #define REG_PTP_RTC_SEC 0x0508 [all …]
|
/linux/arch/sh/include/mach-common/mach/ |
H A D | highlander.h | 6 #define PA_NORFLASH_ADDR 0x00000000 7 #define PA_NORFLASH_SIZE 0x04000000 10 #define PA_BCR 0xa4000000 /* FPGA */ 13 #define PA_IRLMSK (PA_BCR+0x0000) /* Interrupt Mask control */ 14 #define PA_IRLMON (PA_BCR+0x0002) /* Interrupt Status control */ 15 #define PA_IRLPRI1 (PA_BCR+0x0004) /* Interrupt Priorty 1 */ 16 #define PA_IRLPRI2 (PA_BCR+0x0006) /* Interrupt Priorty 2 */ 17 #define PA_IRLPRI3 (PA_BCR+0x0008) /* Interrupt Priorty 3 */ 18 #define PA_IRLPRI4 (PA_BCR+0x000a) /* Interrupt Priorty 4 */ 19 #define PA_RSTCTL (PA_BCR+0x000c) /* Reset Control */ [all …]
|
/linux/drivers/gpu/drm/nouveau/nvkm/engine/sw/ |
H A D | chan.c | 35 case 0x0000: in nvkm_sw_chan_mthd() 37 case 0x0500: in nvkm_sw_chan_mthd() 38 nvkm_event_ntfy(&chan->event, 0, NVKM_SW_CHAN_EVENT_PAGE_FLIP); in nvkm_sw_chan_mthd()
|
/linux/include/uapi/linux/ |
H A D | apm_bios.h | 41 #define APM_STATE_READY 0x0000 42 #define APM_STATE_STANDBY 0x0001 43 #define APM_STATE_SUSPEND 0x0002 44 #define APM_STATE_OFF 0x0003 45 #define APM_STATE_BUSY 0x0004 46 #define APM_STATE_REJECT 0x0005 47 #define APM_STATE_OEM_SYS 0x0020 48 #define APM_STATE_OEM_DEV 0x0040 50 #define APM_STATE_DISABLE 0x0000 51 #define APM_STATE_ENABLE 0x0001 [all …]
|
/linux/drivers/net/wireless/broadcom/brcm80211/include/ |
H A D | brcmu_d11.h | 20 /* bit 0~7 channel number 21 * for 80+80 channels: bit 0~3 low channel id, bit 4~7 high channel id 23 #define BRCMU_CHSPEC_CH_MASK 0x00ff 24 #define BRCMU_CHSPEC_CH_SHIFT 0 25 #define BRCMU_CHSPEC_CHL_MASK 0x000f 26 #define BRCMU_CHSPEC_CHL_SHIFT 0 27 #define BRCMU_CHSPEC_CHH_MASK 0x00f0 36 #define BRCMU_CHSPEC_D11N_SB_MASK 0x0300 38 #define BRCMU_CHSPEC_D11N_SB_L 0x0100 /* control lower */ 39 #define BRCMU_CHSPEC_D11N_SB_U 0x0200 /* control upper */ [all …]
|
/linux/arch/m68k/include/asm/ |
H A D | contregs.h | 15 #define AC_IDPROM 0x00000000 /* 34 ID PROM, R/O, byte, 32 bytes */ 16 #define AC_PAGEMAP 0x10000000 /* 3 Pagemap R/W, long */ 17 #define AC_SEGMAP 0x20000000 /* 3 Segment map, byte */ 18 #define AC_CONTEXT 0x30000000 /* 34c current mmu-context */ 19 #define AC_SENABLE 0x40000000 /* 34c system dvma/cache/reset enable reg*/ 20 #define AC_UDVMA_ENB 0x50000000 /* 34 Not used on Sun boards, byte */ 21 #define AC_BUS_ERROR 0x60000000 /* 34 Not cleared on read, byte. */ 22 #define AC_SYNC_ERR 0x60000000 /* c fault type */ 23 #define AC_SYNC_VA 0x60000004 /* c fault virtual address */ 24 #define AC_ASYNC_ERR 0x60000008 /* c asynchronous fault type */ [all …]
|
H A D | mcfpit.h | 18 #define MCFPIT_PCSR 0x0 /* PIT control register */ 19 #define MCFPIT_PMR 0x2 /* PIT modulus register */ 20 #define MCFPIT_PCNTR 0x4 /* PIT count register */ 25 #define MCFPIT_PCSR_CLK1 0x0000 /* System clock divisor */ 26 #define MCFPIT_PCSR_CLK2 0x0100 /* System clock divisor */ 27 #define MCFPIT_PCSR_CLK4 0x0200 /* System clock divisor */ 28 #define MCFPIT_PCSR_CLK8 0x0300 /* System clock divisor */ 29 #define MCFPIT_PCSR_CLK16 0x0400 /* System clock divisor */ 30 #define MCFPIT_PCSR_CLK32 0x0500 /* System clock divisor */ 31 #define MCFPIT_PCSR_CLK64 0x0600 /* System clock divisor */ [all …]
|