/freebsd/sys/contrib/device-tree/Bindings/interconnect/ |
H A D | qcom,sm8450-rpmh.yaml | 83 - description: aggre-NOC PCIe 0 AXI clock 109 interconnect-0 { 117 reg = <0x01700000 0x31080>;
|
/freebsd/lib/msun/src/ |
H A D | e_exp.c | 26 * the interval [0,0.34658]: 29 * We use a special Remes algorithm on [0,0.34658] to generate 56 * exp(-INF) is 0, and 57 * for finite argument, only exp(0)=1 is exact. 83 o_threshold= 7.09782712893383973096e+02, /* 0x40862E42, 0xFEFA39EF */ 84 u_threshold= -7.45133219101941108420e+02, /* 0xc0874910, 0xD52D3051 */ 85 ln2HI[2] ={ 6.93147180369123816490e-01, /* 0x3fe62e42, 0xfee00000 */ 86 -6.93147180369123816490e-01,},/* 0xbfe62e42, 0xfee00000 */ 87 ln2LO[2] ={ 1.90821492927058770002e-10, /* 0x3dea39ef, 0x35793c76 */ 88 -1.90821492927058770002e-10,},/* 0xbdea39ef, 0x35793c76 */ [all …]
|
/freebsd/sys/arm/allwinner/ |
H A D | aw_mp.c | 48 #define A20_CPUCFG_BASE 0x01c25c00 50 #define CPUCFG_BASE 0x01f01c00 51 #define CPUCFG_SIZE 0x400 52 #define PRCM_BASE 0x01f01400 53 #define PRCM_SIZE 0x800 55 #define CPUXCFG_BASE 0x01700000 56 #define CPUXCFG_SIZE 0x400 58 #define CPU_OFFSET 0x40 59 #define CPU_OFFSET_CTL 0x04 60 #define CPU_OFFSET_STATUS 0x08 [all …]
|
/freebsd/sys/contrib/device-tree/src/powerpc/ |
H A D | bluestone.dts | 16 dcr-parent = <&{/cpus/cpu@0}>; 26 #size-cells = <0>; 28 cpu@0 { 31 reg = <0x00000000>; 32 clock-frequency = <0>; /* Filled in by U-Boot */ 33 timebase-frequency = <0>; /* Filled in by U-Boot */ 46 reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by U-Boot */ 52 cell-index = <0>; 53 dcr-reg = <0x0c0 0x009>; 54 #address-cells = <0>; [all …]
|
/freebsd/sys/contrib/device-tree/src/arm64/nvidia/ |
H A D | tegra194.dtsi | 20 bus@0 { 25 ranges = <0x0 0x0 0x0 0x0 0x100 0x0>; 29 reg = <0x0 0x00100000 0x [all...] |
H A D | tegra234.dtsi | 19 bus@0 { 24 ranges = <0x0 0x0 0x0 0x0 0x100 0x0>; 28 reg = <0x0 0x00100000 0x [all...] |
/freebsd/sys/contrib/device-tree/src/arm/allwinner/ |
H A D | sun9i-a80.dtsi | 65 #size-cells = <0>; 67 cpu0: cpu@0 { 73 reg = <0x0>; 82 reg = <0x1>; 91 reg = <0x2>; 100 reg = <0x3>; 109 reg = <0x100>; 118 reg = <0x101>; 127 reg = <0x102>; 136 reg = <0x103>; [all …]
|
H A D | sun8i-a83t.dtsi | 62 #size-cells = <0>; 64 cpu0: cpu@0 { 71 reg = <0>; 115 reg = <0x100>; 126 reg = <0x101>; 137 reg = <0x102>; 148 reg = <0x103>; 168 #clock-cells = <0>; 181 #clock-cells = <0>; 188 #clock-cells = <0>; [all …]
|
/freebsd/sys/contrib/device-tree/src/arm64/qcom/ |
H A D | sdm670.dtsi | 33 #size-cells = <0>; 35 CPU0: cpu@0 { 38 reg = <0x0 0x0>; 42 qcom,freq-domain = <&cpufreq_hw 0>; 65 reg = <0x0 0x100>; 69 qcom,freq-domain = <&cpufreq_hw 0>; 87 reg = <0x0 0x20 [all...] |
H A D | sm6350.dtsi | 31 #clock-cells = <0>; 39 #clock-cells = <0>; 45 #size-cells = <0>; 47 CPU0: cpu@0 { 50 reg = <0x0 0x0>; 51 clocks = <&cpufreq_hw 0>; 56 qcom,freq-domain = <&cpufreq_hw 0>; 80 reg = <0x0 0x10 [all...] |
H A D | sc8180x.dtsi | 28 #clock-cells = <0>; 34 #clock-cells = <0>; 42 #size-cells = <0>; 44 CPU0: cpu@0 { 47 reg = <0x0 0x0>; 51 qcom,freq-domain = <&cpufreq_hw 0>; 58 clocks = <&cpufreq_hw 0>; 76 reg = <0x0 0x10 [all...] |
H A D | sm8350.dtsi | 37 #clock-cells = <0>; 45 #clock-cells = <0>; 51 #size-cells = <0>; 53 CPU0: cpu@0 { 56 reg = <0x0 0x0>; 57 clocks = <&cpufreq_hw 0>; 60 qcom,freq-domain = <&cpufreq_hw 0>; 80 reg = <0x0 0x10 [all...] |
H A D | sm8150.dtsi | 32 #clock-cells = <0>; 39 #clock-cells = <0>; 47 #size-cells = <0>; 49 CPU0: cpu@0 { 52 reg = <0x0 0x0>; 53 clocks = <&cpufreq_hw 0>; 58 qcom,freq-domain = <&cpufreq_hw 0>; 60 interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>, [all...] |
H A D | sm8550.dtsi | 38 #clock-cells = <0>; 43 #clock-cells = <0>; 47 #clock-cells = <0>; 55 #clock-cells = <0>; 64 #clock-cells = <0>; 70 #size-cells = <0>; 72 CPU0: cpu@0 { 75 reg = <0 0>; 76 clocks = <&cpufreq_hw 0>; [all...] |
H A D | sm8450.dtsi | 39 #clock-cells = <0>; 45 #clock-cells = <0>; 52 #size-cells = <0>; 54 CPU0: cpu@0 { 57 reg = <0x0 0x0>; 62 qcom,freq-domain = <&cpufreq_hw 0>; 64 clocks = <&cpufreq_hw 0>; 81 reg = <0x0 0x10 [all...] |
H A D | sdm845.dtsi | 77 #clock-cells = <0>; 84 #clock-cells = <0>; 91 #size-cells = <0>; 93 CPU0: cpu@0 { 96 reg = <0x0 0x0>; 97 clocks = <&cpufreq_hw 0>; 101 qcom,freq-domain = <&cpufreq_hw 0>; 125 reg = <0x0 0x10 [all...] |
H A D | sm8250.dtsi | 82 #clock-cells = <0>; 90 #clock-cells = <0>; 96 #size-cells = <0>; 98 CPU0: cpu@0 { 101 reg = <0x0 0x0>; 102 clocks = <&cpufreq_hw 0>; 109 qcom,freq-domain = <&cpufreq_hw 0>; 111 interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>, [all...] |
H A D | sc7280.dtsi | 80 #clock-cells = <0>; 86 #clock-cells = <0>; 97 reg = <0x0 0x004cd000 0x0 0x1000>; 101 reg = <0x0 0x80000000 0x0 0x60000 [all...] |
/freebsd/contrib/llvm-project/lldb/source/Plugins/Instruction/ARM/ |
H A D | EmulateInstructionARM.cpp | 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 39 #define AlignPC(pc_val) (pc_val & 0xFFFFFFFC) in LLDB_PLUGIN_DEFINE_ADV() 47 ::memset(®_info, 0, sizeof(RegisterInfo)); in LLDB_PLUGIN_DEFINE_ADV() 234 // FPA Registers 0-7 in LLDB_PLUGIN_DEFINE_ADV() 260 // Intel wireless MMX general purpose registers 0 - 7 XScale accumulator in LLDB_PLUGIN_DEFINE_ADV() 261 // register 0 - 7 (they do overlap with wCGR0 - wCGR7) in LLDB_PLUGIN_DEFINE_ADV() 287 // Intel wireless MMX data registers 0 - 15 in LLDB_PLUGIN_DEFINE_ADV() 423 // Intel wireless MMX control register in co-processor 0 - 7 in LLDB_PLUGIN_DEFINE_ADV() 604 // Valid return values are {1, 2, 3, 4}, with 0 signifying an error condition. 609 return 0; in CountITSize() [all …]
|
/freebsd/tools/test/iconv/ref/ |
H A D | UTF-32BE-rev | 1 0x00 = 0x00000000 2 0x01 = 0x01000000 3 0x02 = 0x02000000 4 0x03 = 0x03000000 5 0x04 = 0x04000000 6 0x05 = 0x05000000 7 0x06 = 0x06000000 8 0x07 = 0x07000000 9 0x08 = 0x08000000 10 0x09 = 0x09000000 [all …]
|