/linux/drivers/media/platform/imagination/ |
H A D | e5010-core-regs.h | 14 #define JASPER_CORE_ID_OFFSET (0x0000) 15 #define JASPER_CORE_ID_CR_GROUP_ID_MASK (0xFF000000) 17 #define JASPER_CORE_ID_CR_CORE_ID_MASK (0x00FF0000) 19 #define JASPER_CORE_ID_CR_UNIQUE_NUM_MASK (0x0000FFF8) 21 #define JASPER_CORE_ID_CR_PELS_PER_CYCLE_MASK (0x00000007) 22 #define JASPER_CORE_ID_CR_PELS_PER_CYCLE_SHIFT (0) 24 #define JASPER_CORE_REV_OFFSET (0x0004) 25 #define JASPER_CORE_REV_CR_JASPER_DESIGNER_MASK (0xFF000000) 27 #define JASPER_CORE_REV_CR_JASPER_MAJOR_REV_MASK (0x00FF0000) 29 #define JASPER_CORE_REV_CR_JASPER_MINOR_REV_MASK (0x0000FF00) [all …]
|
/linux/drivers/scsi/lpfc/ |
H A D | lpfc_hw4.h | 36 * #define example_bit_field_MASK 0x03 47 * bf_set(example_bit_field, &t1, 0); 63 #define get_wqe_reqtag(x) (((x)->wqe.words[9] >> 0) & 0xFFFF) 64 #define get_wqe_tmo(x) (((x)->wqe.words[7] >> 24) & 0x00FF) 79 #define lpfc_sli_intf_valid_MASK 0x00000007 83 #define lpfc_sli_intf_sli_hint2_MASK 0x0000001F 85 #define LPFC_SLI_INTF_SLI_HINT2_NONE 0 87 #define lpfc_sli_intf_sli_hint1_MASK 0x000000FF 89 #define LPFC_SLI_INTF_SLI_HINT1_NONE 0 93 #define lpfc_sli_intf_if_type_MASK 0x0000000F [all …]
|
/linux/drivers/net/ethernet/ti/ |
H A D | netcp_xgbepcsr.c | 13 #define XGBE_CTRL_OFFSET 0x0c 14 #define XGBE_SGMII_1_OFFSET 0x0114 15 #define XGBE_SGMII_2_OFFSET 0x0214 18 #define PCSR_CPU_CTRL_OFFSET 0x1fd0 31 #define PHY_A(serdes) 0 40 {0x0000, 0x00800002, 0x00ff00ff}, 41 {0x0014, 0x00003838, 0x0000ffff}, 42 {0x0060, 0x1c44e438, 0xffffffff}, 43 {0x0064, 0x00c18400, 0x00ffffff}, 44 {0x0068, 0x17078200, 0xffffff00}, [all …]
|
/linux/drivers/staging/rtl8723bs/hal/ |
H A D | HalHWImg8723B_MAC.c | 16 ((pDM_Odm->BoardType & BIT4) >> 4) << 0 | /* _GLNA */ in CheckPositive() 31 pDM_Odm->TypeGLNA << 0 | in CheckPositive() 40 if (((cond1 & 0x0000F000) != 0) && ((cond1 & 0x0000F000) != (driver1 & 0x0000F000))) in CheckPositive() 42 if (((cond1 & 0x0F000000) != 0) && ((cond1 & 0x0F000000) != (driver1 & 0x0F000000))) in CheckPositive() 48 cond1 &= 0x000F0FFF; in CheckPositive() 49 driver1 &= 0x000F0FFF; in CheckPositive() 52 u32 bitMask = 0; in CheckPositive() 53 if ((cond1 & 0x0F) == 0) /* BoardType is DONTCARE */ in CheckPositive() 56 if ((cond1 & BIT0) != 0) /* GLNA */ in CheckPositive() 57 bitMask |= 0x000000FF; in CheckPositive() [all …]
|
/linux/drivers/gpu/drm/amd/amdgpu/ |
H A D | tonga_sdma_pkt_open.h | 26 #define SDMA_OP_NOP 0 41 #define SDMA_SUBOP_TIMESTAMP_SET 0 44 #define SDMA_SUBOP_COPY_LINEAR 0 50 #define SDMA_SUBOP_WRITE_LINEAR 0 54 #define SDMA_PKT_HEADER_op_offset 0 55 #define SDMA_PKT_HEADER_op_mask 0x000000FF 56 #define SDMA_PKT_HEADER_op_shift 0 60 #define SDMA_PKT_HEADER_sub_op_offset 0 61 #define SDMA_PKT_HEADER_sub_op_mask 0x000000FF 71 #define SDMA_PKT_COPY_LINEAR_HEADER_op_offset 0 [all …]
|
H A D | vega10_sdma_pkt_open.h | 26 #define SDMA_OP_NOP 0 42 #define SDMA_SUBOP_TIMESTAMP_SET 0 45 #define SDMA_SUBOP_COPY_LINEAR 0 53 #define SDMA_SUBOP_WRITE_LINEAR 0 55 #define SDMA_SUBOP_PTEPDE_GEN 0 65 #define SDMA_OP_AQL_COPY 0 66 #define SDMA_OP_AQL_BARRIER_OR 0 69 #define SDMA_PKT_HEADER_op_offset 0 70 #define SDMA_PKT_HEADER_op_mask 0x000000FF 71 #define SDMA_PKT_HEADER_op_shift 0 [all …]
|
H A D | iceland_sdma_pkt_open.h | 26 #define SDMA_OP_NOP 0 41 #define SDMA_SUBOP_TIMESTAMP_SET 0 44 #define SDMA_SUBOP_COPY_LINEAR 0 50 #define SDMA_SUBOP_WRITE_LINEAR 0 54 #define SDMA_PKT_HEADER_op_offset 0 55 #define SDMA_PKT_HEADER_op_mask 0x000000FF 56 #define SDMA_PKT_HEADER_op_shift 0 60 #define SDMA_PKT_HEADER_sub_op_offset 0 61 #define SDMA_PKT_HEADER_sub_op_mask 0x000000FF 71 #define SDMA_PKT_COPY_LINEAR_HEADER_op_offset 0 [all …]
|
H A D | sdma_v6_0_0_pkt_open.h | 26 #define SDMA_OP_NOP 0 44 #define SDMA_SUBOP_TIMESTAMP_SET 0 47 #define SDMA_SUBOP_COPY_LINEAR 0 61 #define SDMA_SUBOP_WRITE_LINEAR 0 64 #define SDMA_SUBOP_PTEPDE_GEN 0 76 #define SDMA_OP_AQL_COPY 0 77 #define SDMA_OP_AQL_BARRIER_OR 0 80 #define SDMA_GCR_SEQ(x) (((x) & 0x3) << 16) 84 #define SDMA_GCR_GL2_RANGE(x) (((x) & 0x3) << 11) 92 #define SDMA_GCR_GL1_RANGE(x) (((x) & 0x3) << 2) [all …]
|
H A D | navi10_sdma_pkt_open.h | 26 #define SDMA_OP_NOP 0 44 #define SDMA_SUBOP_TIMESTAMP_SET 0 47 #define SDMA_SUBOP_COPY_LINEAR 0 60 #define SDMA_SUBOP_WRITE_LINEAR 0 63 #define SDMA_SUBOP_PTEPDE_GEN 0 73 #define SDMA_OP_AQL_COPY 0 74 #define SDMA_OP_AQL_BARRIER_OR 0 77 #define SDMA_GCR_SEQ(x) (((x) & 0x3) << 16) 81 #define SDMA_GCR_GL2_RANGE(x) (((x) & 0x3) << 11) 89 #define SDMA_GCR_GL1_RANGE(x) (((x) & 0x3) << 2) [all …]
|
/linux/drivers/net/wireless/ralink/rt2x00/ |
H A D | rt2400pci.h | 20 #define RF2420 0x0000 21 #define RF2421 0x0001 32 #define CSR_REG_BASE 0x0000 33 #define CSR_REG_SIZE 0x014c 34 #define EEPROM_BASE 0x0000 35 #define EEPROM_SIZE 0x0100 36 #define BBP_BASE 0x0000 37 #define BBP_SIZE 0x0020 38 #define RF_BASE 0x0004 39 #define RF_SIZE 0x000c [all …]
|
H A D | rt2500pci.h | 20 #define RF2522 0x0000 21 #define RF2523 0x0001 22 #define RF2524 0x0002 23 #define RF2525 0x0003 24 #define RF2525E 0x0004 25 #define RF5222 0x0010 43 #define CSR_REG_BASE 0x0000 44 #define CSR_REG_SIZE 0x0174 45 #define EEPROM_BASE 0x0000 46 #define EEPROM_SIZE 0x0200 [all …]
|
H A D | rt61pci.h | 20 #define RT2561s_PCI_ID 0x0301 21 #define RT2561_PCI_ID 0x0302 22 #define RT2661_PCI_ID 0x0401 27 #define RF5225 0x0001 28 #define RF5325 0x0002 29 #define RF2527 0x0003 30 #define RF2529 0x0004 41 #define CSR_REG_BASE 0x3000 42 #define CSR_REG_SIZE 0x04b0 43 #define EEPROM_BASE 0x0000 [all …]
|
H A D | rt73usb.h | 20 #define RF5226 0x0001 21 #define RF2528 0x0002 22 #define RF5225 0x0003 23 #define RF2527 0x0004 34 #define CSR_REG_BASE 0x3000 35 #define CSR_REG_SIZE 0x04b0 36 #define EEPROM_BASE 0x0000 37 #define EEPROM_SIZE 0x0100 38 #define BBP_BASE 0x0000 39 #define BBP_SIZE 0x0080 [all …]
|
H A D | rt2800.h | 49 #define RF2820 0x0001 50 #define RF2850 0x0002 51 #define RF2720 0x0003 52 #define RF2750 0x0004 53 #define RF3020 0x0005 54 #define RF2020 0x0006 55 #define RF3021 0x0007 56 #define RF3022 0x0008 57 #define RF3052 0x0009 58 #define RF2853 0x000a [all …]
|
/linux/drivers/net/wireless/realtek/rtlwifi/rtl8723be/ |
H A D | table.c | 8 0x800, 0x80040000, 9 0x804, 0x00000003, 10 0x808, 0x0000FC00, 11 0x80C, 0x0000000A, 12 0x810, 0x10001331, 13 0x814, 0x020C3D10, 14 0x818, 0x02200385, 15 0x81C, 0x00000000, 16 0x820, 0x01000100, 17 0x824, 0x00190204, [all …]
|
/linux/drivers/net/ethernet/chelsio/cxgb4/ |
H A D | cxgb4_tc_u32_parse.h | 48 f->val.tos = (ntohl(val) >> 16) & 0x000000FF; in cxgb4_fill_ipv4_tos() 49 f->mask.tos = (ntohl(mask) >> 16) & 0x000000FF; in cxgb4_fill_ipv4_tos() 51 return 0; in cxgb4_fill_ipv4_tos() 60 frag_val = (ntohl(val) >> 13) & 0x00000007; in cxgb4_fill_ipv4_frag() 61 mask_val = ntohl(mask) & 0x0000FFFF; in cxgb4_fill_ipv4_frag() 63 if (frag_val == 0x1 && mask_val != 0x3FFF) { /* MF set */ in cxgb4_fill_ipv4_frag() 66 } else if (frag_val == 0x2 && mask_val != 0x3FFF) { /* DF set */ in cxgb4_fill_ipv4_frag() 67 f->val.frag = 0; in cxgb4_fill_ipv4_frag() 73 return 0; in cxgb4_fill_ipv4_frag() 79 f->val.proto = (ntohl(val) >> 16) & 0x000000FF; in cxgb4_fill_ipv4_proto() [all …]
|
/linux/arch/mips/include/asm/mach-rc32434/ |
H A D | eth.h | 33 #define ETH0_BASE_ADDR 0x18060000 84 #define ETH_INT_FC_EN (1 << 0) 90 #define ETH_INT_FC_IOC 0x000000c0 93 #define ETH_FIFI_TT_TTH_BIT 0 94 #define ETH_FIFO_TT_TTH 0x0000007f 97 #define ETH_ARC_PRO (1 << 0) 103 #define ETH_SAL_BYTE_5 0x000000ff 104 #define ETH_SAL_BYTE_4 0x0000ff00 105 #define ETH_SAL_BYTE_3 0x00ff0000 106 #define ETH_SAL_BYTE_2 0xff000000 [all …]
|
/linux/drivers/net/wireless/realtek/rtlwifi/rtl8188ee/ |
H A D | table.c | 6 0x800, 0x80040000, 7 0x804, 0x00000003, 8 0x808, 0x0000FC00, 9 0x80C, 0x0000000A, 10 0x810, 0x10001331, 11 0x814, 0x020C3D10, 12 0x818, 0x02200385, 13 0x81C, 0x00000000, 14 0x820, 0x01000100, 15 0x824, 0x00390204, [all …]
|
/linux/drivers/net/wireless/realtek/rtlwifi/rtl8192ee/ |
H A D | table.c | 6 0x800, 0x80040000, 7 0x804, 0x00000003, 8 0x808, 0x0000FC00, 9 0x80C, 0x0000000A, 10 0x810, 0x10001331, 11 0x814, 0x020C3D10, 12 0x818, 0x02220385, 13 0x81C, 0x00000000, 14 0x820, 0x01000100, 15 0x824, 0x00390204, [all …]
|
/linux/arch/sh/drivers/pci/ |
H A D | pci-sh7751.h | 13 #define SH7751_VENDOR_ID 0x1054 14 #define SH7751_DEVICE_ID 0x3505 15 #define SH7751R_DEVICE_ID 0x350e 18 #define SH7751_PCI_CONFIG_BASE 0xFD000000 /* Config space base addr */ 19 #define SH7751_PCI_CONFIG_SIZE 0x1000000 /* Config space size */ 20 #define SH7751_PCI_MEMORY_BASE 0xFD000000 /* Memory space base addr */ 21 #define SH7751_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */ 22 #define SH7751_PCI_IO_BASE 0xFE240000 /* IO space base address */ 23 #define SH7751_PCI_IO_SIZE 0x40000 /* Size of IO window */ 25 #define SH7751_PCIREG_BASE 0xFE200000 /* PCI regs base address */ [all …]
|
/linux/drivers/net/wireless/realtek/rtlwifi/rtl8723ae/ |
H A D | table.c | 7 0x800, 0x80040000, 8 0x804, 0x00000003, 9 0x808, 0x0000fc00, 10 0x80c, 0x0000000a, 11 0x810, 0x10005388, 12 0x814, 0x020c3d10, 13 0x818, 0x02200385, 14 0x81c, 0x00000000, 15 0x820, 0x01000100, 16 0x824, 0x00390004, [all …]
|
/linux/drivers/media/rc/img-ir/ |
H A D | img-ir.h | 20 #define IMG_IR_CONTROL 0x00 21 #define IMG_IR_STATUS 0x04 22 #define IMG_IR_DATA_LW 0x08 23 #define IMG_IR_DATA_UP 0x0c 24 #define IMG_IR_LEAD_SYMB_TIMING 0x10 25 #define IMG_IR_S00_SYMB_TIMING 0x14 26 #define IMG_IR_S01_SYMB_TIMING 0x18 27 #define IMG_IR_S10_SYMB_TIMING 0x1c 28 #define IMG_IR_S11_SYMB_TIMING 0x20 29 #define IMG_IR_FREE_SYMB_TIMING 0x24 [all …]
|
/linux/drivers/video/fbdev/ |
H A D | pxa168fb.h | 6 /* Video Frame 0&1 start address registers */ 7 #define LCD_SPU_DMA_START_ADDR_Y0 0x00C0 8 #define LCD_SPU_DMA_START_ADDR_U0 0x00C4 9 #define LCD_SPU_DMA_START_ADDR_V0 0x00C8 10 #define LCD_CFG_DMA_START_ADDR_0 0x00CC /* Cmd address */ 11 #define LCD_SPU_DMA_START_ADDR_Y1 0x00D0 12 #define LCD_SPU_DMA_START_ADDR_U1 0x00D4 13 #define LCD_SPU_DMA_START_ADDR_V1 0x00D8 14 #define LCD_CFG_DMA_START_ADDR_1 0x00DC /* Cmd address */ 17 #define LCD_SPU_DMA_PITCH_YC 0x00E0 [all …]
|
/linux/drivers/net/wireless/realtek/rtw89/ |
H A D | rtw8852a_rfk_table.c | 8 RTW89_DECL_RFK_WM(0x12a8, 0x00000001, 0x00000001), 9 RTW89_DECL_RFK_WM(0x12a8, 0x0000000e, 0x00000002), 10 RTW89_DECL_RFK_WM(0x32a8, 0x00000001, 0x00000001), 11 RTW89_DECL_RFK_WM(0x32a8, 0x0000000e, 0x00000002), 12 RTW89_DECL_RFK_WM(0x12bc, 0x000000f0, 0x00000005), 13 RTW89_DECL_RFK_WM(0x12bc, 0x00000f00, 0x00000005), 14 RTW89_DECL_RFK_WM(0x12bc, 0x000f0000, 0x00000005), 15 RTW89_DECL_RFK_WM(0x12bc, 0x0000f000, 0x00000005), 16 RTW89_DECL_RFK_WM(0x120c, 0x000000ff, 0x00000033), 17 RTW89_DECL_RFK_WM(0x12c0, 0x0ff00000, 0x00000033), [all …]
|
/linux/drivers/net/ethernet/engleder/ |
H A D | tsnep_hw.h | 12 #define ECM_TYPE 0x0000 13 #define ECM_REVISION_MASK 0x000000FF 14 #define ECM_REVISION_SHIFT 0 15 #define ECM_VERSION_MASK 0x0000FF00 17 #define ECM_QUEUE_COUNT_MASK 0x00070000 19 #define ECM_GATE_CONTROL 0x02000000 22 #define ECM_SYSTEM_TIME_LOW 0x0008 23 #define ECM_SYSTEM_TIME_HIGH 0x000C 26 #define ECM_CLOCK_RATE 0x0010 27 #define ECM_CLOCK_RATE_OFFSET_MASK 0x7FFFFFFF [all …]
|