| /linux/drivers/gpu/drm/amd/include/asic_reg/gmc/ |
| H A D | gmc_6_0_sh_mask.h | 26 #define ATC_ATS_CNTL__CREDITS_ATS_RPB_MASK 0x00003f00L 27 #define ATC_ATS_CNTL__CREDITS_ATS_RPB__SHIFT 0x00000008 28 #define ATC_ATS_CNTL__DEBUG_ECO_MASK 0x000f0000L 29 #define ATC_ATS_CNTL__DEBUG_ECO__SHIFT 0x00000010 30 #define ATC_ATS_CNTL__DISABLE_ATC_MASK 0x00000001L 31 #define ATC_ATS_CNTL__DISABLE_ATC__SHIFT 0x00000000 32 #define ATC_ATS_CNTL__DISABLE_PASID_MASK 0x00000004L 33 #define ATC_ATS_CNTL__DISABLE_PASID__SHIFT 0x00000002 34 #define ATC_ATS_CNTL__DISABLE_PRI_MASK 0x00000002L 35 #define ATC_ATS_CNTL__DISABLE_PRI__SHIFT 0x00000001 [all …]
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/dce/ |
| H A D | dce_6_0_sh_mask.h | 26 #define ABM_TEST_DEBUG_DATA__ABM_TEST_DEBUG_DATA_MASK 0xffffffffL 27 #define ABM_TEST_DEBUG_DATA__ABM_TEST_DEBUG_DATA__SHIFT 0x00000000 28 #define ABM_TEST_DEBUG_INDEX__ABM_TEST_DEBUG_INDEX_MASK 0x000000ffL 29 #define ABM_TEST_DEBUG_INDEX__ABM_TEST_DEBUG_INDEX__SHIFT 0x00000000 30 #define ABM_TEST_DEBUG_INDEX__ABM_TEST_DEBUG_WRITE_EN_MASK 0x00000100L 31 #define ABM_TEST_DEBUG_INDEX__ABM_TEST_DEBUG_WRITE_EN__SHIFT 0x00000008 32 #define AFMT_60958_0__AFMT_60958_CS_A_MASK 0x00000001L 33 #define AFMT_60958_0__AFMT_60958_CS_A__SHIFT 0x00000000 34 #define AFMT_60958_0__AFMT_60958_CS_B_MASK 0x00000002L 35 #define AFMT_60958_0__AFMT_60958_CS_B__SHIFT 0x00000001 [all …]
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/gca/ |
| H A D | gfx_6_0_sh_mask.h | 26 #define BCI_DEBUG_READ__DATA_MASK 0x00ffffffL 27 #define BCI_DEBUG_READ__DATA__SHIFT 0x00000000 28 #define CB_BLEND0_CONTROL__ALPHA_COMB_FCN_MASK 0x00e00000L 29 #define CB_BLEND0_CONTROL__ALPHA_COMB_FCN__SHIFT 0x00000015 30 #define CB_BLEND0_CONTROL__ALPHA_DESTBLEND_MASK 0x1f000000L 31 #define CB_BLEND0_CONTROL__ALPHA_DESTBLEND__SHIFT 0x00000018 32 #define CB_BLEND0_CONTROL__ALPHA_SRCBLEND_MASK 0x001f0000L 33 #define CB_BLEND0_CONTROL__ALPHA_SRCBLEND__SHIFT 0x00000010 34 #define CB_BLEND0_CONTROL__COLOR_COMB_FCN_MASK 0x000000e0L 35 #define CB_BLEND0_CONTROL__COLOR_COMB_FCN__SHIFT 0x00000005 [all …]
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/uvd/ |
| H A D | uvd_4_0_sh_mask.h | 26 #define UVD_CGC_CTRL2__DYN_OCLK_RAMP_EN_MASK 0x00000001L 27 #define UVD_CGC_CTRL2__DYN_OCLK_RAMP_EN__SHIFT 0x00000000 28 #define UVD_CGC_CTRL2__DYN_RCLK_RAMP_EN_MASK 0x00000002L 29 #define UVD_CGC_CTRL2__DYN_RCLK_RAMP_EN__SHIFT 0x00000001 30 #define UVD_CGC_CTRL2__GATER_DIV_ID_MASK 0x0000001cL 31 #define UVD_CGC_CTRL2__GATER_DIV_ID__SHIFT 0x00000002 32 #define UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK 0x0000003cL 33 #define UVD_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT 0x00000002 34 #define UVD_CGC_CTRL__CLK_OFF_DELAY_MASK 0x000007c0L 35 #define UVD_CGC_CTRL__CLK_OFF_DELAY__SHIFT 0x00000006 [all …]
|
| /linux/drivers/net/wireless/ath/ath9k/ |
| H A D | ar956x_initvals.h | 41 {0x00009800, 0xafe68e30}, 42 {0x00009804, 0xfd14e000}, 43 {0x00009808, 0x9c0a9f6b}, 44 {0x0000980c, 0x04900000}, 45 {0x00009814, 0x0280c00a}, 46 {0x00009818, 0x00000000}, 47 {0x0000981c, 0x00020028}, 48 {0x00009834, 0x6400a190}, 49 {0x00009838, 0x0108ecff}, 50 {0x0000983c, 0x14000600}, [all …]
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/bif/ |
| H A D | bif_3_0_sh_mask.h | 26 #define BACO_CNTL__BACO_ANA_ISO_DIS_MASK 0x00000080L 27 #define BACO_CNTL__BACO_ANA_ISO_DIS__SHIFT 0x00000007 28 #define BACO_CNTL__BACO_BCLK_OFF_MASK 0x00000002L 29 #define BACO_CNTL__BACO_BCLK_OFF__SHIFT 0x00000001 30 #define BACO_CNTL__BACO_EN_MASK 0x00000001L 31 #define BACO_CNTL__BACO_EN__SHIFT 0x00000000 32 #define BACO_CNTL__BACO_HANG_PROTECTION_EN_MASK 0x00000020L 33 #define BACO_CNTL__BACO_HANG_PROTECTION_EN__SHIFT 0x00000005 34 #define BACO_CNTL__BACO_ISO_DIS_MASK 0x00000004L 35 #define BACO_CNTL__BACO_ISO_DIS__SHIFT 0x00000002 [all …]
|
| /linux/drivers/net/wireless/broadcom/brcm80211/brcmsmac/phy/ |
| H A D | phytbl_lcn.c | 10 0x00000000, 11 0x00000000, 12 0x00000000, 13 0x00000000, 14 0x00000000, 15 0x00000000, 16 0x00000000, 17 0x00000000, 18 0x00000004, 19 0x00000000, [all …]
|
| /linux/arch/arm/boot/dts/nvidia/ |
| H A D | tegra30-asus-tf201.dts | 67 reg = <0x4d>; 82 mount-matrix = "-1", "0", "0", 83 "0", "-1", "0", 84 "0", "0", "-1"; 88 mount-matrix = "0", "-1", "0", 89 "-1", "0", "0", 90 "0", "0", "-1"; 95 mount-matrix = "1", "0", "0", 96 "0", "-1", "0", 97 "0", "0", "1"; [all …]
|
| H A D | tegra124-jetson-tk1-emc.dtsi | 104 0x40040001 105 0x8000000a 106 0x00000001 107 0x00000001 108 0x00000002 109 0x00000000 110 0x00000002 111 0x00000001 112 0x00000003 113 0x00000008 [all …]
|
| /linux/arch/sh/include/cpu-sh4/cpu/ |
| H A D | dma-register.h | 17 #define CHCR_TS_LOW_MASK 0x00000018 19 #define CHCR_TS_HIGH_MASK 0 20 #define CHCR_TS_HIGH_SHIFT 0 26 #define CHCR_TS_LOW_MASK 0x00000018 28 #define CHCR_TS_HIGH_MASK 0x00300000 34 #define CHCR_TS_LOW_MASK 0x00000018 36 #define CHCR_TS_HIGH_MASK 0x00100000 42 XMIT_SZ_8BIT = 0, 48 XMIT_SZ_128BIT_BLK = 0xb, 49 XMIT_SZ_256BIT_BLK = 0xc, [all …]
|
| /linux/sound/soc/codecs/ |
| H A D | cs35l45-tables.c | 15 { 0x00000040, 0x00000055 }, 16 { 0x00000040, 0x000000AA }, 17 { 0x00000044, 0x00000055 }, 18 { 0x00000044, 0x000000AA }, 19 { 0x00006480, 0x0830500A }, 20 { 0x00007C60, 0x1000850B }, 21 { CS35L45_BOOST_OV_CFG, 0x007000D0 }, 22 { CS35L45_LDPM_CONFIG, 0x0001B636 }, 23 { 0x00002C08, 0x00000009 }, 24 { 0x00006850, 0x0A30FFC4 }, [all …]
|
| H A D | cs35l56-shared.c | 24 { CS35L56_ASP1_ENABLES1, 0x00000000 }, 25 { CS35L56_ASP1_CONTROL1, 0x00000028 }, 26 { CS35L56_ASP1_CONTROL2, 0x18180200 }, 27 { CS35L56_ASP1_CONTROL3, 0x00000002 }, 28 { CS35L56_ASP1_FRAME_CONTROL1, 0x03020100 }, 29 { CS35L56_ASP1_FRAME_CONTROL5, 0x00020100 }, 30 { CS35L56_ASP1_DATA_CONTROL1, 0x00000018 }, 31 { CS35L56_ASP1_DATA_CONTROL5, 0x00000018 }, [all...] |
| /linux/drivers/gpu/drm/nouveau/nvkm/subdev/bus/ |
| H A D | g94.c | 35 nvkm_mask(device, 0x001098, 0x00000008, 0x00000000); in g94_bus_hwsq_exec() 36 nvkm_wr32(device, 0x001304, 0x00000000); in g94_bus_hwsq_exec() 37 nvkm_wr32(device, 0x001318, 0x00000000); in g94_bus_hwsq_exec() 38 for (i = 0; i < size; i++) in g94_bus_hwsq_exec() 39 nvkm_wr32(device, 0x080000 + (i * 4), data[i]); in g94_bus_hwsq_exec() 40 nvkm_mask(device, 0x001098, 0x00000018, 0x00000018); in g94_bus_hwsq_exec() 41 nvkm_wr32(device, 0x00130c, 0x00000001); in g94_bus_hwsq_exec() 44 if (!(nvkm_rd32(device, 0x001308) & 0x00000100)) in g94_bus_hwsq_exec() 46 ) < 0) in g94_bus_hwsq_exec() 49 return 0; in g94_bus_hwsq_exec()
|
| H A D | nv50.c | 36 nvkm_mask(device, 0x001098, 0x00000008, 0x00000000); in nv50_bus_hwsq_exec() 37 nvkm_wr32(device, 0x001304, 0x00000000); in nv50_bus_hwsq_exec() 38 for (i = 0; i < size; i++) in nv50_bus_hwsq_exec() 39 nvkm_wr32(device, 0x001400 + (i * 4), data[i]); in nv50_bus_hwsq_exec() 40 nvkm_mask(device, 0x001098, 0x00000018, 0x00000018); in nv50_bus_hwsq_exec() 41 nvkm_wr32(device, 0x00130c, 0x00000003); in nv50_bus_hwsq_exec() 44 if (!(nvkm_rd32(device, 0x001308) & 0x00000100)) in nv50_bus_hwsq_exec() 46 ) < 0) in nv50_bus_hwsq_exec() 49 return 0; in nv50_bus_hwsq_exec() 57 u32 stat = nvkm_rd32(device, 0x001100) & nvkm_rd32(device, 0x001140); in nv50_bus_intr() [all …]
|
| /linux/drivers/soc/atmel/ |
| H A D | soc.h | 36 #define AT91RM9200_CIDR_MATCH 0x09290780 38 #define AT91SAM9260_CIDR_MATCH 0x019803a0 39 #define AT91SAM9261_CIDR_MATCH 0x019703a0 40 #define AT91SAM9263_CIDR_MATCH 0x019607a0 41 #define AT91SAM9G20_CIDR_MATCH 0x019905a0 42 #define AT91SAM9RL64_CIDR_MATCH 0x019b03a0 43 #define AT91SAM9G45_CIDR_MATCH 0x019b05a0 44 #define AT91SAM9X5_CIDR_MATCH 0x019a05a0 45 #define AT91SAM9N12_CIDR_MATCH 0x019a07a0 46 #define SAM9X60_CIDR_MATCH 0x019b35a0 [all …]
|
| /linux/sound/firewire/motu/ |
| H A D | motu-protocol-v1.c | 10 // Status register for MOTU 828 (0x'ffff'f000'0b00). 12 // 0xffff0000: ISOC_COMM_CONTROL_MASK in motu-stream.c. 13 // 0x00008000: mode of optical input interface. 14 // 0x00008000: for S/PDIF signal. 15 // 0x00000000: disabled or for ADAT signal. 16 // 0x00004000: mode of optical output interface. 17 // 0x00004000: for S/PDIF signal. 18 // 0x00000000: disabled or for ADAT signal. 19 // 0x00003f00: monitor input mode. 20 // 0x00000800: analog-1/2 [all …]
|
| /linux/drivers/video/fbdev/mb862xx/ |
| H A D | mb862xx_reg.h | 9 #define MB862XX_MMIO_BASE 0x01fc0000 10 #define MB862XX_MMIO_HIGH_BASE 0x03fc0000 11 #define MB862XX_I2C_BASE 0x0000c000 12 #define MB862XX_DISP_BASE 0x00010000 13 #define MB862XX_CAP_BASE 0x00018000 14 #define MB862XX_DRAW_BASE 0x00030000 15 #define MB862XX_GEO_BASE 0x00038000 16 #define MB862XX_PIO_BASE 0x00038000 17 #define MB862XX_MMIO_SIZE 0x40000 20 #define GC_IST 0x00000020 [all …]
|
| /linux/drivers/gpu/drm/pl111/ |
| H A D | pl111_drm.h | 29 #define CLCD_TIM0 0x00000000 30 #define CLCD_TIM1 0x00000004 31 #define CLCD_TIM2 0x00000008 32 #define CLCD_TIM3 0x0000000c 33 #define CLCD_UBAS 0x00000010 34 #define CLCD_LBAS 0x00000014 36 #define CLCD_PL110_IENB 0x00000018 37 #define CLCD_PL110_CNTL 0x0000001c 38 #define CLCD_PL110_STAT 0x00000020 39 #define CLCD_PL110_INTR 0x00000024 [all …]
|
| /linux/drivers/net/wireless/realtek/rtlwifi/rtl8192du/ |
| H A D | table.c | 9 0x800, 0x80040002, 10 0x804, 0x00000003, 11 0x808, 0x0000fc00, 12 0x80c, 0x0000000a, 13 0x810, 0x10001331, 14 0x814, 0x020c3d10, 15 0x818, 0x02200385, 16 0x81c, 0x00000000, 17 0x820, 0x01000100, 18 0x824, 0x00390004, [all …]
|
| /linux/drivers/gpu/drm/nouveau/nvkm/subdev/fb/ |
| H A D | regsnv04.h | 5 #define NV04_PFB_BOOT_0 0x00100000 6 # define NV04_PFB_BOOT_0_RAM_AMOUNT 0x00000003 7 # define NV04_PFB_BOOT_0_RAM_AMOUNT_32MB 0x00000000 8 # define NV04_PFB_BOOT_0_RAM_AMOUNT_4MB 0x00000001 9 # define NV04_PFB_BOOT_0_RAM_AMOUNT_8MB 0x00000002 10 # define NV04_PFB_BOOT_0_RAM_AMOUNT_16MB 0x00000003 11 # define NV04_PFB_BOOT_0_RAM_WIDTH_128 0x00000004 12 # define NV04_PFB_BOOT_0_RAM_TYPE 0x00000028 13 # define NV04_PFB_BOOT_0_RAM_TYPE_SGRAM_8MBIT 0x00000000 14 # define NV04_PFB_BOOT_0_RAM_TYPE_SGRAM_16MBIT 0x00000008 [all …]
|
| /linux/tools/testing/selftests/powerpc/vphn/ |
| H A D | test-vphn.c | 29 0xffffffffffffffff, 30 0xffffffffffffffff, 31 0xffffffffffffffff, 32 0xffffffffffffffff, 33 0xffffffffffffffff, 34 0xffffffffffffffff, 37 0x00000000 43 0x8001ffffffffffff, 44 0xffffffffffffffff, 45 0xfffffffffffffff [all...] |
| /linux/sound/soc/atmel/ |
| H A D | atmel-pdmic.h | 7 #define PDMIC_CR 0x00000000 9 #define PDMIC_CR_SWRST 0x1 10 #define PDMIC_CR_SWRST_MASK BIT(0) 11 #define PDMIC_CR_SWRST_SHIFT (0) 13 #define PDMIC_CR_ENPDM_DIS 0x0 14 #define PDMIC_CR_ENPDM_EN 0x1 18 #define PDMIC_MR 0x00000004 20 #define PDMIC_MR_CLKS_PCK 0x0 21 #define PDMIC_MR_CLKS_GCK 0x1 28 #define PDMIC_CDR 0x00000014 [all …]
|
| /linux/include/video/ |
| H A D | newport.h | 34 #define DM1_PLANES 0x00000007 35 #define DM1_NOPLANES 0x00000000 36 #define DM1_RGBPLANES 0x00000001 37 #define DM1_RGBAPLANES 0x00000002 38 #define DM1_OLAYPLANES 0x00000004 39 #define DM1_PUPPLANES 0x00000005 40 #define DM1_CIDPLANES 0x00000006 42 #define NPORT_DMODE1_DDMASK 0x00000018 43 #define NPORT_DMODE1_DD4 0x00000000 44 #define NPORT_DMODE1_DD8 0x00000008 [all …]
|
| /linux/net/core/ |
| H A D | ptp_classifier.c | 16 * jneq #0x800, test_ipv6 ; ETH_P_IP ? 20 * jset #0x1fff, drop_ipv4 ; don't allow fragments 21 * ldxb 4*([14]&0xf) ; load IP header len 25 * and #0xf ; mask PTP_CLASS_VMASK 26 * or #0x10 ; PTP_CLASS_IPV4 28 * drop_ipv4: ret #0x0 ; PTP_CLASS_NONE 32 * jneq #0x86dd, test_8021q ; ETH_P_IPV6 ? 38 * and #0xf ; mask PTP_CLASS_VMASK 39 * or #0x20 ; PTP_CLASS_IPV6 41 * drop_ipv6: ret #0x0 ; PTP_CLASS_NONE [all …]
|
| /linux/tools/perf/pmu-events/arch/riscv/thead/c900-legacy/ |
| H A D | microarch.json | 4 "EventCode": "0x0000000a", 9 "EventCode": "0x00000014", 14 "EventCode": "0x00000015", 19 "EventCode": "0x00000016", 24 "EventCode": "0x00000017", 30 "EventCode": "0x00000018", 35 "EventCode": "0x00000019", 40 "EventCode": "0x0000001a", 45 "EventCode": "0x0000001b", 50 "EventCode": "0x0000001c", [all …]
|