1 /*
2 * Copyright 2018 Advanced Micro Devices, Inc.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26
27 #include <linux/io-64-nonatomic-lo-hi.h>
28 #ifdef CONFIG_X86
29 #include <asm/hypervisor.h>
30 #endif
31
32 #include "amdgpu.h"
33 #include "amdgpu_gmc.h"
34 #include "amdgpu_ras.h"
35 #include "amdgpu_reset.h"
36 #include "amdgpu_xgmi.h"
37
38 #include <drm/drm_drv.h>
39 #include <drm/ttm/ttm_tt.h>
40
41 static const u64 four_gb = 0x100000000ULL;
42
amdgpu_gmc_is_pdb0_enabled(struct amdgpu_device * adev)43 bool amdgpu_gmc_is_pdb0_enabled(struct amdgpu_device *adev)
44 {
45 return adev->gmc.xgmi.connected_to_cpu || amdgpu_virt_xgmi_migrate_enabled(adev);
46 }
47
48 /**
49 * amdgpu_gmc_pdb0_alloc - allocate vram for pdb0
50 *
51 * @adev: amdgpu_device pointer
52 *
53 * Allocate video memory for pdb0 and map it for CPU access
54 * Returns 0 for success, error for failure.
55 */
amdgpu_gmc_pdb0_alloc(struct amdgpu_device * adev)56 int amdgpu_gmc_pdb0_alloc(struct amdgpu_device *adev)
57 {
58 int r;
59 struct amdgpu_bo_param bp;
60 u64 vram_size = adev->gmc.xgmi.node_segment_size * adev->gmc.xgmi.num_physical_nodes;
61 uint32_t pde0_page_shift = adev->gmc.vmid0_page_table_block_size + 21;
62 uint32_t npdes = (vram_size + (1ULL << pde0_page_shift) - 1) >> pde0_page_shift;
63
64 memset(&bp, 0, sizeof(bp));
65 bp.size = PAGE_ALIGN((npdes + 1) * 8);
66 bp.byte_align = PAGE_SIZE;
67 bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
68 bp.flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
69 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
70 bp.type = ttm_bo_type_kernel;
71 bp.resv = NULL;
72 bp.bo_ptr_size = sizeof(struct amdgpu_bo);
73
74 r = amdgpu_bo_create(adev, &bp, &adev->gmc.pdb0_bo);
75 if (r)
76 return r;
77
78 r = amdgpu_bo_reserve(adev->gmc.pdb0_bo, false);
79 if (unlikely(r != 0))
80 goto bo_reserve_failure;
81
82 r = amdgpu_bo_pin(adev->gmc.pdb0_bo, AMDGPU_GEM_DOMAIN_VRAM);
83 if (r)
84 goto bo_pin_failure;
85 r = amdgpu_bo_kmap(adev->gmc.pdb0_bo, &adev->gmc.ptr_pdb0);
86 if (r)
87 goto bo_kmap_failure;
88
89 amdgpu_bo_unreserve(adev->gmc.pdb0_bo);
90 return 0;
91
92 bo_kmap_failure:
93 amdgpu_bo_unpin(adev->gmc.pdb0_bo);
94 bo_pin_failure:
95 amdgpu_bo_unreserve(adev->gmc.pdb0_bo);
96 bo_reserve_failure:
97 amdgpu_bo_unref(&adev->gmc.pdb0_bo);
98 return r;
99 }
100
101 /**
102 * amdgpu_gmc_get_pde_for_bo - get the PDE for a BO
103 *
104 * @bo: the BO to get the PDE for
105 * @level: the level in the PD hirarchy
106 * @addr: resulting addr
107 * @flags: resulting flags
108 *
109 * Get the address and flags to be used for a PDE (Page Directory Entry).
110 */
amdgpu_gmc_get_pde_for_bo(struct amdgpu_bo * bo,int level,uint64_t * addr,uint64_t * flags)111 void amdgpu_gmc_get_pde_for_bo(struct amdgpu_bo *bo, int level,
112 uint64_t *addr, uint64_t *flags)
113 {
114 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
115
116 switch (bo->tbo.resource->mem_type) {
117 case TTM_PL_TT:
118 *addr = bo->tbo.ttm->dma_address[0];
119 break;
120 case TTM_PL_VRAM:
121 *addr = amdgpu_bo_gpu_offset(bo);
122 break;
123 default:
124 *addr = 0;
125 break;
126 }
127 *flags = amdgpu_ttm_tt_pde_flags(bo->tbo.ttm, bo->tbo.resource);
128 amdgpu_gmc_get_vm_pde(adev, level, addr, flags);
129 }
130
131 /*
132 * amdgpu_gmc_pd_addr - return the address of the root directory
133 */
amdgpu_gmc_pd_addr(struct amdgpu_bo * bo)134 uint64_t amdgpu_gmc_pd_addr(struct amdgpu_bo *bo)
135 {
136 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
137 uint64_t pd_addr;
138
139 /* TODO: move that into ASIC specific code */
140 if (adev->asic_type >= CHIP_VEGA10) {
141 uint64_t flags = AMDGPU_PTE_VALID;
142
143 amdgpu_gmc_get_pde_for_bo(bo, -1, &pd_addr, &flags);
144 pd_addr |= flags;
145 } else {
146 pd_addr = amdgpu_bo_gpu_offset(bo);
147 }
148 return pd_addr;
149 }
150
151 /**
152 * amdgpu_gmc_set_pte_pde - update the page tables using CPU
153 *
154 * @adev: amdgpu_device pointer
155 * @cpu_pt_addr: cpu address of the page table
156 * @gpu_page_idx: entry in the page table to update
157 * @addr: dst addr to write into pte/pde
158 * @flags: access flags
159 *
160 * Update the page tables using CPU.
161 */
amdgpu_gmc_set_pte_pde(struct amdgpu_device * adev,void * cpu_pt_addr,uint32_t gpu_page_idx,uint64_t addr,uint64_t flags)162 int amdgpu_gmc_set_pte_pde(struct amdgpu_device *adev, void *cpu_pt_addr,
163 uint32_t gpu_page_idx, uint64_t addr,
164 uint64_t flags)
165 {
166 void __iomem *ptr = (void *)cpu_pt_addr;
167 uint64_t value;
168
169 /*
170 * The following is for PTE only. GART does not have PDEs.
171 */
172 value = addr & 0x0000FFFFFFFFF000ULL;
173 value |= flags;
174 writeq(value, ptr + (gpu_page_idx * 8));
175
176 return 0;
177 }
178
179 /**
180 * amdgpu_gmc_agp_addr - return the address in the AGP address space
181 *
182 * @bo: TTM BO which needs the address, must be in GTT domain
183 *
184 * Tries to figure out how to access the BO through the AGP aperture. Returns
185 * AMDGPU_BO_INVALID_OFFSET if that is not possible.
186 */
amdgpu_gmc_agp_addr(struct ttm_buffer_object * bo)187 uint64_t amdgpu_gmc_agp_addr(struct ttm_buffer_object *bo)
188 {
189 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
190
191 if (!bo->ttm)
192 return AMDGPU_BO_INVALID_OFFSET;
193
194 if (bo->ttm->num_pages != 1 || bo->ttm->caching == ttm_cached)
195 return AMDGPU_BO_INVALID_OFFSET;
196
197 if (bo->ttm->dma_address[0] + PAGE_SIZE >= adev->gmc.agp_size)
198 return AMDGPU_BO_INVALID_OFFSET;
199
200 return adev->gmc.agp_start + bo->ttm->dma_address[0];
201 }
202
203 /**
204 * amdgpu_gmc_vram_location - try to find VRAM location
205 *
206 * @adev: amdgpu device structure holding all necessary information
207 * @mc: memory controller structure holding memory information
208 * @base: base address at which to put VRAM
209 *
210 * Function will try to place VRAM at base address provided
211 * as parameter.
212 */
amdgpu_gmc_vram_location(struct amdgpu_device * adev,struct amdgpu_gmc * mc,u64 base)213 void amdgpu_gmc_vram_location(struct amdgpu_device *adev, struct amdgpu_gmc *mc,
214 u64 base)
215 {
216 uint64_t vis_limit = (uint64_t)amdgpu_vis_vram_limit << 20;
217 uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
218
219 mc->vram_start = base;
220 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
221 if (limit < mc->real_vram_size)
222 mc->real_vram_size = limit;
223
224 if (vis_limit && vis_limit < mc->visible_vram_size)
225 mc->visible_vram_size = vis_limit;
226
227 if (mc->real_vram_size < mc->visible_vram_size)
228 mc->visible_vram_size = mc->real_vram_size;
229
230 if (mc->xgmi.num_physical_nodes == 0) {
231 mc->fb_start = mc->vram_start;
232 mc->fb_end = mc->vram_end;
233 }
234 dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
235 mc->mc_vram_size >> 20, mc->vram_start,
236 mc->vram_end, mc->real_vram_size >> 20);
237 }
238
239 /** amdgpu_gmc_sysvm_location - place vram and gart in sysvm aperture
240 *
241 * @adev: amdgpu device structure holding all necessary information
242 * @mc: memory controller structure holding memory information
243 *
244 * This function is only used if use GART for FB translation. In such
245 * case, we use sysvm aperture (vmid0 page tables) for both vram
246 * and gart (aka system memory) access.
247 *
248 * GPUVM (and our organization of vmid0 page tables) require sysvm
249 * aperture to be placed at a location aligned with 8 times of native
250 * page size. For example, if vm_context0_cntl.page_table_block_size
251 * is 12, then native page size is 8G (2M*2^12), sysvm should start
252 * with a 64G aligned address. For simplicity, we just put sysvm at
253 * address 0. So vram start at address 0 and gart is right after vram.
254 */
amdgpu_gmc_sysvm_location(struct amdgpu_device * adev,struct amdgpu_gmc * mc)255 void amdgpu_gmc_sysvm_location(struct amdgpu_device *adev, struct amdgpu_gmc *mc)
256 {
257 u64 hive_vram_start = 0;
258 u64 hive_vram_end = mc->xgmi.node_segment_size * mc->xgmi.num_physical_nodes - 1;
259 mc->vram_start = mc->xgmi.node_segment_size * mc->xgmi.physical_node_id;
260 mc->vram_end = mc->vram_start + mc->xgmi.node_segment_size - 1;
261 /* node_segment_size may not 4GB aligned on SRIOV, align up is needed. */
262 mc->gart_start = ALIGN(hive_vram_end + 1, four_gb);
263 mc->gart_end = mc->gart_start + mc->gart_size - 1;
264 if (amdgpu_virt_xgmi_migrate_enabled(adev)) {
265 /* set mc->vram_start to 0 to switch the returned GPU address of
266 * amdgpu_bo_create_reserved() from FB aperture to GART aperture.
267 */
268 mc->vram_start = 0;
269 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
270 mc->visible_vram_size = min(mc->visible_vram_size, mc->real_vram_size);
271 } else {
272 mc->fb_start = hive_vram_start;
273 mc->fb_end = hive_vram_end;
274 }
275 dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
276 mc->mc_vram_size >> 20, mc->vram_start,
277 mc->vram_end, mc->real_vram_size >> 20);
278 dev_info(adev->dev, "GART: %lluM 0x%016llX - 0x%016llX\n",
279 mc->gart_size >> 20, mc->gart_start, mc->gart_end);
280 }
281
282 /**
283 * amdgpu_gmc_gart_location - try to find GART location
284 *
285 * @adev: amdgpu device structure holding all necessary information
286 * @mc: memory controller structure holding memory information
287 * @gart_placement: GART placement policy with respect to VRAM
288 *
289 * Function will try to place GART before or after VRAM.
290 * If GART size is bigger than space left then we ajust GART size.
291 * Thus function will never fails.
292 */
amdgpu_gmc_gart_location(struct amdgpu_device * adev,struct amdgpu_gmc * mc,enum amdgpu_gart_placement gart_placement)293 void amdgpu_gmc_gart_location(struct amdgpu_device *adev, struct amdgpu_gmc *mc,
294 enum amdgpu_gart_placement gart_placement)
295 {
296 u64 size_af, size_bf;
297 /*To avoid the hole, limit the max mc address to AMDGPU_GMC_HOLE_START*/
298 u64 max_mc_address = min(adev->gmc.mc_mask, AMDGPU_GMC_HOLE_START - 1);
299
300 /* VCE doesn't like it when BOs cross a 4GB segment, so align
301 * the GART base on a 4GB boundary as well.
302 */
303 size_bf = mc->fb_start;
304 size_af = max_mc_address + 1 - ALIGN(mc->fb_end + 1, four_gb);
305
306 if (mc->gart_size > max(size_bf, size_af)) {
307 dev_warn(adev->dev, "limiting GART\n");
308 mc->gart_size = max(size_bf, size_af);
309 }
310
311 switch (gart_placement) {
312 case AMDGPU_GART_PLACEMENT_HIGH:
313 mc->gart_start = max_mc_address - mc->gart_size + 1;
314 break;
315 case AMDGPU_GART_PLACEMENT_LOW:
316 mc->gart_start = 0;
317 break;
318 case AMDGPU_GART_PLACEMENT_BEST_FIT:
319 default:
320 if ((size_bf >= mc->gart_size && size_bf < size_af) ||
321 (size_af < mc->gart_size))
322 mc->gart_start = 0;
323 else
324 mc->gart_start = max_mc_address - mc->gart_size + 1;
325 break;
326 }
327
328 mc->gart_start &= ~(four_gb - 1);
329 mc->gart_end = mc->gart_start + mc->gart_size - 1;
330 dev_info(adev->dev, "GART: %lluM 0x%016llX - 0x%016llX\n",
331 mc->gart_size >> 20, mc->gart_start, mc->gart_end);
332 }
333
334 /**
335 * amdgpu_gmc_agp_location - try to find AGP location
336 * @adev: amdgpu device structure holding all necessary information
337 * @mc: memory controller structure holding memory information
338 *
339 * Function will place try to find a place for the AGP BAR in the MC address
340 * space.
341 *
342 * AGP BAR will be assigned the largest available hole in the address space.
343 * Should be called after VRAM and GART locations are setup.
344 */
amdgpu_gmc_agp_location(struct amdgpu_device * adev,struct amdgpu_gmc * mc)345 void amdgpu_gmc_agp_location(struct amdgpu_device *adev, struct amdgpu_gmc *mc)
346 {
347 const uint64_t sixteen_gb = 1ULL << 34;
348 const uint64_t sixteen_gb_mask = ~(sixteen_gb - 1);
349 u64 size_af, size_bf;
350
351 if (mc->fb_start > mc->gart_start) {
352 size_bf = (mc->fb_start & sixteen_gb_mask) -
353 ALIGN(mc->gart_end + 1, sixteen_gb);
354 size_af = mc->mc_mask + 1 - ALIGN(mc->fb_end + 1, sixteen_gb);
355 } else {
356 size_bf = mc->fb_start & sixteen_gb_mask;
357 size_af = (mc->gart_start & sixteen_gb_mask) -
358 ALIGN(mc->fb_end + 1, sixteen_gb);
359 }
360
361 if (size_bf > size_af) {
362 mc->agp_start = (mc->fb_start - size_bf) & sixteen_gb_mask;
363 mc->agp_size = size_bf;
364 } else {
365 mc->agp_start = ALIGN(mc->fb_end + 1, sixteen_gb);
366 mc->agp_size = size_af;
367 }
368
369 mc->agp_end = mc->agp_start + mc->agp_size - 1;
370 dev_info(adev->dev, "AGP: %lluM 0x%016llX - 0x%016llX\n",
371 mc->agp_size >> 20, mc->agp_start, mc->agp_end);
372 }
373
374 /**
375 * amdgpu_gmc_set_agp_default - Set the default AGP aperture value.
376 * @adev: amdgpu device structure holding all necessary information
377 * @mc: memory controller structure holding memory information
378 *
379 * To disable the AGP aperture, you need to set the start to a larger
380 * value than the end. This function sets the default value which
381 * can then be overridden using amdgpu_gmc_agp_location() if you want
382 * to enable the AGP aperture on a specific chip.
383 *
384 */
amdgpu_gmc_set_agp_default(struct amdgpu_device * adev,struct amdgpu_gmc * mc)385 void amdgpu_gmc_set_agp_default(struct amdgpu_device *adev,
386 struct amdgpu_gmc *mc)
387 {
388 mc->agp_start = 0xffffffffffff;
389 mc->agp_end = 0;
390 mc->agp_size = 0;
391 }
392
393 /**
394 * amdgpu_gmc_fault_key - get hask key from vm fault address and pasid
395 *
396 * @addr: 48 bit physical address, page aligned (36 significant bits)
397 * @pasid: 16 bit process address space identifier
398 */
amdgpu_gmc_fault_key(uint64_t addr,uint16_t pasid)399 static inline uint64_t amdgpu_gmc_fault_key(uint64_t addr, uint16_t pasid)
400 {
401 return addr << 4 | pasid;
402 }
403
404 /**
405 * amdgpu_gmc_filter_faults - filter VM faults
406 *
407 * @adev: amdgpu device structure
408 * @ih: interrupt ring that the fault received from
409 * @addr: address of the VM fault
410 * @pasid: PASID of the process causing the fault
411 * @timestamp: timestamp of the fault
412 *
413 * Returns:
414 * True if the fault was filtered and should not be processed further.
415 * False if the fault is a new one and needs to be handled.
416 */
amdgpu_gmc_filter_faults(struct amdgpu_device * adev,struct amdgpu_ih_ring * ih,uint64_t addr,uint16_t pasid,uint64_t timestamp)417 bool amdgpu_gmc_filter_faults(struct amdgpu_device *adev,
418 struct amdgpu_ih_ring *ih, uint64_t addr,
419 uint16_t pasid, uint64_t timestamp)
420 {
421 struct amdgpu_gmc *gmc = &adev->gmc;
422 uint64_t stamp, key = amdgpu_gmc_fault_key(addr, pasid);
423 struct amdgpu_gmc_fault *fault;
424 uint32_t hash;
425
426 /* Stale retry fault if timestamp goes backward */
427 if (amdgpu_ih_ts_after(timestamp, ih->processed_timestamp))
428 return true;
429
430 /* If we don't have space left in the ring buffer return immediately */
431 stamp = max(timestamp, AMDGPU_GMC_FAULT_TIMEOUT + 1) -
432 AMDGPU_GMC_FAULT_TIMEOUT;
433 if (gmc->fault_ring[gmc->last_fault].timestamp >= stamp)
434 return true;
435
436 /* Try to find the fault in the hash */
437 hash = hash_64(key, AMDGPU_GMC_FAULT_HASH_ORDER);
438 fault = &gmc->fault_ring[gmc->fault_hash[hash].idx];
439 while (fault->timestamp >= stamp) {
440 uint64_t tmp;
441
442 if (atomic64_read(&fault->key) == key) {
443 /*
444 * if we get a fault which is already present in
445 * the fault_ring and the timestamp of
446 * the fault is after the expired timestamp,
447 * then this is a new fault that needs to be added
448 * into the fault ring.
449 */
450 if (fault->timestamp_expiry != 0 &&
451 amdgpu_ih_ts_after(fault->timestamp_expiry,
452 timestamp))
453 break;
454 else
455 return true;
456 }
457
458 tmp = fault->timestamp;
459 fault = &gmc->fault_ring[fault->next];
460
461 /* Check if the entry was reused */
462 if (fault->timestamp >= tmp)
463 break;
464 }
465
466 /* Add the fault to the ring */
467 fault = &gmc->fault_ring[gmc->last_fault];
468 atomic64_set(&fault->key, key);
469 fault->timestamp = timestamp;
470
471 /* And update the hash */
472 fault->next = gmc->fault_hash[hash].idx;
473 gmc->fault_hash[hash].idx = gmc->last_fault++;
474 return false;
475 }
476
477 /**
478 * amdgpu_gmc_filter_faults_remove - remove address from VM faults filter
479 *
480 * @adev: amdgpu device structure
481 * @addr: address of the VM fault
482 * @pasid: PASID of the process causing the fault
483 *
484 * Remove the address from fault filter, then future vm fault on this address
485 * will pass to retry fault handler to recover.
486 */
amdgpu_gmc_filter_faults_remove(struct amdgpu_device * adev,uint64_t addr,uint16_t pasid)487 void amdgpu_gmc_filter_faults_remove(struct amdgpu_device *adev, uint64_t addr,
488 uint16_t pasid)
489 {
490 struct amdgpu_gmc *gmc = &adev->gmc;
491 uint64_t key = amdgpu_gmc_fault_key(addr, pasid);
492 struct amdgpu_ih_ring *ih;
493 struct amdgpu_gmc_fault *fault;
494 uint32_t last_wptr;
495 uint64_t last_ts;
496 uint32_t hash;
497 uint64_t tmp;
498
499 if (adev->irq.retry_cam_enabled)
500 return;
501 else if (adev->irq.ih1.ring_size)
502 ih = &adev->irq.ih1;
503 else if (adev->irq.ih_soft.enabled)
504 ih = &adev->irq.ih_soft;
505 else
506 return;
507
508 /* Get the WPTR of the last entry in IH ring */
509 last_wptr = amdgpu_ih_get_wptr(adev, ih);
510 /* Order wptr with ring data. */
511 rmb();
512 /* Get the timetamp of the last entry in IH ring */
513 last_ts = amdgpu_ih_decode_iv_ts(adev, ih, last_wptr, -1);
514
515 hash = hash_64(key, AMDGPU_GMC_FAULT_HASH_ORDER);
516 fault = &gmc->fault_ring[gmc->fault_hash[hash].idx];
517 do {
518 if (atomic64_read(&fault->key) == key) {
519 /*
520 * Update the timestamp when this fault
521 * expired.
522 */
523 fault->timestamp_expiry = last_ts;
524 break;
525 }
526
527 tmp = fault->timestamp;
528 fault = &gmc->fault_ring[fault->next];
529 } while (fault->timestamp < tmp);
530 }
531
amdgpu_gmc_handle_retry_fault(struct amdgpu_device * adev,struct amdgpu_iv_entry * entry,u64 addr,u32 cam_index,u32 node_id,bool write_fault)532 int amdgpu_gmc_handle_retry_fault(struct amdgpu_device *adev,
533 struct amdgpu_iv_entry *entry,
534 u64 addr,
535 u32 cam_index,
536 u32 node_id,
537 bool write_fault)
538 {
539 int ret;
540
541 if (adev->irq.retry_cam_enabled) {
542 /* Delegate it to a different ring if the hardware hasn't
543 * already done it.
544 */
545 if (entry->ih == &adev->irq.ih) {
546 amdgpu_irq_delegate(adev, entry, 8);
547 return 1;
548 }
549
550 ret = amdgpu_vm_handle_fault(adev, entry->pasid, entry->vmid, node_id,
551 addr, entry->timestamp, write_fault);
552 WDOORBELL32(adev->irq.retry_cam_doorbell_index, cam_index);
553 if (ret)
554 return 1;
555 } else {
556 /* Process it only if it's the first fault for this address */
557 if (entry->ih != &adev->irq.ih_soft &&
558 amdgpu_gmc_filter_faults(adev, entry->ih, addr, entry->pasid,
559 entry->timestamp))
560 return 1;
561
562 /* Delegate it to a different ring if the hardware hasn't
563 * already done it.
564 */
565 if (entry->ih == &adev->irq.ih) {
566 amdgpu_irq_delegate(adev, entry, 8);
567 return 1;
568 }
569
570 /* Try to handle the recoverable page faults by filling page
571 * tables
572 */
573 if (amdgpu_vm_handle_fault(adev, entry->pasid, entry->vmid, node_id,
574 addr, entry->timestamp, write_fault))
575 return 1;
576 }
577 return 0;
578 }
579
amdgpu_gmc_ras_sw_init(struct amdgpu_device * adev)580 int amdgpu_gmc_ras_sw_init(struct amdgpu_device *adev)
581 {
582 int r;
583
584 /* umc ras block */
585 r = amdgpu_umc_ras_sw_init(adev);
586 if (r)
587 return r;
588
589 /* mmhub ras block */
590 r = amdgpu_mmhub_ras_sw_init(adev);
591 if (r)
592 return r;
593
594 /* hdp ras block */
595 r = amdgpu_hdp_ras_sw_init(adev);
596 if (r)
597 return r;
598
599 /* mca.x ras block */
600 r = amdgpu_mca_mp0_ras_sw_init(adev);
601 if (r)
602 return r;
603
604 r = amdgpu_mca_mp1_ras_sw_init(adev);
605 if (r)
606 return r;
607
608 r = amdgpu_mca_mpio_ras_sw_init(adev);
609 if (r)
610 return r;
611
612 /* xgmi ras block */
613 r = amdgpu_xgmi_ras_sw_init(adev);
614 if (r)
615 return r;
616
617 return 0;
618 }
619
amdgpu_gmc_ras_late_init(struct amdgpu_device * adev)620 int amdgpu_gmc_ras_late_init(struct amdgpu_device *adev)
621 {
622 return 0;
623 }
624
amdgpu_gmc_ras_fini(struct amdgpu_device * adev)625 void amdgpu_gmc_ras_fini(struct amdgpu_device *adev)
626 {
627
628 }
629
630 /*
631 * The latest engine allocation on gfx9/10 is:
632 * Engine 2, 3: firmware
633 * Engine 0, 1, 4~16: amdgpu ring,
634 * subject to change when ring number changes
635 * Engine 17: Gart flushes
636 */
637 #define AMDGPU_VMHUB_INV_ENG_BITMAP 0x1FFF3
638
amdgpu_gmc_allocate_vm_inv_eng(struct amdgpu_device * adev)639 int amdgpu_gmc_allocate_vm_inv_eng(struct amdgpu_device *adev)
640 {
641 struct amdgpu_ring *ring;
642 unsigned vm_inv_engs[AMDGPU_MAX_VMHUBS] = {0};
643 unsigned i;
644 unsigned vmhub, inv_eng;
645 struct amdgpu_ring *shared_ring;
646
647 /* init the vm inv eng for all vmhubs */
648 for_each_set_bit(i, adev->vmhubs_mask, AMDGPU_MAX_VMHUBS) {
649 vm_inv_engs[i] = AMDGPU_VMHUB_INV_ENG_BITMAP;
650 /* reserve engine 5 for firmware */
651 if (adev->enable_mes)
652 vm_inv_engs[i] &= ~(1 << 5);
653 /* reserve engine 6 for uni mes */
654 if (adev->enable_uni_mes)
655 vm_inv_engs[i] &= ~(1 << 6);
656 /* reserve mmhub engine 3 for firmware */
657 if (adev->enable_umsch_mm)
658 vm_inv_engs[i] &= ~(1 << 3);
659 }
660
661 for (i = 0; i < adev->num_rings; ++i) {
662 ring = adev->rings[i];
663 vmhub = ring->vm_hub;
664
665 if (ring == &adev->mes.ring[0] ||
666 ring == &adev->mes.ring[1] ||
667 ring == &adev->umsch_mm.ring ||
668 ring == &adev->cper.ring_buf)
669 continue;
670
671 /* Skip if the ring is a shared ring */
672 if (amdgpu_sdma_is_shared_inv_eng(adev, ring))
673 continue;
674
675 inv_eng = ffs(vm_inv_engs[vmhub]);
676 if (!inv_eng) {
677 dev_err(adev->dev, "no VM inv eng for ring %s\n",
678 ring->name);
679 return -EINVAL;
680 }
681
682 ring->vm_inv_eng = inv_eng - 1;
683 vm_inv_engs[vmhub] &= ~(1 << ring->vm_inv_eng);
684
685 dev_info(adev->dev, "ring %s uses VM inv eng %u on hub %u\n",
686 ring->name, ring->vm_inv_eng, ring->vm_hub);
687 /* SDMA has a special packet which allows it to use the same
688 * invalidation engine for all the rings in one instance.
689 * Therefore, we do not allocate a separate VM invalidation engine
690 * for SDMA page rings. Instead, they share the VM invalidation
691 * engine with the SDMA gfx ring. This change ensures efficient
692 * resource management and avoids the issue of insufficient VM
693 * invalidation engines.
694 */
695 shared_ring = amdgpu_sdma_get_shared_ring(adev, ring);
696 if (shared_ring) {
697 shared_ring->vm_inv_eng = ring->vm_inv_eng;
698 dev_info(adev->dev, "ring %s shares VM invalidation engine %u with ring %s on hub %u\n",
699 ring->name, ring->vm_inv_eng, shared_ring->name, ring->vm_hub);
700 continue;
701 }
702 }
703
704 return 0;
705 }
706
amdgpu_gmc_flush_gpu_tlb(struct amdgpu_device * adev,uint32_t vmid,uint32_t vmhub,uint32_t flush_type)707 void amdgpu_gmc_flush_gpu_tlb(struct amdgpu_device *adev, uint32_t vmid,
708 uint32_t vmhub, uint32_t flush_type)
709 {
710 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
711 struct amdgpu_vmhub *hub = &adev->vmhub[vmhub];
712 struct dma_fence *fence;
713 struct amdgpu_job *job;
714 int r;
715
716 if (!hub->sdma_invalidation_workaround || vmid ||
717 !adev->mman.buffer_funcs_enabled || !adev->ib_pool_ready ||
718 !ring->sched.ready) {
719 /*
720 * A GPU reset should flush all TLBs anyway, so no need to do
721 * this while one is ongoing.
722 */
723 if (!down_read_trylock(&adev->reset_domain->sem))
724 return;
725
726 if (adev->gmc.flush_tlb_needs_extra_type_2)
727 adev->gmc.gmc_funcs->flush_gpu_tlb(adev, vmid,
728 vmhub, 2);
729
730 if (adev->gmc.flush_tlb_needs_extra_type_0 && flush_type == 2)
731 adev->gmc.gmc_funcs->flush_gpu_tlb(adev, vmid,
732 vmhub, 0);
733
734 adev->gmc.gmc_funcs->flush_gpu_tlb(adev, vmid, vmhub,
735 flush_type);
736 up_read(&adev->reset_domain->sem);
737 return;
738 }
739
740 /* The SDMA on Navi 1x has a bug which can theoretically result in memory
741 * corruption if an invalidation happens at the same time as an VA
742 * translation. Avoid this by doing the invalidation from the SDMA
743 * itself at least for GART.
744 */
745 mutex_lock(&adev->mman.gtt_window_lock);
746 r = amdgpu_job_alloc_with_ib(ring->adev, &adev->mman.default_entity.base,
747 AMDGPU_FENCE_OWNER_UNDEFINED,
748 16 * 4, AMDGPU_IB_POOL_IMMEDIATE,
749 &job, AMDGPU_KERNEL_JOB_ID_FLUSH_GPU_TLB);
750 if (r)
751 goto error_alloc;
752
753 job->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gart.bo);
754 job->vm_needs_flush = true;
755 job->ibs->ptr[job->ibs->length_dw++] = ring->funcs->nop;
756 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
757 fence = amdgpu_job_submit(job);
758 mutex_unlock(&adev->mman.gtt_window_lock);
759
760 dma_fence_wait(fence, false);
761 dma_fence_put(fence);
762
763 return;
764
765 error_alloc:
766 mutex_unlock(&adev->mman.gtt_window_lock);
767 dev_err(adev->dev, "Error flushing GPU TLB using the SDMA (%d)!\n", r);
768 }
769
amdgpu_gmc_flush_gpu_tlb_pasid(struct amdgpu_device * adev,uint16_t pasid,uint32_t flush_type,bool all_hub,uint32_t inst)770 int amdgpu_gmc_flush_gpu_tlb_pasid(struct amdgpu_device *adev, uint16_t pasid,
771 uint32_t flush_type, bool all_hub,
772 uint32_t inst)
773 {
774 struct amdgpu_ring *ring = &adev->gfx.kiq[inst].ring;
775 struct amdgpu_kiq *kiq = &adev->gfx.kiq[inst];
776 unsigned int ndw;
777 int r, cnt = 0;
778 uint32_t seq;
779
780 /*
781 * A GPU reset should flush all TLBs anyway, so no need to do
782 * this while one is ongoing.
783 */
784 if (!down_read_trylock(&adev->reset_domain->sem))
785 return 0;
786
787 if (!adev->gmc.flush_pasid_uses_kiq || !ring->sched.ready) {
788
789 if (!adev->gmc.gmc_funcs->flush_gpu_tlb_pasid) {
790 r = 0;
791 goto error_unlock_reset;
792 }
793
794 if (adev->gmc.flush_tlb_needs_extra_type_2)
795 adev->gmc.gmc_funcs->flush_gpu_tlb_pasid(adev, pasid,
796 2, all_hub,
797 inst);
798
799 if (adev->gmc.flush_tlb_needs_extra_type_0 && flush_type == 2)
800 adev->gmc.gmc_funcs->flush_gpu_tlb_pasid(adev, pasid,
801 0, all_hub,
802 inst);
803
804 adev->gmc.gmc_funcs->flush_gpu_tlb_pasid(adev, pasid,
805 flush_type, all_hub,
806 inst);
807 r = 0;
808 } else {
809 /* 2 dwords flush + 8 dwords fence */
810 ndw = kiq->pmf->invalidate_tlbs_size + 8;
811
812 if (adev->gmc.flush_tlb_needs_extra_type_2)
813 ndw += kiq->pmf->invalidate_tlbs_size;
814
815 if (adev->gmc.flush_tlb_needs_extra_type_0)
816 ndw += kiq->pmf->invalidate_tlbs_size;
817
818 spin_lock(&adev->gfx.kiq[inst].ring_lock);
819 r = amdgpu_ring_alloc(ring, ndw);
820 if (r) {
821 spin_unlock(&adev->gfx.kiq[inst].ring_lock);
822 goto error_unlock_reset;
823 }
824 if (adev->gmc.flush_tlb_needs_extra_type_2)
825 kiq->pmf->kiq_invalidate_tlbs(ring, pasid, 2, all_hub);
826
827 if (flush_type == 2 && adev->gmc.flush_tlb_needs_extra_type_0)
828 kiq->pmf->kiq_invalidate_tlbs(ring, pasid, 0, all_hub);
829
830 kiq->pmf->kiq_invalidate_tlbs(ring, pasid, flush_type, all_hub);
831 r = amdgpu_fence_emit_polling(ring, &seq, MAX_KIQ_REG_WAIT);
832 if (r) {
833 amdgpu_ring_undo(ring);
834 spin_unlock(&adev->gfx.kiq[inst].ring_lock);
835 goto error_unlock_reset;
836 }
837
838 amdgpu_ring_commit(ring);
839 spin_unlock(&adev->gfx.kiq[inst].ring_lock);
840
841 r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT);
842
843 might_sleep();
844 while (r < 1 && cnt++ < MAX_KIQ_REG_TRY &&
845 !amdgpu_reset_pending(adev->reset_domain)) {
846 msleep(MAX_KIQ_REG_BAILOUT_INTERVAL);
847 r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT);
848 }
849
850 if (cnt > MAX_KIQ_REG_TRY) {
851 dev_err(adev->dev, "timeout waiting for kiq fence\n");
852 r = -ETIME;
853 } else
854 r = 0;
855 }
856
857 error_unlock_reset:
858 up_read(&adev->reset_domain->sem);
859 return r;
860 }
861
amdgpu_gmc_fw_reg_write_reg_wait(struct amdgpu_device * adev,uint32_t reg0,uint32_t reg1,uint32_t ref,uint32_t mask,uint32_t xcc_inst)862 void amdgpu_gmc_fw_reg_write_reg_wait(struct amdgpu_device *adev,
863 uint32_t reg0, uint32_t reg1,
864 uint32_t ref, uint32_t mask,
865 uint32_t xcc_inst)
866 {
867 struct amdgpu_kiq *kiq = &adev->gfx.kiq[xcc_inst];
868 struct amdgpu_ring *ring = &kiq->ring;
869 signed long r, cnt = 0;
870 unsigned long flags;
871 uint32_t seq;
872
873 if (adev->mes.ring[MES_PIPE_INST(xcc_inst, 0)].sched.ready) {
874 amdgpu_mes_reg_write_reg_wait(adev, reg0, reg1,
875 ref, mask, xcc_inst);
876 return;
877 }
878
879 spin_lock_irqsave(&kiq->ring_lock, flags);
880 amdgpu_ring_alloc(ring, 32);
881 amdgpu_ring_emit_reg_write_reg_wait(ring, reg0, reg1,
882 ref, mask);
883 r = amdgpu_fence_emit_polling(ring, &seq, MAX_KIQ_REG_WAIT);
884 if (r)
885 goto failed_undo;
886
887 amdgpu_ring_commit(ring);
888 spin_unlock_irqrestore(&kiq->ring_lock, flags);
889
890 r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT);
891
892 /* don't wait anymore for IRQ context */
893 if (r < 1 && in_interrupt())
894 goto failed_kiq;
895
896 might_sleep();
897 while (r < 1 && cnt++ < MAX_KIQ_REG_TRY &&
898 !amdgpu_reset_pending(adev->reset_domain)) {
899
900 msleep(MAX_KIQ_REG_BAILOUT_INTERVAL);
901 r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT);
902 }
903
904 if (cnt > MAX_KIQ_REG_TRY)
905 goto failed_kiq;
906
907 return;
908
909 failed_undo:
910 amdgpu_ring_undo(ring);
911 spin_unlock_irqrestore(&kiq->ring_lock, flags);
912 failed_kiq:
913 dev_err(adev->dev, "failed to write reg %x wait reg %x\n", reg0, reg1);
914 }
915
916 /**
917 * amdgpu_gmc_tmz_set -- check and set if a device supports TMZ
918 * @adev: amdgpu_device pointer
919 *
920 * Check and set if an the device @adev supports Trusted Memory
921 * Zones (TMZ).
922 */
amdgpu_gmc_tmz_set(struct amdgpu_device * adev)923 void amdgpu_gmc_tmz_set(struct amdgpu_device *adev)
924 {
925 switch (amdgpu_ip_version(adev, GC_HWIP, 0)) {
926 /* RAVEN */
927 case IP_VERSION(9, 2, 2):
928 case IP_VERSION(9, 1, 0):
929 /* RENOIR looks like RAVEN */
930 case IP_VERSION(9, 3, 0):
931 /* GC 10.3.7 */
932 case IP_VERSION(10, 3, 7):
933 /* GC 11.0.1 */
934 case IP_VERSION(11, 0, 1):
935 if (amdgpu_tmz == 0) {
936 adev->gmc.tmz_enabled = false;
937 dev_info(adev->dev,
938 "Trusted Memory Zone (TMZ) feature disabled (cmd line)\n");
939 } else {
940 adev->gmc.tmz_enabled = true;
941 dev_info(adev->dev,
942 "Trusted Memory Zone (TMZ) feature enabled\n");
943 }
944 break;
945 case IP_VERSION(10, 1, 10):
946 case IP_VERSION(10, 1, 1):
947 case IP_VERSION(10, 1, 2):
948 case IP_VERSION(10, 1, 3):
949 case IP_VERSION(10, 3, 0):
950 case IP_VERSION(10, 3, 2):
951 case IP_VERSION(10, 3, 4):
952 case IP_VERSION(10, 3, 5):
953 case IP_VERSION(10, 3, 6):
954 /* VANGOGH */
955 case IP_VERSION(10, 3, 1):
956 /* YELLOW_CARP*/
957 case IP_VERSION(10, 3, 3):
958 case IP_VERSION(11, 0, 4):
959 case IP_VERSION(11, 5, 0):
960 case IP_VERSION(11, 5, 1):
961 case IP_VERSION(11, 5, 2):
962 case IP_VERSION(11, 5, 3):
963 case IP_VERSION(11, 5, 4):
964 /* Don't enable it by default yet.
965 */
966 if (amdgpu_tmz < 1) {
967 adev->gmc.tmz_enabled = false;
968 dev_info(adev->dev,
969 "Trusted Memory Zone (TMZ) feature disabled as experimental (default)\n");
970 } else {
971 adev->gmc.tmz_enabled = true;
972 dev_info(adev->dev,
973 "Trusted Memory Zone (TMZ) feature enabled as experimental (cmd line)\n");
974 }
975 break;
976 default:
977 adev->gmc.tmz_enabled = false;
978 dev_info(adev->dev,
979 "Trusted Memory Zone (TMZ) feature not supported\n");
980 break;
981 }
982 }
983
984 /**
985 * amdgpu_gmc_noretry_set -- set per asic noretry defaults
986 * @adev: amdgpu_device pointer
987 *
988 * Set a per asic default for the no-retry parameter.
989 *
990 */
amdgpu_gmc_noretry_set(struct amdgpu_device * adev)991 void amdgpu_gmc_noretry_set(struct amdgpu_device *adev)
992 {
993 struct amdgpu_gmc *gmc = &adev->gmc;
994 uint32_t gc_ver = amdgpu_ip_version(adev, GC_HWIP, 0);
995 bool noretry_default = (gc_ver == IP_VERSION(9, 0, 1) ||
996 gc_ver == IP_VERSION(9, 4, 0) ||
997 gc_ver == IP_VERSION(9, 4, 1) ||
998 gc_ver == IP_VERSION(9, 4, 2) ||
999 gc_ver == IP_VERSION(9, 4, 3) ||
1000 gc_ver == IP_VERSION(9, 4, 4) ||
1001 gc_ver == IP_VERSION(9, 5, 0) ||
1002 gc_ver >= IP_VERSION(10, 3, 0));
1003
1004 if (!amdgpu_sriov_xnack_support(adev))
1005 gmc->noretry = 1;
1006 else
1007 gmc->noretry = (amdgpu_noretry == -1) ? noretry_default : amdgpu_noretry;
1008 }
1009
amdgpu_gmc_set_vm_fault_masks(struct amdgpu_device * adev,int hub_type,bool enable)1010 void amdgpu_gmc_set_vm_fault_masks(struct amdgpu_device *adev, int hub_type,
1011 bool enable)
1012 {
1013 struct amdgpu_vmhub *hub;
1014 u32 tmp, reg, i;
1015
1016 hub = &adev->vmhub[hub_type];
1017 for (i = 0; i < 16; i++) {
1018 reg = hub->vm_context0_cntl + hub->ctx_distance * i;
1019
1020 tmp = (hub_type == AMDGPU_GFXHUB(0)) ?
1021 RREG32_SOC15_IP(GC, reg) :
1022 RREG32_SOC15_IP(MMHUB, reg);
1023
1024 if (enable)
1025 tmp |= hub->vm_cntx_cntl_vm_fault;
1026 else
1027 tmp &= ~hub->vm_cntx_cntl_vm_fault;
1028
1029 (hub_type == AMDGPU_GFXHUB(0)) ?
1030 WREG32_SOC15_IP(GC, reg, tmp) :
1031 WREG32_SOC15_IP(MMHUB, reg, tmp);
1032 }
1033 }
1034
amdgpu_gmc_get_vbios_allocations(struct amdgpu_device * adev)1035 void amdgpu_gmc_get_vbios_allocations(struct amdgpu_device *adev)
1036 {
1037 unsigned size;
1038
1039 /*
1040 * Some ASICs need to reserve a region of video memory to avoid access
1041 * from driver
1042 */
1043 adev->mman.stolen_reserved_offset = 0;
1044 adev->mman.stolen_reserved_size = 0;
1045
1046 /*
1047 * TODO:
1048 * Currently there is a bug where some memory client outside
1049 * of the driver writes to first 8M of VRAM on S3 resume,
1050 * this overrides GART which by default gets placed in first 8M and
1051 * causes VM_FAULTS once GTT is accessed.
1052 * Keep the stolen memory reservation until the while this is not solved.
1053 */
1054 switch (adev->asic_type) {
1055 case CHIP_VEGA10:
1056 adev->mman.keep_stolen_vga_memory = true;
1057 /*
1058 * VEGA10 SRIOV VF with MS_HYPERV host needs some firmware reserved area.
1059 */
1060 #ifdef CONFIG_X86
1061 if (amdgpu_sriov_vf(adev) && hypervisor_is_type(X86_HYPER_MS_HYPERV)) {
1062 adev->mman.stolen_reserved_offset = 0x500000;
1063 adev->mman.stolen_reserved_size = 0x200000;
1064 }
1065 #endif
1066 break;
1067 case CHIP_RAVEN:
1068 case CHIP_RENOIR:
1069 adev->mman.keep_stolen_vga_memory = true;
1070 break;
1071 case CHIP_POLARIS10:
1072 case CHIP_POLARIS11:
1073 case CHIP_POLARIS12:
1074 /* MacBookPros with switchable graphics put VRAM at 0 when
1075 * the iGPU is enabled which results in cursor issues if
1076 * the cursor ends up at 0. Reserve vram at 0 in that case.
1077 */
1078 if (adev->gmc.vram_start == 0)
1079 adev->mman.keep_stolen_vga_memory = true;
1080 break;
1081 default:
1082 adev->mman.keep_stolen_vga_memory = false;
1083 break;
1084 }
1085
1086 if (amdgpu_sriov_vf(adev) ||
1087 !amdgpu_device_has_display_hardware(adev)) {
1088 size = 0;
1089 } else {
1090 size = amdgpu_gmc_get_vbios_fb_size(adev);
1091
1092 if (adev->mman.keep_stolen_vga_memory)
1093 size = max(size, (unsigned)AMDGPU_VBIOS_VGA_ALLOCATION);
1094 }
1095
1096 /* set to 0 if the pre-OS buffer uses up most of vram */
1097 if ((adev->gmc.real_vram_size - size) < (8 * 1024 * 1024))
1098 size = 0;
1099
1100 if (size > AMDGPU_VBIOS_VGA_ALLOCATION) {
1101 adev->mman.stolen_vga_size = AMDGPU_VBIOS_VGA_ALLOCATION;
1102 adev->mman.stolen_extended_size = size - adev->mman.stolen_vga_size;
1103 } else {
1104 adev->mman.stolen_vga_size = size;
1105 adev->mman.stolen_extended_size = 0;
1106 }
1107 }
1108
1109 /**
1110 * amdgpu_gmc_init_pdb0 - initialize PDB0
1111 *
1112 * @adev: amdgpu_device pointer
1113 *
1114 * This function is only used when GART page table is used
1115 * for FB address translatioin. In such a case, we construct
1116 * a 2-level system VM page table: PDB0->PTB, to cover both
1117 * VRAM of the hive and system memory.
1118 *
1119 * PDB0 is static, initialized once on driver initialization.
1120 * The first n entries of PDB0 are used as PTE by setting
1121 * P bit to 1, pointing to VRAM. The n+1'th entry points
1122 * to a big PTB covering system memory.
1123 *
1124 */
amdgpu_gmc_init_pdb0(struct amdgpu_device * adev)1125 void amdgpu_gmc_init_pdb0(struct amdgpu_device *adev)
1126 {
1127 int i;
1128 uint64_t flags = adev->gart.gart_pte_flags; //TODO it is UC. explore NC/RW?
1129 /* Each PDE0 (used as PTE) covers (2^vmid0_page_table_block_size)*2M
1130 */
1131 u64 vram_size = adev->gmc.xgmi.node_segment_size * adev->gmc.xgmi.num_physical_nodes;
1132 u64 pde0_page_size = (1ULL<<adev->gmc.vmid0_page_table_block_size)<<21;
1133 u64 vram_addr, vram_end;
1134 u64 gart_ptb_gpu_pa = amdgpu_gmc_vram_pa(adev, adev->gart.bo);
1135 int idx;
1136
1137 if (!drm_dev_enter(adev_to_drm(adev), &idx))
1138 return;
1139
1140 flags |= AMDGPU_PTE_VALID | AMDGPU_PTE_READABLE;
1141 flags |= AMDGPU_PTE_WRITEABLE;
1142 flags |= AMDGPU_PTE_SNOOPED;
1143 flags |= AMDGPU_PTE_FRAG((adev->gmc.vmid0_page_table_block_size + 9*1));
1144 flags |= AMDGPU_PDE_PTE_FLAG(adev);
1145
1146 vram_addr = adev->vm_manager.vram_base_offset;
1147 if (!amdgpu_virt_xgmi_migrate_enabled(adev))
1148 vram_addr -= adev->gmc.xgmi.physical_node_id * adev->gmc.xgmi.node_segment_size;
1149 vram_end = vram_addr + vram_size;
1150
1151 /* The first n PDE0 entries are used as PTE,
1152 * pointing to vram
1153 */
1154 for (i = 0; vram_addr < vram_end; i++, vram_addr += pde0_page_size)
1155 amdgpu_gmc_set_pte_pde(adev, adev->gmc.ptr_pdb0, i, vram_addr, flags);
1156
1157 /* The n+1'th PDE0 entry points to a huge
1158 * PTB who has more than 512 entries each
1159 * pointing to a 4K system page
1160 */
1161 flags = AMDGPU_PTE_VALID;
1162 flags |= AMDGPU_PTE_SNOOPED | AMDGPU_PDE_BFS_FLAG(adev, 0);
1163 /* Requires gart_ptb_gpu_pa to be 4K aligned */
1164 amdgpu_gmc_set_pte_pde(adev, adev->gmc.ptr_pdb0, i, gart_ptb_gpu_pa, flags);
1165 drm_dev_exit(idx);
1166 }
1167
1168 /**
1169 * amdgpu_gmc_vram_mc2pa - calculate vram buffer's physical address from MC
1170 * address
1171 *
1172 * @adev: amdgpu_device pointer
1173 * @mc_addr: MC address of buffer
1174 */
amdgpu_gmc_vram_mc2pa(struct amdgpu_device * adev,uint64_t mc_addr)1175 uint64_t amdgpu_gmc_vram_mc2pa(struct amdgpu_device *adev, uint64_t mc_addr)
1176 {
1177 return mc_addr - adev->gmc.vram_start + adev->vm_manager.vram_base_offset;
1178 }
1179
1180 /**
1181 * amdgpu_gmc_vram_pa - calculate vram buffer object's physical address from
1182 * GPU's view
1183 *
1184 * @adev: amdgpu_device pointer
1185 * @bo: amdgpu buffer object
1186 */
amdgpu_gmc_vram_pa(struct amdgpu_device * adev,struct amdgpu_bo * bo)1187 uint64_t amdgpu_gmc_vram_pa(struct amdgpu_device *adev, struct amdgpu_bo *bo)
1188 {
1189 return amdgpu_gmc_vram_mc2pa(adev, amdgpu_bo_gpu_offset(bo));
1190 }
1191
amdgpu_gmc_vram_checking(struct amdgpu_device * adev)1192 int amdgpu_gmc_vram_checking(struct amdgpu_device *adev)
1193 {
1194 struct amdgpu_bo *vram_bo = NULL;
1195 uint64_t vram_gpu = 0;
1196 void *vram_ptr = NULL;
1197
1198 int ret, size = 0x100000;
1199 uint8_t cptr[10];
1200
1201 ret = amdgpu_bo_create_kernel(adev, size, PAGE_SIZE,
1202 AMDGPU_GEM_DOMAIN_VRAM,
1203 &vram_bo,
1204 &vram_gpu,
1205 &vram_ptr);
1206 if (ret)
1207 return ret;
1208
1209 memset(vram_ptr, 0x86, size);
1210 memset(cptr, 0x86, 10);
1211
1212 /**
1213 * Check the start, the mid, and the end of the memory if the content of
1214 * each byte is the pattern "0x86". If yes, we suppose the vram bo is
1215 * workable.
1216 *
1217 * Note: If check the each byte of whole 1M bo, it will cost too many
1218 * seconds, so here, we just pick up three parts for emulation.
1219 */
1220 ret = memcmp(vram_ptr, cptr, 10);
1221 if (ret) {
1222 ret = -EIO;
1223 goto release_buffer;
1224 }
1225
1226 ret = memcmp(vram_ptr + (size / 2), cptr, 10);
1227 if (ret) {
1228 ret = -EIO;
1229 goto release_buffer;
1230 }
1231
1232 ret = memcmp(vram_ptr + size - 10, cptr, 10);
1233 if (ret) {
1234 ret = -EIO;
1235 goto release_buffer;
1236 }
1237
1238 release_buffer:
1239 amdgpu_bo_free_kernel(&vram_bo, &vram_gpu,
1240 &vram_ptr);
1241
1242 return ret;
1243 }
1244
1245 static const char *nps_desc[] = {
1246 [AMDGPU_NPS1_PARTITION_MODE] = "NPS1",
1247 [AMDGPU_NPS2_PARTITION_MODE] = "NPS2",
1248 [AMDGPU_NPS3_PARTITION_MODE] = "NPS3",
1249 [AMDGPU_NPS4_PARTITION_MODE] = "NPS4",
1250 [AMDGPU_NPS6_PARTITION_MODE] = "NPS6",
1251 [AMDGPU_NPS8_PARTITION_MODE] = "NPS8",
1252 };
1253
available_memory_partition_show(struct device * dev,struct device_attribute * addr,char * buf)1254 static ssize_t available_memory_partition_show(struct device *dev,
1255 struct device_attribute *addr,
1256 char *buf)
1257 {
1258 struct drm_device *ddev = dev_get_drvdata(dev);
1259 struct amdgpu_device *adev = drm_to_adev(ddev);
1260 int size = 0, mode;
1261 char *sep = "";
1262
1263 for_each_inst(mode, adev->gmc.supported_nps_modes) {
1264 size += sysfs_emit_at(buf, size, "%s%s", sep, nps_desc[mode]);
1265 sep = ", ";
1266 }
1267 size += sysfs_emit_at(buf, size, "\n");
1268
1269 return size;
1270 }
1271
current_memory_partition_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t count)1272 static ssize_t current_memory_partition_store(struct device *dev,
1273 struct device_attribute *attr,
1274 const char *buf, size_t count)
1275 {
1276 struct drm_device *ddev = dev_get_drvdata(dev);
1277 struct amdgpu_device *adev = drm_to_adev(ddev);
1278 enum amdgpu_memory_partition mode;
1279 struct amdgpu_hive_info *hive;
1280 int i;
1281
1282 mode = UNKNOWN_MEMORY_PARTITION_MODE;
1283 for_each_inst(i, adev->gmc.supported_nps_modes) {
1284 if (!strncasecmp(nps_desc[i], buf, strlen(nps_desc[i]))) {
1285 mode = i;
1286 break;
1287 }
1288 }
1289
1290 if (mode == UNKNOWN_MEMORY_PARTITION_MODE)
1291 return -EINVAL;
1292
1293 if (mode == adev->gmc.gmc_funcs->query_mem_partition_mode(adev)) {
1294 dev_info(
1295 adev->dev,
1296 "requested NPS mode is same as current NPS mode, skipping\n");
1297 return count;
1298 }
1299
1300 /* If device is part of hive, all devices in the hive should request the
1301 * same mode. Hence store the requested mode in hive.
1302 */
1303 hive = amdgpu_get_xgmi_hive(adev);
1304 if (hive) {
1305 atomic_set(&hive->requested_nps_mode, mode);
1306 amdgpu_put_xgmi_hive(hive);
1307 } else {
1308 adev->gmc.requested_nps_mode = mode;
1309 }
1310
1311 dev_info(
1312 adev->dev,
1313 "NPS mode change requested, please remove and reload the driver\n");
1314
1315 return count;
1316 }
1317
current_memory_partition_show(struct device * dev,struct device_attribute * addr,char * buf)1318 static ssize_t current_memory_partition_show(
1319 struct device *dev, struct device_attribute *addr, char *buf)
1320 {
1321 struct drm_device *ddev = dev_get_drvdata(dev);
1322 struct amdgpu_device *adev = drm_to_adev(ddev);
1323 enum amdgpu_memory_partition mode;
1324
1325 /* Only minimal precaution taken to reject requests while in reset */
1326 if (amdgpu_in_reset(adev))
1327 return -EPERM;
1328
1329 mode = adev->gmc.gmc_funcs->query_mem_partition_mode(adev);
1330 if ((mode >= ARRAY_SIZE(nps_desc)) ||
1331 (BIT(mode) & AMDGPU_ALL_NPS_MASK) != BIT(mode))
1332 return sysfs_emit(buf, "UNKNOWN\n");
1333
1334 return sysfs_emit(buf, "%s\n", nps_desc[mode]);
1335 }
1336
1337 static DEVICE_ATTR_RW(current_memory_partition);
1338 static DEVICE_ATTR_RO(available_memory_partition);
1339
amdgpu_gmc_sysfs_init(struct amdgpu_device * adev)1340 int amdgpu_gmc_sysfs_init(struct amdgpu_device *adev)
1341 {
1342 bool nps_switch_support;
1343 int r = 0;
1344
1345 if (!adev->gmc.gmc_funcs->query_mem_partition_mode)
1346 return 0;
1347
1348 nps_switch_support = (hweight32(adev->gmc.supported_nps_modes &
1349 AMDGPU_ALL_NPS_MASK) > 1);
1350 if (!nps_switch_support)
1351 dev_attr_current_memory_partition.attr.mode &=
1352 ~(S_IWUSR | S_IWGRP | S_IWOTH);
1353 else
1354 r = device_create_file(adev->dev,
1355 &dev_attr_available_memory_partition);
1356
1357 if (r)
1358 return r;
1359
1360 return device_create_file(adev->dev,
1361 &dev_attr_current_memory_partition);
1362 }
1363
amdgpu_gmc_sysfs_fini(struct amdgpu_device * adev)1364 void amdgpu_gmc_sysfs_fini(struct amdgpu_device *adev)
1365 {
1366 if (!adev->gmc.gmc_funcs->query_mem_partition_mode)
1367 return;
1368
1369 device_remove_file(adev->dev, &dev_attr_current_memory_partition);
1370 device_remove_file(adev->dev, &dev_attr_available_memory_partition);
1371 }
1372
amdgpu_gmc_get_nps_memranges(struct amdgpu_device * adev,struct amdgpu_mem_partition_info * mem_ranges,uint8_t * exp_ranges)1373 int amdgpu_gmc_get_nps_memranges(struct amdgpu_device *adev,
1374 struct amdgpu_mem_partition_info *mem_ranges,
1375 uint8_t *exp_ranges)
1376 {
1377 struct amdgpu_gmc_memrange *ranges;
1378 int range_cnt, ret, i, j;
1379 uint32_t nps_type;
1380 bool refresh;
1381
1382 if (!mem_ranges || !exp_ranges)
1383 return -EINVAL;
1384
1385 refresh = (adev->init_lvl->level != AMDGPU_INIT_LEVEL_MINIMAL_XGMI) &&
1386 (adev->gmc.reset_flags & AMDGPU_GMC_INIT_RESET_NPS);
1387 ret = amdgpu_discovery_get_nps_info(adev, &nps_type, &ranges,
1388 &range_cnt, refresh);
1389
1390 if (ret)
1391 return ret;
1392
1393 /* TODO: For now, expect ranges and partition count to be the same.
1394 * Adjust if there are holes expected in any NPS domain.
1395 */
1396 if (*exp_ranges && (range_cnt != *exp_ranges)) {
1397 dev_warn(
1398 adev->dev,
1399 "NPS config mismatch - expected ranges: %d discovery - nps mode: %d, nps ranges: %d",
1400 *exp_ranges, nps_type, range_cnt);
1401 ret = -EINVAL;
1402 goto err;
1403 }
1404
1405 for (i = 0; i < range_cnt; ++i) {
1406 if (ranges[i].base_address >= ranges[i].limit_address) {
1407 dev_warn(
1408 adev->dev,
1409 "Invalid NPS range - nps mode: %d, range[%d]: base: %llx limit: %llx",
1410 nps_type, i, ranges[i].base_address,
1411 ranges[i].limit_address);
1412 ret = -EINVAL;
1413 goto err;
1414 }
1415
1416 /* Check for overlaps, not expecting any now */
1417 for (j = i - 1; j >= 0; j--) {
1418 if (max(ranges[j].base_address,
1419 ranges[i].base_address) <=
1420 min(ranges[j].limit_address,
1421 ranges[i].limit_address)) {
1422 dev_warn(
1423 adev->dev,
1424 "overlapping ranges detected [ %llx - %llx ] | [%llx - %llx]",
1425 ranges[j].base_address,
1426 ranges[j].limit_address,
1427 ranges[i].base_address,
1428 ranges[i].limit_address);
1429 ret = -EINVAL;
1430 goto err;
1431 }
1432 }
1433
1434 mem_ranges[i].range.fpfn =
1435 (ranges[i].base_address -
1436 adev->vm_manager.vram_base_offset) >>
1437 AMDGPU_GPU_PAGE_SHIFT;
1438 mem_ranges[i].range.lpfn =
1439 (ranges[i].limit_address -
1440 adev->vm_manager.vram_base_offset) >>
1441 AMDGPU_GPU_PAGE_SHIFT;
1442 mem_ranges[i].size =
1443 ranges[i].limit_address - ranges[i].base_address + 1;
1444 }
1445
1446 if (!*exp_ranges)
1447 *exp_ranges = range_cnt;
1448 err:
1449 kvfree(ranges);
1450
1451 return ret;
1452 }
1453
amdgpu_gmc_request_memory_partition(struct amdgpu_device * adev,int nps_mode)1454 int amdgpu_gmc_request_memory_partition(struct amdgpu_device *adev,
1455 int nps_mode)
1456 {
1457 /* Not supported on VF devices and APUs */
1458 if (amdgpu_sriov_vf(adev) || (adev->flags & AMD_IS_APU))
1459 return -EOPNOTSUPP;
1460
1461 if (!adev->psp.funcs) {
1462 dev_err(adev->dev,
1463 "PSP interface not available for nps mode change request");
1464 return -EINVAL;
1465 }
1466
1467 return psp_memory_partition(&adev->psp, nps_mode);
1468 }
1469
amdgpu_gmc_need_nps_switch_req(struct amdgpu_device * adev,int req_nps_mode,int cur_nps_mode)1470 static inline bool amdgpu_gmc_need_nps_switch_req(struct amdgpu_device *adev,
1471 int req_nps_mode,
1472 int cur_nps_mode)
1473 {
1474 return (((BIT(req_nps_mode) & adev->gmc.supported_nps_modes) ==
1475 BIT(req_nps_mode)) &&
1476 req_nps_mode != cur_nps_mode);
1477 }
1478
amdgpu_gmc_prepare_nps_mode_change(struct amdgpu_device * adev)1479 void amdgpu_gmc_prepare_nps_mode_change(struct amdgpu_device *adev)
1480 {
1481 int req_nps_mode, cur_nps_mode, r;
1482 struct amdgpu_hive_info *hive;
1483
1484 if (amdgpu_sriov_vf(adev) || !adev->gmc.supported_nps_modes ||
1485 !adev->gmc.gmc_funcs->request_mem_partition_mode)
1486 return;
1487
1488 cur_nps_mode = adev->gmc.gmc_funcs->query_mem_partition_mode(adev);
1489 hive = amdgpu_get_xgmi_hive(adev);
1490 if (hive) {
1491 req_nps_mode = atomic_read(&hive->requested_nps_mode);
1492 if (!amdgpu_gmc_need_nps_switch_req(adev, req_nps_mode,
1493 cur_nps_mode)) {
1494 amdgpu_put_xgmi_hive(hive);
1495 return;
1496 }
1497 r = amdgpu_xgmi_request_nps_change(adev, hive, req_nps_mode);
1498 amdgpu_put_xgmi_hive(hive);
1499 goto out;
1500 }
1501
1502 req_nps_mode = adev->gmc.requested_nps_mode;
1503 if (!amdgpu_gmc_need_nps_switch_req(adev, req_nps_mode, cur_nps_mode))
1504 return;
1505
1506 /* even if this fails, we should let driver unload w/o blocking */
1507 r = adev->gmc.gmc_funcs->request_mem_partition_mode(adev, req_nps_mode);
1508 out:
1509 if (r)
1510 dev_err(adev->dev, "NPS mode change request failed\n");
1511 else
1512 dev_info(
1513 adev->dev,
1514 "NPS mode change request done, reload driver to complete the change\n");
1515 }
1516
amdgpu_gmc_need_reset_on_init(struct amdgpu_device * adev)1517 bool amdgpu_gmc_need_reset_on_init(struct amdgpu_device *adev)
1518 {
1519 if (adev->gmc.gmc_funcs->need_reset_on_init)
1520 return adev->gmc.gmc_funcs->need_reset_on_init(adev);
1521
1522 return false;
1523 }
1524
1525 enum amdgpu_memory_partition
amdgpu_gmc_get_vf_memory_partition(struct amdgpu_device * adev)1526 amdgpu_gmc_get_vf_memory_partition(struct amdgpu_device *adev)
1527 {
1528 switch (adev->gmc.num_mem_partitions) {
1529 case 0:
1530 return UNKNOWN_MEMORY_PARTITION_MODE;
1531 case 1:
1532 return AMDGPU_NPS1_PARTITION_MODE;
1533 case 2:
1534 return AMDGPU_NPS2_PARTITION_MODE;
1535 case 4:
1536 return AMDGPU_NPS4_PARTITION_MODE;
1537 case 8:
1538 return AMDGPU_NPS8_PARTITION_MODE;
1539 default:
1540 return AMDGPU_NPS1_PARTITION_MODE;
1541 }
1542 }
1543
1544 enum amdgpu_memory_partition
amdgpu_gmc_get_memory_partition(struct amdgpu_device * adev,u32 * supp_modes)1545 amdgpu_gmc_get_memory_partition(struct amdgpu_device *adev, u32 *supp_modes)
1546 {
1547 enum amdgpu_memory_partition mode = UNKNOWN_MEMORY_PARTITION_MODE;
1548
1549 if (adev->nbio.funcs &&
1550 adev->nbio.funcs->get_memory_partition_mode)
1551 mode = adev->nbio.funcs->get_memory_partition_mode(adev,
1552 supp_modes);
1553 else
1554 dev_warn(adev->dev, "memory partition mode query is not supported\n");
1555
1556 return mode;
1557 }
1558
1559 enum amdgpu_memory_partition
amdgpu_gmc_query_memory_partition(struct amdgpu_device * adev)1560 amdgpu_gmc_query_memory_partition(struct amdgpu_device *adev)
1561 {
1562 if (amdgpu_sriov_vf(adev))
1563 return amdgpu_gmc_get_vf_memory_partition(adev);
1564 else
1565 return amdgpu_gmc_get_memory_partition(adev, NULL);
1566 }
1567
amdgpu_gmc_validate_partition_info(struct amdgpu_device * adev)1568 static bool amdgpu_gmc_validate_partition_info(struct amdgpu_device *adev)
1569 {
1570 enum amdgpu_memory_partition mode;
1571 u32 supp_modes;
1572 bool valid;
1573
1574 mode = amdgpu_gmc_get_memory_partition(adev, &supp_modes);
1575
1576 /* Mode detected by hardware not present in supported modes */
1577 if ((mode != UNKNOWN_MEMORY_PARTITION_MODE) &&
1578 !(BIT(mode - 1) & supp_modes))
1579 return false;
1580
1581 switch (mode) {
1582 case UNKNOWN_MEMORY_PARTITION_MODE:
1583 case AMDGPU_NPS1_PARTITION_MODE:
1584 valid = (adev->gmc.num_mem_partitions == 1);
1585 break;
1586 case AMDGPU_NPS2_PARTITION_MODE:
1587 valid = (adev->gmc.num_mem_partitions == 2);
1588 break;
1589 case AMDGPU_NPS4_PARTITION_MODE:
1590 valid = (adev->gmc.num_mem_partitions == 3 ||
1591 adev->gmc.num_mem_partitions == 4);
1592 break;
1593 case AMDGPU_NPS8_PARTITION_MODE:
1594 valid = (adev->gmc.num_mem_partitions == 8);
1595 break;
1596 default:
1597 valid = false;
1598 }
1599
1600 return valid;
1601 }
1602
amdgpu_gmc_is_node_present(int * node_ids,int num_ids,int nid)1603 static bool amdgpu_gmc_is_node_present(int *node_ids, int num_ids, int nid)
1604 {
1605 int i;
1606
1607 /* Check if node with id 'nid' is present in 'node_ids' array */
1608 for (i = 0; i < num_ids; ++i)
1609 if (node_ids[i] == nid)
1610 return true;
1611
1612 return false;
1613 }
1614
1615 static void
amdgpu_gmc_init_acpi_mem_ranges(struct amdgpu_device * adev,struct amdgpu_mem_partition_info * mem_ranges)1616 amdgpu_gmc_init_acpi_mem_ranges(struct amdgpu_device *adev,
1617 struct amdgpu_mem_partition_info *mem_ranges)
1618 {
1619 struct amdgpu_numa_info numa_info;
1620 int node_ids[AMDGPU_MAX_MEM_RANGES];
1621 int num_ranges = 0, ret;
1622 int num_xcc, xcc_id;
1623 uint32_t xcc_mask;
1624
1625 num_xcc = NUM_XCC(adev->gfx.xcc_mask);
1626 xcc_mask = (1U << num_xcc) - 1;
1627
1628 for_each_inst(xcc_id, xcc_mask) {
1629 ret = amdgpu_acpi_get_mem_info(adev, xcc_id, &numa_info);
1630 if (ret)
1631 continue;
1632
1633 if (numa_info.nid == NUMA_NO_NODE) {
1634 mem_ranges[0].size = numa_info.size;
1635 mem_ranges[0].numa.node = numa_info.nid;
1636 num_ranges = 1;
1637 break;
1638 }
1639
1640 if (amdgpu_gmc_is_node_present(node_ids, num_ranges,
1641 numa_info.nid))
1642 continue;
1643
1644 node_ids[num_ranges] = numa_info.nid;
1645 mem_ranges[num_ranges].numa.node = numa_info.nid;
1646 mem_ranges[num_ranges].size = numa_info.size;
1647 ++num_ranges;
1648 }
1649
1650 adev->gmc.num_mem_partitions = num_ranges;
1651 }
1652
amdgpu_gmc_init_sw_mem_ranges(struct amdgpu_device * adev,struct amdgpu_mem_partition_info * mem_ranges)1653 void amdgpu_gmc_init_sw_mem_ranges(struct amdgpu_device *adev,
1654 struct amdgpu_mem_partition_info *mem_ranges)
1655 {
1656 enum amdgpu_memory_partition mode;
1657 u32 start_addr = 0, size;
1658 int i, r, l;
1659
1660 mode = amdgpu_gmc_query_memory_partition(adev);
1661
1662 switch (mode) {
1663 case UNKNOWN_MEMORY_PARTITION_MODE:
1664 adev->gmc.num_mem_partitions = 0;
1665 break;
1666 case AMDGPU_NPS1_PARTITION_MODE:
1667 adev->gmc.num_mem_partitions = 1;
1668 break;
1669 case AMDGPU_NPS2_PARTITION_MODE:
1670 adev->gmc.num_mem_partitions = 2;
1671 break;
1672 case AMDGPU_NPS4_PARTITION_MODE:
1673 if (adev->flags & AMD_IS_APU)
1674 adev->gmc.num_mem_partitions = 3;
1675 else
1676 adev->gmc.num_mem_partitions = 4;
1677 break;
1678 case AMDGPU_NPS8_PARTITION_MODE:
1679 adev->gmc.num_mem_partitions = 8;
1680 break;
1681 default:
1682 adev->gmc.num_mem_partitions = 1;
1683 break;
1684 }
1685
1686 /* Use NPS range info, if populated */
1687 r = amdgpu_gmc_get_nps_memranges(adev, mem_ranges,
1688 &adev->gmc.num_mem_partitions);
1689 if (!r) {
1690 l = 0;
1691 for (i = 1; i < adev->gmc.num_mem_partitions; ++i) {
1692 if (mem_ranges[i].range.lpfn >
1693 mem_ranges[i - 1].range.lpfn)
1694 l = i;
1695 }
1696
1697 } else {
1698 if (!adev->gmc.num_mem_partitions) {
1699 dev_warn(adev->dev,
1700 "Not able to detect NPS mode, fall back to NPS1\n");
1701 adev->gmc.num_mem_partitions = 1;
1702 }
1703 /* Fallback to sw based calculation */
1704 size = (adev->gmc.real_vram_size + SZ_16M) >> AMDGPU_GPU_PAGE_SHIFT;
1705 size /= adev->gmc.num_mem_partitions;
1706
1707 for (i = 0; i < adev->gmc.num_mem_partitions; ++i) {
1708 mem_ranges[i].range.fpfn = start_addr;
1709 mem_ranges[i].size =
1710 ((u64)size << AMDGPU_GPU_PAGE_SHIFT);
1711 mem_ranges[i].range.lpfn = start_addr + size - 1;
1712 start_addr += size;
1713 }
1714
1715 l = adev->gmc.num_mem_partitions - 1;
1716 }
1717
1718 /* Adjust the last one */
1719 mem_ranges[l].range.lpfn =
1720 (adev->gmc.real_vram_size >> AMDGPU_GPU_PAGE_SHIFT) - 1;
1721 mem_ranges[l].size =
1722 adev->gmc.real_vram_size -
1723 ((u64)mem_ranges[l].range.fpfn << AMDGPU_GPU_PAGE_SHIFT);
1724 }
1725
amdgpu_gmc_init_mem_ranges(struct amdgpu_device * adev)1726 int amdgpu_gmc_init_mem_ranges(struct amdgpu_device *adev)
1727 {
1728 bool valid;
1729
1730 adev->gmc.mem_partitions = kzalloc_objs(struct amdgpu_mem_partition_info,
1731 AMDGPU_MAX_MEM_RANGES);
1732 if (!adev->gmc.mem_partitions)
1733 return -ENOMEM;
1734
1735 if (adev->gmc.is_app_apu)
1736 amdgpu_gmc_init_acpi_mem_ranges(adev, adev->gmc.mem_partitions);
1737 else
1738 amdgpu_gmc_init_sw_mem_ranges(adev, adev->gmc.mem_partitions);
1739
1740 if (amdgpu_sriov_vf(adev))
1741 valid = true;
1742 else
1743 valid = amdgpu_gmc_validate_partition_info(adev);
1744 if (!valid) {
1745 /* TODO: handle invalid case */
1746 dev_warn(adev->dev,
1747 "Mem ranges not matching with hardware config\n");
1748 }
1749
1750 return 0;
1751 }
1752