1 /* 2 * Copyright 2012-2023 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 26 #ifndef DC_INTERFACE_H_ 27 #define DC_INTERFACE_H_ 28 29 #include "dc_types.h" 30 #include "dc_state.h" 31 #include "dc_plane.h" 32 #include "grph_object_defs.h" 33 #include "logger_types.h" 34 #include "hdcp_msg_types.h" 35 #include "gpio_types.h" 36 #include "link_service_types.h" 37 #include "grph_object_ctrl_defs.h" 38 #include <inc/hw/opp.h> 39 40 #include "hwss/hw_sequencer.h" 41 #include "inc/compressor.h" 42 #include "inc/hw/dmcu.h" 43 #include "dml/display_mode_lib.h" 44 45 #include "dml2/dml2_wrapper.h" 46 47 #include "dmub/inc/dmub_cmd.h" 48 49 #include "sspl/dc_spl_types.h" 50 51 struct abm_save_restore; 52 53 /* forward declaration */ 54 struct aux_payload; 55 struct set_config_cmd_payload; 56 struct dmub_notification; 57 58 #define DC_VER "3.2.340" 59 60 /** 61 * MAX_SURFACES - representative of the upper bound of surfaces that can be piped to a single CRTC 62 */ 63 #define MAX_SURFACES 4 64 /** 65 * MAX_PLANES - representative of the upper bound of planes that are supported by the HW 66 */ 67 #define MAX_PLANES 6 68 #define MAX_STREAMS 6 69 #define MIN_VIEWPORT_SIZE 12 70 #define MAX_NUM_EDP 2 71 #define MAX_SUPPORTED_FORMATS 7 72 73 #define MAX_HOST_ROUTERS_NUM 3 74 #define MAX_DPIA_PER_HOST_ROUTER 3 75 #define MAX_DPIA_NUM (MAX_HOST_ROUTERS_NUM * MAX_DPIA_PER_HOST_ROUTER) 76 77 /* Display Core Interfaces */ 78 struct dc_versions { 79 const char *dc_ver; 80 struct dmcu_version dmcu_version; 81 }; 82 83 enum dp_protocol_version { 84 DP_VERSION_1_4 = 0, 85 DP_VERSION_2_1, 86 DP_VERSION_UNKNOWN, 87 }; 88 89 enum dc_plane_type { 90 DC_PLANE_TYPE_INVALID, 91 DC_PLANE_TYPE_DCE_RGB, 92 DC_PLANE_TYPE_DCE_UNDERLAY, 93 DC_PLANE_TYPE_DCN_UNIVERSAL, 94 }; 95 96 // Sizes defined as multiples of 64KB 97 enum det_size { 98 DET_SIZE_DEFAULT = 0, 99 DET_SIZE_192KB = 3, 100 DET_SIZE_256KB = 4, 101 DET_SIZE_320KB = 5, 102 DET_SIZE_384KB = 6 103 }; 104 105 106 struct dc_plane_cap { 107 enum dc_plane_type type; 108 uint32_t per_pixel_alpha : 1; 109 struct { 110 uint32_t argb8888 : 1; 111 uint32_t nv12 : 1; 112 uint32_t fp16 : 1; 113 uint32_t p010 : 1; 114 uint32_t ayuv : 1; 115 } pixel_format_support; 116 // max upscaling factor x1000 117 // upscaling factors are always >= 1 118 // for example, 1080p -> 8K is 4.0, or 4000 raw value 119 struct { 120 uint32_t argb8888; 121 uint32_t nv12; 122 uint32_t fp16; 123 } max_upscale_factor; 124 // max downscale factor x1000 125 // downscale factors are always <= 1 126 // for example, 8K -> 1080p is 0.25, or 250 raw value 127 struct { 128 uint32_t argb8888; 129 uint32_t nv12; 130 uint32_t fp16; 131 } max_downscale_factor; 132 // minimal width/height 133 uint32_t min_width; 134 uint32_t min_height; 135 }; 136 137 /** 138 * DOC: color-management-caps 139 * 140 * **Color management caps (DPP and MPC)** 141 * 142 * Modules/color calculates various color operations which are translated to 143 * abstracted HW. DCE 5-12 had almost no important changes, but starting with 144 * DCN1, every new generation comes with fairly major differences in color 145 * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can 146 * decide mapping to HW block based on logical capabilities. 147 */ 148 149 /** 150 * struct rom_curve_caps - predefined transfer function caps for degamma and regamma 151 * @srgb: RGB color space transfer func 152 * @bt2020: BT.2020 transfer func 153 * @gamma2_2: standard gamma 154 * @pq: perceptual quantizer transfer function 155 * @hlg: hybrid log–gamma transfer function 156 */ 157 struct rom_curve_caps { 158 uint16_t srgb : 1; 159 uint16_t bt2020 : 1; 160 uint16_t gamma2_2 : 1; 161 uint16_t pq : 1; 162 uint16_t hlg : 1; 163 }; 164 165 /** 166 * struct dpp_color_caps - color pipeline capabilities for display pipe and 167 * plane blocks 168 * 169 * @dcn_arch: all DCE generations treated the same 170 * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs, 171 * just plain 256-entry lookup 172 * @icsc: input color space conversion 173 * @dgam_ram: programmable degamma LUT 174 * @post_csc: post color space conversion, before gamut remap 175 * @gamma_corr: degamma correction 176 * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared 177 * with MPC by setting mpc:shared_3d_lut flag 178 * @ogam_ram: programmable out/blend gamma LUT 179 * @ocsc: output color space conversion 180 * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes 181 * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT 182 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 183 * 184 * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order) 185 */ 186 struct dpp_color_caps { 187 uint16_t dcn_arch : 1; 188 uint16_t input_lut_shared : 1; 189 uint16_t icsc : 1; 190 uint16_t dgam_ram : 1; 191 uint16_t post_csc : 1; 192 uint16_t gamma_corr : 1; 193 uint16_t hw_3d_lut : 1; 194 uint16_t ogam_ram : 1; 195 uint16_t ocsc : 1; 196 uint16_t dgam_rom_for_yuv : 1; 197 struct rom_curve_caps dgam_rom_caps; 198 struct rom_curve_caps ogam_rom_caps; 199 }; 200 201 /* Below structure is to describe the HW support for mem layout, extend support 202 range to match what OS could handle in the roadmap */ 203 struct lut3d_caps { 204 uint32_t dma_3d_lut : 1; /*< DMA mode support for 3D LUT */ 205 struct { 206 uint32_t swizzle_3d_rgb : 1; 207 uint32_t swizzle_3d_bgr : 1; 208 uint32_t linear_1d : 1; 209 } mem_layout_support; 210 struct { 211 uint32_t unorm_12msb : 1; 212 uint32_t unorm_12lsb : 1; 213 uint32_t float_fp1_5_10 : 1; 214 } mem_format_support; 215 struct { 216 uint32_t order_rgba : 1; 217 uint32_t order_bgra : 1; 218 } mem_pixel_order_support; 219 /*< size options are 9, 17, 33, 45, 65 */ 220 struct { 221 uint32_t dim_9 : 1; /* 3D LUT support for 9x9x9 */ 222 uint32_t dim_17 : 1; /* 3D LUT support for 17x17x17 */ 223 uint32_t dim_33 : 1; /* 3D LUT support for 33x33x33 */ 224 uint32_t dim_45 : 1; /* 3D LUT support for 45x45x45 */ 225 uint32_t dim_65 : 1; /* 3D LUT support for 65x65x65 */ 226 } lut_dim_caps; 227 }; 228 229 /** 230 * struct mpc_color_caps - color pipeline capabilities for multiple pipe and 231 * plane combined blocks 232 * 233 * @gamut_remap: color transformation matrix 234 * @ogam_ram: programmable out gamma LUT 235 * @ocsc: output color space conversion matrix 236 * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT 237 * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single 238 * instance 239 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 240 * @mcm_3d_lut_caps: HW support cap for MCM LUT memory 241 * @rmcm_3d_lut_caps: HW support cap for RMCM LUT memory 242 * @preblend: whether color manager supports preblend with MPC 243 */ 244 struct mpc_color_caps { 245 uint16_t gamut_remap : 1; 246 uint16_t ogam_ram : 1; 247 uint16_t ocsc : 1; 248 uint16_t num_3dluts : 3; 249 uint16_t num_rmcm_3dluts : 3; 250 uint16_t shared_3d_lut:1; 251 struct rom_curve_caps ogam_rom_caps; 252 struct lut3d_caps mcm_3d_lut_caps; 253 struct lut3d_caps rmcm_3d_lut_caps; 254 bool preblend; 255 }; 256 257 /** 258 * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks 259 * @dpp: color pipes caps for DPP 260 * @mpc: color pipes caps for MPC 261 */ 262 struct dc_color_caps { 263 struct dpp_color_caps dpp; 264 struct mpc_color_caps mpc; 265 }; 266 267 struct dc_dmub_caps { 268 bool psr; 269 bool mclk_sw; 270 bool subvp_psr; 271 bool gecc_enable; 272 uint8_t fams_ver; 273 bool aux_backlight_support; 274 }; 275 276 struct dc_scl_caps { 277 bool sharpener_support; 278 }; 279 280 struct dc_caps { 281 uint32_t max_streams; 282 uint32_t max_links; 283 uint32_t max_audios; 284 uint32_t max_slave_planes; 285 uint32_t max_slave_yuv_planes; 286 uint32_t max_slave_rgb_planes; 287 uint32_t max_planes; 288 uint32_t max_downscale_ratio; 289 uint32_t i2c_speed_in_khz; 290 uint32_t i2c_speed_in_khz_hdcp; 291 uint32_t dmdata_alloc_size; 292 unsigned int max_cursor_size; 293 unsigned int max_buffered_cursor_size; 294 unsigned int max_video_width; 295 /* 296 * max video plane width that can be safely assumed to be always 297 * supported by single DPP pipe. 298 */ 299 unsigned int max_optimizable_video_width; 300 unsigned int min_horizontal_blanking_period; 301 int linear_pitch_alignment; 302 bool dcc_const_color; 303 bool dynamic_audio; 304 bool is_apu; 305 bool dual_link_dvi; 306 bool post_blend_color_processing; 307 bool force_dp_tps4_for_cp2520; 308 bool disable_dp_clk_share; 309 bool psp_setup_panel_mode; 310 bool extended_aux_timeout_support; 311 bool dmcub_support; 312 bool zstate_support; 313 bool ips_support; 314 bool ips_v2_support; 315 uint32_t num_of_internal_disp; 316 enum dp_protocol_version max_dp_protocol_version; 317 unsigned int mall_size_per_mem_channel; 318 unsigned int mall_size_total; 319 unsigned int cursor_cache_size; 320 struct dc_plane_cap planes[MAX_PLANES]; 321 struct dc_color_caps color; 322 struct dc_dmub_caps dmub_caps; 323 bool dp_hpo; 324 bool dp_hdmi21_pcon_support; 325 bool edp_dsc_support; 326 bool vbios_lttpr_aware; 327 bool vbios_lttpr_enable; 328 bool fused_io_supported; 329 uint32_t max_otg_num; 330 uint32_t max_cab_allocation_bytes; 331 uint32_t cache_line_size; 332 uint32_t cache_num_ways; 333 uint16_t subvp_fw_processing_delay_us; 334 uint8_t subvp_drr_max_vblank_margin_us; 335 uint16_t subvp_prefetch_end_to_mall_start_us; 336 uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height 337 uint16_t subvp_pstate_allow_width_us; 338 uint16_t subvp_vertical_int_margin_us; 339 bool seamless_odm; 340 uint32_t max_v_total; 341 bool vtotal_limited_by_fp2; 342 uint32_t max_disp_clock_khz_at_vmin; 343 uint8_t subvp_drr_vblank_start_margin_us; 344 bool cursor_not_scaled; 345 bool dcmode_power_limits_present; 346 bool sequential_ono; 347 /* Conservative limit for DCC cases which require ODM4:1 to support*/ 348 uint32_t dcc_plane_width_limit; 349 struct dc_scl_caps scl_caps; 350 uint8_t num_of_host_routers; 351 uint8_t num_of_dpias_per_host_router; 352 /* limit of the ODM only, could be limited by other factors (like pipe count)*/ 353 uint8_t max_odm_combine_factor; 354 }; 355 356 struct dc_bug_wa { 357 bool no_connect_phy_config; 358 bool dedcn20_305_wa; 359 bool skip_clock_update; 360 bool lt_early_cr_pattern; 361 struct { 362 uint8_t uclk : 1; 363 uint8_t fclk : 1; 364 uint8_t dcfclk : 1; 365 uint8_t dcfclk_ds: 1; 366 } clock_update_disable_mask; 367 bool skip_psr_ips_crtc_disable; 368 }; 369 struct dc_dcc_surface_param { 370 struct dc_size surface_size; 371 enum surface_pixel_format format; 372 unsigned int plane0_pitch; 373 struct dc_size plane1_size; 374 unsigned int plane1_pitch; 375 union { 376 enum swizzle_mode_values swizzle_mode; 377 enum swizzle_mode_addr3_values swizzle_mode_addr3; 378 }; 379 enum dc_scan_direction scan; 380 }; 381 382 struct dc_dcc_setting { 383 unsigned int max_compressed_blk_size; 384 unsigned int max_uncompressed_blk_size; 385 bool independent_64b_blks; 386 //These bitfields to be used starting with DCN 3.0 387 struct { 388 uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN 3.0 (the worst compression case) 389 uint32_t dcc_128_128_uncontrained : 1; //available in ASICs before DCN 3.0 390 uint32_t dcc_256_128_128 : 1; //available starting with DCN 3.0 391 uint32_t dcc_256_256_unconstrained : 1; //available in ASICs before DCN 3.0 (the best compression case) 392 uint32_t dcc_256_256 : 1; //available in ASICs starting with DCN 4.0x (the best compression case) 393 uint32_t dcc_256_128 : 1; //available in ASICs starting with DCN 4.0x 394 uint32_t dcc_256_64 : 1; //available in ASICs starting with DCN 4.0x (the worst compression case) 395 } dcc_controls; 396 }; 397 398 struct dc_surface_dcc_cap { 399 union { 400 struct { 401 struct dc_dcc_setting rgb; 402 } grph; 403 404 struct { 405 struct dc_dcc_setting luma; 406 struct dc_dcc_setting chroma; 407 } video; 408 }; 409 410 bool capable; 411 bool const_color_support; 412 }; 413 414 struct dc_static_screen_params { 415 struct { 416 bool force_trigger; 417 bool cursor_update; 418 bool surface_update; 419 bool overlay_update; 420 } triggers; 421 unsigned int num_frames; 422 }; 423 424 425 /* Surface update type is used by dc_update_surfaces_and_stream 426 * The update type is determined at the very beginning of the function based 427 * on parameters passed in and decides how much programming (or updating) is 428 * going to be done during the call. 429 * 430 * UPDATE_TYPE_FAST is used for really fast updates that do not require much 431 * logical calculations or hardware register programming. This update MUST be 432 * ISR safe on windows. Currently fast update will only be used to flip surface 433 * address. 434 * 435 * UPDATE_TYPE_MED is used for slower updates which require significant hw 436 * re-programming however do not affect bandwidth consumption or clock 437 * requirements. At present, this is the level at which front end updates 438 * that do not require us to run bw_calcs happen. These are in/out transfer func 439 * updates, viewport offset changes, recout size changes and pixel depth changes. 440 * This update can be done at ISR, but we want to minimize how often this happens. 441 * 442 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our 443 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front 444 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or 445 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do 446 * a full update. This cannot be done at ISR level and should be a rare event. 447 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting 448 * underscan we don't expect to see this call at all. 449 */ 450 451 enum surface_update_type { 452 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */ 453 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/ 454 UPDATE_TYPE_FULL, /* may need to shuffle resources */ 455 }; 456 457 /* Forward declaration*/ 458 struct dc; 459 struct dc_plane_state; 460 struct dc_state; 461 462 struct dc_cap_funcs { 463 bool (*get_dcc_compression_cap)(const struct dc *dc, 464 const struct dc_dcc_surface_param *input, 465 struct dc_surface_dcc_cap *output); 466 bool (*get_subvp_en)(struct dc *dc, struct dc_state *context); 467 }; 468 469 struct link_training_settings; 470 471 union allow_lttpr_non_transparent_mode { 472 struct { 473 bool DP1_4A : 1; 474 bool DP2_0 : 1; 475 } bits; 476 unsigned char raw; 477 }; 478 479 /* Structure to hold configuration flags set by dm at dc creation. */ 480 struct dc_config { 481 bool gpu_vm_support; 482 bool disable_disp_pll_sharing; 483 bool fbc_support; 484 bool disable_fractional_pwm; 485 bool allow_seamless_boot_optimization; 486 bool seamless_boot_edp_requested; 487 bool edp_not_connected; 488 bool edp_no_power_sequencing; 489 bool force_enum_edp; 490 bool forced_clocks; 491 union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode; 492 bool multi_mon_pp_mclk_switch; 493 bool disable_dmcu; 494 bool enable_4to1MPC; 495 bool enable_windowed_mpo_odm; 496 bool forceHBR2CP2520; // Used for switching between test patterns TPS4 and CP2520 497 uint32_t allow_edp_hotplug_detection; 498 bool skip_riommu_prefetch_wa; 499 bool clamp_min_dcfclk; 500 uint64_t vblank_alignment_dto_params; 501 uint8_t vblank_alignment_max_frame_time_diff; 502 bool is_asymmetric_memory; 503 bool is_single_rank_dimm; 504 bool is_vmin_only_asic; 505 bool use_spl; 506 bool prefer_easf; 507 bool use_pipe_ctx_sync_logic; 508 int smart_mux_version; 509 bool ignore_dpref_ss; 510 bool enable_mipi_converter_optimization; 511 bool use_default_clock_table; 512 bool force_bios_enable_lttpr; 513 uint8_t force_bios_fixed_vs; 514 int sdpif_request_limit_words_per_umc; 515 bool dc_mode_clk_limit_support; 516 bool EnableMinDispClkODM; 517 bool enable_auto_dpm_test_logs; 518 unsigned int disable_ips; 519 unsigned int disable_ips_rcg; 520 unsigned int disable_ips_in_vpb; 521 bool disable_ips_in_dpms_off; 522 bool usb4_bw_alloc_support; 523 bool allow_0_dtb_clk; 524 bool use_assr_psp_message; 525 bool support_edp0_on_dp1; 526 unsigned int enable_fpo_flicker_detection; 527 bool disable_hbr_audio_dp2; 528 bool consolidated_dpia_dp_lt; 529 bool set_pipe_unlock_order; 530 bool enable_dpia_pre_training; 531 bool unify_link_enc_assignment; 532 struct spl_sharpness_range dcn_sharpness_range; 533 struct spl_sharpness_range dcn_override_sharpness_range; 534 }; 535 536 enum visual_confirm { 537 VISUAL_CONFIRM_DISABLE = 0, 538 VISUAL_CONFIRM_SURFACE = 1, 539 VISUAL_CONFIRM_HDR = 2, 540 VISUAL_CONFIRM_MPCTREE = 4, 541 VISUAL_CONFIRM_PSR = 5, 542 VISUAL_CONFIRM_SWAPCHAIN = 6, 543 VISUAL_CONFIRM_FAMS = 7, 544 VISUAL_CONFIRM_SWIZZLE = 9, 545 VISUAL_CONFIRM_SMARTMUX_DGPU = 10, 546 VISUAL_CONFIRM_REPLAY = 12, 547 VISUAL_CONFIRM_SUBVP = 14, 548 VISUAL_CONFIRM_MCLK_SWITCH = 16, 549 VISUAL_CONFIRM_FAMS2 = 19, 550 VISUAL_CONFIRM_HW_CURSOR = 20, 551 VISUAL_CONFIRM_VABC = 21, 552 VISUAL_CONFIRM_DCC = 22, 553 VISUAL_CONFIRM_EXPLICIT = 0x80000000, 554 }; 555 556 enum dc_psr_power_opts { 557 psr_power_opt_invalid = 0x0, 558 psr_power_opt_smu_opt_static_screen = 0x1, 559 psr_power_opt_z10_static_screen = 0x10, 560 psr_power_opt_ds_disable_allow = 0x100, 561 }; 562 563 enum dml_hostvm_override_opts { 564 DML_HOSTVM_NO_OVERRIDE = 0x0, 565 DML_HOSTVM_OVERRIDE_FALSE = 0x1, 566 DML_HOSTVM_OVERRIDE_TRUE = 0x2, 567 }; 568 569 enum dc_replay_power_opts { 570 replay_power_opt_invalid = 0x0, 571 replay_power_opt_smu_opt_static_screen = 0x1, 572 replay_power_opt_z10_static_screen = 0x10, 573 }; 574 575 enum dcc_option { 576 DCC_ENABLE = 0, 577 DCC_DISABLE = 1, 578 DCC_HALF_REQ_DISALBE = 2, 579 }; 580 581 enum in_game_fams_config { 582 INGAME_FAMS_SINGLE_DISP_ENABLE, // enable in-game fams 583 INGAME_FAMS_DISABLE, // disable in-game fams 584 INGAME_FAMS_MULTI_DISP_ENABLE, //enable in-game fams for multi-display 585 INGAME_FAMS_MULTI_DISP_CLAMPED_ONLY, //enable in-game fams for multi-display only for clamped RR strategies 586 }; 587 588 /** 589 * enum pipe_split_policy - Pipe split strategy supported by DCN 590 * 591 * This enum is used to define the pipe split policy supported by DCN. By 592 * default, DC favors MPC_SPLIT_DYNAMIC. 593 */ 594 enum pipe_split_policy { 595 /** 596 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the 597 * pipe in order to bring the best trade-off between performance and 598 * power consumption. This is the recommended option. 599 */ 600 MPC_SPLIT_DYNAMIC = 0, 601 602 /** 603 * @MPC_SPLIT_AVOID: Avoid pipe split, which means that DC will not 604 * try any sort of split optimization. 605 */ 606 MPC_SPLIT_AVOID = 1, 607 608 /** 609 * @MPC_SPLIT_AVOID_MULT_DISP: With this option, DC will only try to 610 * optimize the pipe utilization when using a single display; if the 611 * user connects to a second display, DC will avoid pipe split. 612 */ 613 MPC_SPLIT_AVOID_MULT_DISP = 2, 614 }; 615 616 enum wm_report_mode { 617 WM_REPORT_DEFAULT = 0, 618 WM_REPORT_OVERRIDE = 1, 619 }; 620 enum dtm_pstate{ 621 dtm_level_p0 = 0,/*highest voltage*/ 622 dtm_level_p1, 623 dtm_level_p2, 624 dtm_level_p3, 625 dtm_level_p4,/*when active_display_count = 0*/ 626 }; 627 628 enum dcn_pwr_state { 629 DCN_PWR_STATE_UNKNOWN = -1, 630 DCN_PWR_STATE_MISSION_MODE = 0, 631 DCN_PWR_STATE_LOW_POWER = 3, 632 }; 633 634 enum dcn_zstate_support_state { 635 DCN_ZSTATE_SUPPORT_UNKNOWN, 636 DCN_ZSTATE_SUPPORT_ALLOW, 637 DCN_ZSTATE_SUPPORT_ALLOW_Z8_ONLY, 638 DCN_ZSTATE_SUPPORT_ALLOW_Z8_Z10_ONLY, 639 DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY, 640 DCN_ZSTATE_SUPPORT_DISALLOW, 641 }; 642 643 /* 644 * struct dc_clocks - DC pipe clocks 645 * 646 * For any clocks that may differ per pipe only the max is stored in this 647 * structure 648 */ 649 struct dc_clocks { 650 int dispclk_khz; 651 int actual_dispclk_khz; 652 int dppclk_khz; 653 int actual_dppclk_khz; 654 int disp_dpp_voltage_level_khz; 655 int dcfclk_khz; 656 int socclk_khz; 657 int dcfclk_deep_sleep_khz; 658 int fclk_khz; 659 int phyclk_khz; 660 int dramclk_khz; 661 bool p_state_change_support; 662 enum dcn_zstate_support_state zstate_support; 663 bool dtbclk_en; 664 int ref_dtbclk_khz; 665 bool fclk_p_state_change_support; 666 enum dcn_pwr_state pwr_state; 667 /* 668 * Elements below are not compared for the purposes of 669 * optimization required 670 */ 671 bool prev_p_state_change_support; 672 bool fclk_prev_p_state_change_support; 673 int num_ways; 674 int host_router_bw_kbps[MAX_HOST_ROUTERS_NUM]; 675 676 /* 677 * @fw_based_mclk_switching 678 * 679 * DC has a mechanism that leverage the variable refresh rate to switch 680 * memory clock in cases that we have a large latency to achieve the 681 * memory clock change and a short vblank window. DC has some 682 * requirements to enable this feature, and this field describes if the 683 * system support or not such a feature. 684 */ 685 bool fw_based_mclk_switching; 686 bool fw_based_mclk_switching_shut_down; 687 int prev_num_ways; 688 enum dtm_pstate dtm_level; 689 int max_supported_dppclk_khz; 690 int max_supported_dispclk_khz; 691 int bw_dppclk_khz; /*a copy of dppclk_khz*/ 692 int bw_dispclk_khz; 693 int idle_dramclk_khz; 694 int idle_fclk_khz; 695 int subvp_prefetch_dramclk_khz; 696 int subvp_prefetch_fclk_khz; 697 }; 698 699 struct dc_bw_validation_profile { 700 bool enable; 701 702 unsigned long long total_ticks; 703 unsigned long long voltage_level_ticks; 704 unsigned long long watermark_ticks; 705 unsigned long long rq_dlg_ticks; 706 707 unsigned long long total_count; 708 unsigned long long skip_fast_count; 709 unsigned long long skip_pass_count; 710 unsigned long long skip_fail_count; 711 }; 712 713 #define BW_VAL_TRACE_SETUP() \ 714 unsigned long long end_tick = 0; \ 715 unsigned long long voltage_level_tick = 0; \ 716 unsigned long long watermark_tick = 0; \ 717 unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \ 718 dm_get_timestamp(dc->ctx) : 0 719 720 #define BW_VAL_TRACE_COUNT() \ 721 if (dc->debug.bw_val_profile.enable) \ 722 dc->debug.bw_val_profile.total_count++ 723 724 #define BW_VAL_TRACE_SKIP(status) \ 725 if (dc->debug.bw_val_profile.enable) { \ 726 if (!voltage_level_tick) \ 727 voltage_level_tick = dm_get_timestamp(dc->ctx); \ 728 dc->debug.bw_val_profile.skip_ ## status ## _count++; \ 729 } 730 731 #define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \ 732 if (dc->debug.bw_val_profile.enable) \ 733 voltage_level_tick = dm_get_timestamp(dc->ctx) 734 735 #define BW_VAL_TRACE_END_WATERMARKS() \ 736 if (dc->debug.bw_val_profile.enable) \ 737 watermark_tick = dm_get_timestamp(dc->ctx) 738 739 #define BW_VAL_TRACE_FINISH() \ 740 if (dc->debug.bw_val_profile.enable) { \ 741 end_tick = dm_get_timestamp(dc->ctx); \ 742 dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \ 743 dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \ 744 if (watermark_tick) { \ 745 dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \ 746 dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \ 747 } \ 748 } 749 750 union mem_low_power_enable_options { 751 struct { 752 bool vga: 1; 753 bool i2c: 1; 754 bool dmcu: 1; 755 bool dscl: 1; 756 bool cm: 1; 757 bool mpc: 1; 758 bool optc: 1; 759 bool vpg: 1; 760 bool afmt: 1; 761 } bits; 762 uint32_t u32All; 763 }; 764 765 union root_clock_optimization_options { 766 struct { 767 bool dpp: 1; 768 bool dsc: 1; 769 bool hdmistream: 1; 770 bool hdmichar: 1; 771 bool dpstream: 1; 772 bool symclk32_se: 1; 773 bool symclk32_le: 1; 774 bool symclk_fe: 1; 775 bool physymclk: 1; 776 bool dpiasymclk: 1; 777 uint32_t reserved: 22; 778 } bits; 779 uint32_t u32All; 780 }; 781 782 union fine_grain_clock_gating_enable_options { 783 struct { 784 bool dccg_global_fgcg_rep : 1; /* Global fine grain clock gating of repeaters */ 785 bool dchub : 1; /* Display controller hub */ 786 bool dchubbub : 1; 787 bool dpp : 1; /* Display pipes and planes */ 788 bool opp : 1; /* Output pixel processing */ 789 bool optc : 1; /* Output pipe timing combiner */ 790 bool dio : 1; /* Display output */ 791 bool dwb : 1; /* Display writeback */ 792 bool mmhubbub : 1; /* Multimedia hub */ 793 bool dmu : 1; /* Display core management unit */ 794 bool az : 1; /* Azalia */ 795 bool dchvm : 1; 796 bool dsc : 1; /* Display stream compression */ 797 798 uint32_t reserved : 19; 799 } bits; 800 uint32_t u32All; 801 }; 802 803 enum pg_hw_pipe_resources { 804 PG_HUBP = 0, 805 PG_DPP, 806 PG_DSC, 807 PG_MPCC, 808 PG_OPP, 809 PG_OPTC, 810 PG_DPSTREAM, 811 PG_HDMISTREAM, 812 PG_PHYSYMCLK, 813 PG_HW_PIPE_RESOURCES_NUM_ELEMENT 814 }; 815 816 enum pg_hw_resources { 817 PG_DCCG = 0, 818 PG_DCIO, 819 PG_DIO, 820 PG_DCHUBBUB, 821 PG_DCHVM, 822 PG_DWB, 823 PG_HPO, 824 PG_DCOH, 825 PG_HW_RESOURCES_NUM_ELEMENT 826 }; 827 828 struct pg_block_update { 829 bool pg_pipe_res_update[PG_HW_PIPE_RESOURCES_NUM_ELEMENT][MAX_PIPES]; 830 bool pg_res_update[PG_HW_RESOURCES_NUM_ELEMENT]; 831 }; 832 833 union dpia_debug_options { 834 struct { 835 uint32_t disable_dpia:1; /* bit 0 */ 836 uint32_t force_non_lttpr:1; /* bit 1 */ 837 uint32_t extend_aux_rd_interval:1; /* bit 2 */ 838 uint32_t disable_mst_dsc_work_around:1; /* bit 3 */ 839 uint32_t enable_force_tbt3_work_around:1; /* bit 4 */ 840 uint32_t disable_usb4_pm_support:1; /* bit 5 */ 841 uint32_t enable_usb4_bw_zero_alloc_patch:1; /* bit 6 */ 842 uint32_t reserved:25; 843 } bits; 844 uint32_t raw; 845 }; 846 847 /* AUX wake work around options 848 * 0: enable/disable work around 849 * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS 850 * 15-2: reserved 851 * 31-16: timeout in ms 852 */ 853 union aux_wake_wa_options { 854 struct { 855 uint32_t enable_wa : 1; 856 uint32_t use_default_timeout : 1; 857 uint32_t rsvd: 14; 858 uint32_t timeout_ms : 16; 859 } bits; 860 uint32_t raw; 861 }; 862 863 struct dc_debug_data { 864 uint32_t ltFailCount; 865 uint32_t i2cErrorCount; 866 uint32_t auxErrorCount; 867 }; 868 869 struct dc_phy_addr_space_config { 870 struct { 871 uint64_t start_addr; 872 uint64_t end_addr; 873 uint64_t fb_top; 874 uint64_t fb_offset; 875 uint64_t fb_base; 876 uint64_t agp_top; 877 uint64_t agp_bot; 878 uint64_t agp_base; 879 } system_aperture; 880 881 struct { 882 uint64_t page_table_start_addr; 883 uint64_t page_table_end_addr; 884 uint64_t page_table_base_addr; 885 bool base_addr_is_mc_addr; 886 } gart_config; 887 888 bool valid; 889 bool is_hvm_enabled; 890 uint64_t page_table_default_page_addr; 891 }; 892 893 struct dc_virtual_addr_space_config { 894 uint64_t page_table_base_addr; 895 uint64_t page_table_start_addr; 896 uint64_t page_table_end_addr; 897 uint32_t page_table_block_size_in_bytes; 898 uint8_t page_table_depth; // 1 = 1 level, 2 = 2 level, etc. 0 = invalid 899 }; 900 901 struct dc_bounding_box_overrides { 902 int sr_exit_time_ns; 903 int sr_enter_plus_exit_time_ns; 904 int sr_exit_z8_time_ns; 905 int sr_enter_plus_exit_z8_time_ns; 906 int urgent_latency_ns; 907 int percent_of_ideal_drambw; 908 int dram_clock_change_latency_ns; 909 int dummy_clock_change_latency_ns; 910 int fclk_clock_change_latency_ns; 911 /* This forces a hard min on the DCFCLK we use 912 * for DML. Unlike the debug option for forcing 913 * DCFCLK, this override affects watermark calculations 914 */ 915 int min_dcfclk_mhz; 916 }; 917 918 struct dc_state; 919 struct resource_pool; 920 struct dce_hwseq; 921 struct link_service; 922 923 /* 924 * struct dc_debug_options - DC debug struct 925 * 926 * This struct provides a simple mechanism for developers to change some 927 * configurations, enable/disable features, and activate extra debug options. 928 * This can be very handy to narrow down whether some specific feature is 929 * causing an issue or not. 930 */ 931 struct dc_debug_options { 932 bool native422_support; 933 bool disable_dsc; 934 enum visual_confirm visual_confirm; 935 int visual_confirm_rect_height; 936 937 bool sanity_checks; 938 bool max_disp_clk; 939 bool surface_trace; 940 bool clock_trace; 941 bool validation_trace; 942 bool bandwidth_calcs_trace; 943 int max_downscale_src_width; 944 945 /* stutter efficiency related */ 946 bool disable_stutter; 947 bool use_max_lb; 948 enum dcc_option disable_dcc; 949 950 /* 951 * @pipe_split_policy: Define which pipe split policy is used by the 952 * display core. 953 */ 954 enum pipe_split_policy pipe_split_policy; 955 bool force_single_disp_pipe_split; 956 bool voltage_align_fclk; 957 bool disable_min_fclk; 958 959 bool hdcp_lc_force_fw_enable; 960 bool hdcp_lc_enable_sw_fallback; 961 962 bool disable_dfs_bypass; 963 bool disable_dpp_power_gate; 964 bool disable_hubp_power_gate; 965 bool disable_dsc_power_gate; 966 bool disable_optc_power_gate; 967 bool disable_hpo_power_gate; 968 bool disable_io_clk_power_gate; 969 bool disable_mem_power_gate; 970 bool disable_dio_power_gate; 971 int dsc_min_slice_height_override; 972 int dsc_bpp_increment_div; 973 bool disable_pplib_wm_range; 974 enum wm_report_mode pplib_wm_report_mode; 975 unsigned int min_disp_clk_khz; 976 unsigned int min_dpp_clk_khz; 977 unsigned int min_dram_clk_khz; 978 int sr_exit_time_dpm0_ns; 979 int sr_enter_plus_exit_time_dpm0_ns; 980 int sr_exit_time_ns; 981 int sr_enter_plus_exit_time_ns; 982 int sr_exit_z8_time_ns; 983 int sr_enter_plus_exit_z8_time_ns; 984 int urgent_latency_ns; 985 uint32_t underflow_assert_delay_us; 986 int percent_of_ideal_drambw; 987 int dram_clock_change_latency_ns; 988 bool optimized_watermark; 989 int always_scale; 990 bool disable_pplib_clock_request; 991 bool disable_clock_gate; 992 bool disable_mem_low_power; 993 bool pstate_enabled; 994 bool disable_dmcu; 995 bool force_abm_enable; 996 bool disable_stereo_support; 997 bool vsr_support; 998 bool performance_trace; 999 bool az_endpoint_mute_only; 1000 bool always_use_regamma; 1001 bool recovery_enabled; 1002 bool avoid_vbios_exec_table; 1003 bool scl_reset_length10; 1004 bool hdmi20_disable; 1005 bool skip_detection_link_training; 1006 uint32_t edid_read_retry_times; 1007 unsigned int force_odm_combine; //bit vector based on otg inst 1008 unsigned int seamless_boot_odm_combine; 1009 unsigned int force_odm_combine_4to1; //bit vector based on otg inst 1010 int minimum_z8_residency_time; 1011 int minimum_z10_residency_time; 1012 bool disable_z9_mpc; 1013 unsigned int force_fclk_khz; 1014 bool enable_tri_buf; 1015 bool ips_disallow_entry; 1016 bool dmub_offload_enabled; 1017 bool dmcub_emulation; 1018 bool disable_idle_power_optimizations; 1019 unsigned int mall_size_override; 1020 unsigned int mall_additional_timer_percent; 1021 bool mall_error_as_fatal; 1022 bool dmub_command_table; /* for testing only */ 1023 struct dc_bw_validation_profile bw_val_profile; 1024 bool disable_fec; 1025 bool disable_48mhz_pwrdwn; 1026 /* This forces a hard min on the DCFCLK requested to SMU/PP 1027 * watermarks are not affected. 1028 */ 1029 unsigned int force_min_dcfclk_mhz; 1030 int dwb_fi_phase; 1031 bool disable_timing_sync; 1032 bool cm_in_bypass; 1033 int force_clock_mode;/*every mode change.*/ 1034 1035 bool disable_dram_clock_change_vactive_support; 1036 bool validate_dml_output; 1037 bool enable_dmcub_surface_flip; 1038 bool usbc_combo_phy_reset_wa; 1039 bool enable_dram_clock_change_one_display_vactive; 1040 /* TODO - remove once tested */ 1041 bool legacy_dp2_lt; 1042 bool set_mst_en_for_sst; 1043 bool disable_uhbr; 1044 bool force_dp2_lt_fallback_method; 1045 bool ignore_cable_id; 1046 union mem_low_power_enable_options enable_mem_low_power; 1047 union root_clock_optimization_options root_clock_optimization; 1048 union fine_grain_clock_gating_enable_options enable_fine_grain_clock_gating; 1049 bool hpo_optimization; 1050 bool force_vblank_alignment; 1051 1052 /* Enable dmub aux for legacy ddc */ 1053 bool enable_dmub_aux_for_legacy_ddc; 1054 bool disable_fams; 1055 enum in_game_fams_config disable_fams_gaming; 1056 /* FEC/PSR1 sequence enable delay in 100us */ 1057 uint8_t fec_enable_delay_in100us; 1058 bool enable_driver_sequence_debug; 1059 enum det_size crb_alloc_policy; 1060 int crb_alloc_policy_min_disp_count; 1061 bool disable_z10; 1062 bool enable_z9_disable_interface; 1063 bool psr_skip_crtc_disable; 1064 uint32_t ips_skip_crtc_disable_mask; 1065 union dpia_debug_options dpia_debug; 1066 bool disable_fixed_vs_aux_timeout_wa; 1067 uint32_t fixed_vs_aux_delay_config_wa; 1068 bool force_disable_subvp; 1069 bool force_subvp_mclk_switch; 1070 bool allow_sw_cursor_fallback; 1071 unsigned int force_subvp_num_ways; 1072 unsigned int force_mall_ss_num_ways; 1073 bool alloc_extra_way_for_cursor; 1074 uint32_t subvp_extra_lines; 1075 bool force_usr_allow; 1076 /* uses value at boot and disables switch */ 1077 bool disable_dtb_ref_clk_switch; 1078 bool extended_blank_optimization; 1079 union aux_wake_wa_options aux_wake_wa; 1080 uint32_t mst_start_top_delay; 1081 uint8_t psr_power_use_phy_fsm; 1082 enum dml_hostvm_override_opts dml_hostvm_override; 1083 bool dml_disallow_alternate_prefetch_modes; 1084 bool use_legacy_soc_bb_mechanism; 1085 bool exit_idle_opt_for_cursor_updates; 1086 bool using_dml2; 1087 bool enable_single_display_2to1_odm_policy; 1088 bool enable_double_buffered_dsc_pg_support; 1089 bool enable_dp_dig_pixel_rate_div_policy; 1090 bool using_dml21; 1091 enum lttpr_mode lttpr_mode_override; 1092 unsigned int dsc_delay_factor_wa_x1000; 1093 unsigned int min_prefetch_in_strobe_ns; 1094 bool disable_unbounded_requesting; 1095 bool dig_fifo_off_in_blank; 1096 bool override_dispclk_programming; 1097 bool otg_crc_db; 1098 bool disallow_dispclk_dppclk_ds; 1099 bool disable_fpo_optimizations; 1100 bool support_eDP1_5; 1101 uint32_t fpo_vactive_margin_us; 1102 bool disable_fpo_vactive; 1103 bool disable_boot_optimizations; 1104 bool override_odm_optimization; 1105 bool minimize_dispclk_using_odm; 1106 bool disable_subvp_high_refresh; 1107 bool disable_dp_plus_plus_wa; 1108 uint32_t fpo_vactive_min_active_margin_us; 1109 uint32_t fpo_vactive_max_blank_us; 1110 bool enable_hpo_pg_support; 1111 bool enable_legacy_fast_update; 1112 bool disable_dc_mode_overwrite; 1113 bool replay_skip_crtc_disabled; 1114 bool ignore_pg;/*do nothing, let pmfw control it*/ 1115 bool psp_disabled_wa; 1116 unsigned int ips2_eval_delay_us; 1117 unsigned int ips2_entry_delay_us; 1118 bool optimize_ips_handshake; 1119 bool disable_dmub_reallow_idle; 1120 bool disable_timeout; 1121 bool disable_extblankadj; 1122 bool enable_idle_reg_checks; 1123 unsigned int static_screen_wait_frames; 1124 uint32_t pwm_freq; 1125 bool force_chroma_subsampling_1tap; 1126 unsigned int dcc_meta_propagation_delay_us; 1127 bool disable_422_left_edge_pixel; 1128 bool dml21_force_pstate_method; 1129 uint32_t dml21_force_pstate_method_values[MAX_PIPES]; 1130 uint32_t dml21_disable_pstate_method_mask; 1131 union fw_assisted_mclk_switch_version fams_version; 1132 union dmub_fams2_global_feature_config fams2_config; 1133 unsigned int force_cositing; 1134 unsigned int disable_spl; 1135 unsigned int force_easf; 1136 unsigned int force_sharpness; 1137 unsigned int force_sharpness_level; 1138 unsigned int force_lls; 1139 bool notify_dpia_hr_bw; 1140 bool enable_ips_visual_confirm; 1141 unsigned int sharpen_policy; 1142 unsigned int scale_to_sharpness_policy; 1143 bool skip_full_updated_if_possible; 1144 unsigned int enable_oled_edp_power_up_opt; 1145 bool enable_hblank_borrow; 1146 bool force_subvp_df_throttle; 1147 uint32_t acpi_transition_bitmasks[MAX_PIPES]; 1148 bool enable_pg_cntl_debug_logs; 1149 }; 1150 1151 1152 /* Generic structure that can be used to query properties of DC. More fields 1153 * can be added as required. 1154 */ 1155 struct dc_current_properties { 1156 unsigned int cursor_size_limit; 1157 }; 1158 1159 enum frame_buffer_mode { 1160 FRAME_BUFFER_MODE_LOCAL_ONLY = 0, 1161 FRAME_BUFFER_MODE_ZFB_ONLY, 1162 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL, 1163 } ; 1164 1165 struct dchub_init_data { 1166 int64_t zfb_phys_addr_base; 1167 int64_t zfb_mc_base_addr; 1168 uint64_t zfb_size_in_byte; 1169 enum frame_buffer_mode fb_mode; 1170 bool dchub_initialzied; 1171 bool dchub_info_valid; 1172 }; 1173 1174 struct dml2_soc_bb; 1175 1176 struct dc_init_data { 1177 struct hw_asic_id asic_id; 1178 void *driver; /* ctx */ 1179 struct cgs_device *cgs_device; 1180 struct dc_bounding_box_overrides bb_overrides; 1181 1182 int num_virtual_links; 1183 /* 1184 * If 'vbios_override' not NULL, it will be called instead 1185 * of the real VBIOS. Intended use is Diagnostics on FPGA. 1186 */ 1187 struct dc_bios *vbios_override; 1188 enum dce_environment dce_environment; 1189 1190 struct dmub_offload_funcs *dmub_if; 1191 struct dc_reg_helper_state *dmub_offload; 1192 1193 struct dc_config flags; 1194 uint64_t log_mask; 1195 1196 struct dpcd_vendor_signature vendor_signature; 1197 bool force_smu_not_present; 1198 /* 1199 * IP offset for run time initializaion of register addresses 1200 * 1201 * DCN3.5+ will fail dc_create() if these fields are null for them. They are 1202 * applicable starting with DCN32/321 and are not used for ASICs upstreamed 1203 * before them. 1204 */ 1205 uint32_t *dcn_reg_offsets; 1206 uint32_t *nbio_reg_offsets; 1207 uint32_t *clk_reg_offsets; 1208 void *bb_from_dmub; 1209 }; 1210 1211 struct dc_callback_init { 1212 struct cp_psp cp_psp; 1213 }; 1214 1215 struct dc *dc_create(const struct dc_init_data *init_params); 1216 void dc_hardware_init(struct dc *dc); 1217 1218 int dc_get_vmid_use_vector(struct dc *dc); 1219 void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid); 1220 /* Returns the number of vmids supported */ 1221 int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config); 1222 void dc_init_callbacks(struct dc *dc, 1223 const struct dc_callback_init *init_params); 1224 void dc_deinit_callbacks(struct dc *dc); 1225 void dc_destroy(struct dc **dc); 1226 1227 /* Surface Interfaces */ 1228 1229 enum { 1230 TRANSFER_FUNC_POINTS = 1025 1231 }; 1232 1233 struct dc_hdr_static_metadata { 1234 /* display chromaticities and white point in units of 0.00001 */ 1235 unsigned int chromaticity_green_x; 1236 unsigned int chromaticity_green_y; 1237 unsigned int chromaticity_blue_x; 1238 unsigned int chromaticity_blue_y; 1239 unsigned int chromaticity_red_x; 1240 unsigned int chromaticity_red_y; 1241 unsigned int chromaticity_white_point_x; 1242 unsigned int chromaticity_white_point_y; 1243 1244 uint32_t min_luminance; 1245 uint32_t max_luminance; 1246 uint32_t maximum_content_light_level; 1247 uint32_t maximum_frame_average_light_level; 1248 }; 1249 1250 enum dc_transfer_func_type { 1251 TF_TYPE_PREDEFINED, 1252 TF_TYPE_DISTRIBUTED_POINTS, 1253 TF_TYPE_BYPASS, 1254 TF_TYPE_HWPWL 1255 }; 1256 1257 struct dc_transfer_func_distributed_points { 1258 struct fixed31_32 red[TRANSFER_FUNC_POINTS]; 1259 struct fixed31_32 green[TRANSFER_FUNC_POINTS]; 1260 struct fixed31_32 blue[TRANSFER_FUNC_POINTS]; 1261 1262 uint16_t end_exponent; 1263 uint16_t x_point_at_y1_red; 1264 uint16_t x_point_at_y1_green; 1265 uint16_t x_point_at_y1_blue; 1266 }; 1267 1268 enum dc_transfer_func_predefined { 1269 TRANSFER_FUNCTION_SRGB, 1270 TRANSFER_FUNCTION_BT709, 1271 TRANSFER_FUNCTION_PQ, 1272 TRANSFER_FUNCTION_LINEAR, 1273 TRANSFER_FUNCTION_UNITY, 1274 TRANSFER_FUNCTION_HLG, 1275 TRANSFER_FUNCTION_HLG12, 1276 TRANSFER_FUNCTION_GAMMA22, 1277 TRANSFER_FUNCTION_GAMMA24, 1278 TRANSFER_FUNCTION_GAMMA26 1279 }; 1280 1281 1282 struct dc_transfer_func { 1283 struct kref refcount; 1284 enum dc_transfer_func_type type; 1285 enum dc_transfer_func_predefined tf; 1286 /* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/ 1287 uint32_t sdr_ref_white_level; 1288 union { 1289 struct pwl_params pwl; 1290 struct dc_transfer_func_distributed_points tf_pts; 1291 }; 1292 }; 1293 1294 1295 union dc_3dlut_state { 1296 struct { 1297 uint32_t initialized:1; /*if 3dlut is went through color module for initialization */ 1298 uint32_t rmu_idx_valid:1; /*if mux settings are valid*/ 1299 uint32_t rmu_mux_num:3; /*index of mux to use*/ 1300 uint32_t mpc_rmu0_mux:4; /*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/ 1301 uint32_t mpc_rmu1_mux:4; 1302 uint32_t mpc_rmu2_mux:4; 1303 uint32_t reserved:15; 1304 } bits; 1305 uint32_t raw; 1306 }; 1307 1308 1309 struct dc_rmcm_3dlut { 1310 bool isInUse; 1311 const struct dc_stream_state *stream; 1312 uint8_t protection_bits; 1313 }; 1314 1315 struct dc_3dlut { 1316 struct kref refcount; 1317 struct tetrahedral_params lut_3d; 1318 struct fixed31_32 hdr_multiplier; 1319 union dc_3dlut_state state; 1320 }; 1321 /* 1322 * This structure is filled in by dc_surface_get_status and contains 1323 * the last requested address and the currently active address so the called 1324 * can determine if there are any outstanding flips 1325 */ 1326 struct dc_plane_status { 1327 struct dc_plane_address requested_address; 1328 struct dc_plane_address current_address; 1329 bool is_flip_pending; 1330 bool is_right_eye; 1331 }; 1332 1333 union surface_update_flags { 1334 1335 struct { 1336 uint32_t addr_update:1; 1337 /* Medium updates */ 1338 uint32_t dcc_change:1; 1339 uint32_t color_space_change:1; 1340 uint32_t horizontal_mirror_change:1; 1341 uint32_t per_pixel_alpha_change:1; 1342 uint32_t global_alpha_change:1; 1343 uint32_t hdr_mult:1; 1344 uint32_t rotation_change:1; 1345 uint32_t swizzle_change:1; 1346 uint32_t scaling_change:1; 1347 uint32_t position_change:1; 1348 uint32_t in_transfer_func_change:1; 1349 uint32_t input_csc_change:1; 1350 uint32_t coeff_reduction_change:1; 1351 uint32_t output_tf_change:1; 1352 uint32_t pixel_format_change:1; 1353 uint32_t plane_size_change:1; 1354 uint32_t gamut_remap_change:1; 1355 1356 /* Full updates */ 1357 uint32_t new_plane:1; 1358 uint32_t bpp_change:1; 1359 uint32_t gamma_change:1; 1360 uint32_t bandwidth_change:1; 1361 uint32_t clock_change:1; 1362 uint32_t stereo_format_change:1; 1363 uint32_t lut_3d:1; 1364 uint32_t tmz_changed:1; 1365 uint32_t mcm_transfer_function_enable_change:1; /* disable or enable MCM transfer func */ 1366 uint32_t full_update:1; 1367 uint32_t sdr_white_level_nits:1; 1368 } bits; 1369 1370 uint32_t raw; 1371 }; 1372 1373 #define DC_REMOVE_PLANE_POINTERS 1 1374 1375 struct dc_plane_state { 1376 struct dc_plane_address address; 1377 struct dc_plane_flip_time time; 1378 bool triplebuffer_flips; 1379 struct scaling_taps scaling_quality; 1380 struct rect src_rect; 1381 struct rect dst_rect; 1382 struct rect clip_rect; 1383 1384 struct plane_size plane_size; 1385 struct dc_tiling_info tiling_info; 1386 1387 struct dc_plane_dcc_param dcc; 1388 1389 struct dc_gamma gamma_correction; 1390 struct dc_transfer_func in_transfer_func; 1391 struct dc_bias_and_scale bias_and_scale; 1392 struct dc_csc_transform input_csc_color_matrix; 1393 struct fixed31_32 coeff_reduction_factor; 1394 struct fixed31_32 hdr_mult; 1395 struct colorspace_transform gamut_remap_matrix; 1396 1397 // TODO: No longer used, remove 1398 struct dc_hdr_static_metadata hdr_static_ctx; 1399 1400 enum dc_color_space color_space; 1401 1402 struct dc_3dlut lut3d_func; 1403 struct dc_transfer_func in_shaper_func; 1404 struct dc_transfer_func blend_tf; 1405 1406 struct dc_transfer_func *gamcor_tf; 1407 enum surface_pixel_format format; 1408 enum dc_rotation_angle rotation; 1409 enum plane_stereo_format stereo_format; 1410 1411 bool is_tiling_rotated; 1412 bool per_pixel_alpha; 1413 bool pre_multiplied_alpha; 1414 bool global_alpha; 1415 int global_alpha_value; 1416 bool visible; 1417 bool flip_immediate; 1418 bool horizontal_mirror; 1419 int layer_index; 1420 1421 union surface_update_flags update_flags; 1422 bool flip_int_enabled; 1423 bool skip_manual_trigger; 1424 1425 /* private to DC core */ 1426 struct dc_plane_status status; 1427 struct dc_context *ctx; 1428 1429 /* HACK: Workaround for forcing full reprogramming under some conditions */ 1430 bool force_full_update; 1431 1432 bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead 1433 1434 /* private to dc_surface.c */ 1435 enum dc_irq_source irq_source; 1436 struct kref refcount; 1437 struct tg_color visual_confirm_color; 1438 1439 bool is_statically_allocated; 1440 enum chroma_cositing cositing; 1441 enum dc_cm2_shaper_3dlut_setting mcm_shaper_3dlut_setting; 1442 bool mcm_lut1d_enable; 1443 struct dc_cm2_func_luts mcm_luts; 1444 bool lut_bank_a; 1445 enum mpcc_movable_cm_location mcm_location; 1446 struct dc_csc_transform cursor_csc_color_matrix; 1447 bool adaptive_sharpness_en; 1448 int adaptive_sharpness_policy; 1449 int sharpness_level; 1450 enum linear_light_scaling linear_light_scaling; 1451 unsigned int sdr_white_level_nits; 1452 struct spl_sharpness_range sharpness_range; 1453 enum sharpness_range_source sharpness_source; 1454 }; 1455 1456 struct dc_plane_info { 1457 struct plane_size plane_size; 1458 struct dc_tiling_info tiling_info; 1459 struct dc_plane_dcc_param dcc; 1460 enum surface_pixel_format format; 1461 enum dc_rotation_angle rotation; 1462 enum plane_stereo_format stereo_format; 1463 enum dc_color_space color_space; 1464 bool horizontal_mirror; 1465 bool visible; 1466 bool per_pixel_alpha; 1467 bool pre_multiplied_alpha; 1468 bool global_alpha; 1469 int global_alpha_value; 1470 bool input_csc_enabled; 1471 int layer_index; 1472 enum chroma_cositing cositing; 1473 }; 1474 1475 #include "dc_stream.h" 1476 1477 struct dc_scratch_space { 1478 /* used to temporarily backup plane states of a stream during 1479 * dc update. The reason is that plane states are overwritten 1480 * with surface updates in dc update. Once they are overwritten 1481 * current state is no longer valid. We want to temporarily 1482 * store current value in plane states so we can still recover 1483 * a valid current state during dc update. 1484 */ 1485 struct dc_plane_state plane_states[MAX_SURFACES]; 1486 1487 struct dc_stream_state stream_state; 1488 }; 1489 1490 /* 1491 * A link contains one or more sinks and their connected status. 1492 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported. 1493 */ 1494 struct dc_link { 1495 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK]; 1496 unsigned int sink_count; 1497 struct dc_sink *local_sink; 1498 unsigned int link_index; 1499 enum dc_connection_type type; 1500 enum signal_type connector_signal; 1501 enum dc_irq_source irq_source_hpd; 1502 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */ 1503 enum dc_irq_source irq_source_read_request;/* Read Request */ 1504 1505 bool is_hpd_filter_disabled; 1506 bool dp_ss_off; 1507 1508 /** 1509 * @link_state_valid: 1510 * 1511 * If there is no link and local sink, this variable should be set to 1512 * false. Otherwise, it should be set to true; usually, the function 1513 * core_link_enable_stream sets this field to true. 1514 */ 1515 bool link_state_valid; 1516 bool aux_access_disabled; 1517 bool sync_lt_in_progress; 1518 bool skip_stream_reenable; 1519 bool is_internal_display; 1520 /** @todo Rename. Flag an endpoint as having a programmable mapping to a DIG encoder. */ 1521 bool is_dig_mapping_flexible; 1522 bool hpd_status; /* HPD status of link without physical HPD pin. */ 1523 bool is_hpd_pending; /* Indicates a new received hpd */ 1524 1525 /* USB4 DPIA links skip verifying link cap, instead performing the fallback method 1526 * for every link training. This is incompatible with DP LL compliance automation, 1527 * which expects the same link settings to be used every retry on a link loss. 1528 * This flag is used to skip the fallback when link loss occurs during automation. 1529 */ 1530 bool skip_fallback_on_link_loss; 1531 1532 bool edp_sink_present; 1533 1534 struct dp_trace dp_trace; 1535 1536 /* caps is the same as reported_link_cap. link_traing use 1537 * reported_link_cap. Will clean up. TODO 1538 */ 1539 struct dc_link_settings reported_link_cap; 1540 struct dc_link_settings verified_link_cap; 1541 struct dc_link_settings cur_link_settings; 1542 struct dc_lane_settings cur_lane_setting[LANE_COUNT_DP_MAX]; 1543 struct dc_link_settings preferred_link_setting; 1544 /* preferred_training_settings are override values that 1545 * come from DM. DM is responsible for the memory 1546 * management of the override pointers. 1547 */ 1548 struct dc_link_training_overrides preferred_training_settings; 1549 struct dp_audio_test_data audio_test_data; 1550 1551 uint8_t ddc_hw_inst; 1552 1553 uint8_t hpd_src; 1554 1555 uint8_t link_enc_hw_inst; 1556 /* DIG link encoder ID. Used as index in link encoder resource pool. 1557 * For links with fixed mapping to DIG, this is not changed after dc_link 1558 * object creation. 1559 */ 1560 enum engine_id eng_id; 1561 enum engine_id dpia_preferred_eng_id; 1562 1563 bool test_pattern_enabled; 1564 /* Pending/Current test pattern are only used to perform and track 1565 * FIXED_VS retimer test pattern/lane adjustment override state. 1566 * Pending allows link HWSS to differentiate PHY vs non-PHY pattern, 1567 * to perform specific lane adjust overrides before setting certain 1568 * PHY test patterns. In cases when lane adjust and set test pattern 1569 * calls are not performed atomically (i.e. performing link training), 1570 * pending_test_pattern will be invalid or contain a non-PHY test pattern 1571 * and current_test_pattern will contain required context for any future 1572 * set pattern/set lane adjust to transition between override state(s). 1573 * */ 1574 enum dp_test_pattern current_test_pattern; 1575 enum dp_test_pattern pending_test_pattern; 1576 1577 union compliance_test_state compliance_test_state; 1578 1579 void *priv; 1580 1581 struct ddc_service *ddc; 1582 1583 enum dp_panel_mode panel_mode; 1584 bool aux_mode; 1585 1586 /* Private to DC core */ 1587 1588 const struct dc *dc; 1589 1590 struct dc_context *ctx; 1591 1592 struct panel_cntl *panel_cntl; 1593 struct link_encoder *link_enc; 1594 struct graphics_object_id link_id; 1595 /* Endpoint type distinguishes display endpoints which do not have entries 1596 * in the BIOS connector table from those that do. Helps when tracking link 1597 * encoder to display endpoint assignments. 1598 */ 1599 enum display_endpoint_type ep_type; 1600 union ddi_channel_mapping ddi_channel_mapping; 1601 struct connector_device_tag_info device_tag; 1602 struct dpcd_caps dpcd_caps; 1603 uint32_t dongle_max_pix_clk; 1604 unsigned short chip_caps; 1605 unsigned int dpcd_sink_count; 1606 struct hdcp_caps hdcp_caps; 1607 enum edp_revision edp_revision; 1608 union dpcd_sink_ext_caps dpcd_sink_ext_caps; 1609 1610 struct psr_settings psr_settings; 1611 struct replay_settings replay_settings; 1612 1613 /* Drive settings read from integrated info table */ 1614 struct dc_lane_settings bios_forced_drive_settings; 1615 1616 /* Vendor specific LTTPR workaround variables */ 1617 uint8_t vendor_specific_lttpr_link_rate_wa; 1618 bool apply_vendor_specific_lttpr_link_rate_wa; 1619 1620 /* MST record stream using this link */ 1621 struct link_flags { 1622 bool dp_keep_receiver_powered; 1623 bool dp_skip_DID2; 1624 bool dp_skip_reset_segment; 1625 bool dp_skip_fs_144hz; 1626 bool dp_mot_reset_segment; 1627 /* Some USB4 docks do not handle turning off MST DSC once it has been enabled. */ 1628 bool dpia_mst_dsc_always_on; 1629 /* Forced DPIA into TBT3 compatibility mode. */ 1630 bool dpia_forced_tbt3_mode; 1631 bool dongle_mode_timing_override; 1632 bool blank_stream_on_ocs_change; 1633 bool read_dpcd204h_on_irq_hpd; 1634 bool force_dp_ffe_preset; 1635 bool skip_phy_ssc_reduction; 1636 } wa_flags; 1637 union dc_dp_ffe_preset forced_dp_ffe_preset; 1638 struct link_mst_stream_allocation_table mst_stream_alloc_table; 1639 1640 struct dc_link_status link_status; 1641 struct dprx_states dprx_states; 1642 1643 struct gpio *hpd_gpio; 1644 enum dc_link_fec_state fec_state; 1645 bool is_dds; 1646 bool is_display_mux_present; 1647 bool link_powered_externally; // Used to bypass hardware sequencing delays when panel is powered down forcibly 1648 1649 struct dc_panel_config panel_config; 1650 struct phy_state phy_state; 1651 uint32_t phy_transition_bitmask; 1652 // BW ALLOCATON USB4 ONLY 1653 struct dc_dpia_bw_alloc dpia_bw_alloc_config; 1654 bool skip_implict_edp_power_control; 1655 enum backlight_control_type backlight_control_type; 1656 }; 1657 1658 struct dc { 1659 struct dc_debug_options debug; 1660 struct dc_versions versions; 1661 struct dc_caps caps; 1662 struct dc_cap_funcs cap_funcs; 1663 struct dc_config config; 1664 struct dc_bounding_box_overrides bb_overrides; 1665 struct dc_bug_wa work_arounds; 1666 struct dc_context *ctx; 1667 struct dc_phy_addr_space_config vm_pa_config; 1668 1669 uint8_t link_count; 1670 struct dc_link *links[MAX_LINKS]; 1671 uint8_t lowest_dpia_link_index; 1672 struct link_service *link_srv; 1673 1674 struct dc_state *current_state; 1675 struct resource_pool *res_pool; 1676 1677 struct clk_mgr *clk_mgr; 1678 1679 /* Display Engine Clock levels */ 1680 struct dm_pp_clock_levels sclk_lvls; 1681 1682 /* Inputs into BW and WM calculations. */ 1683 struct bw_calcs_dceip *bw_dceip; 1684 struct bw_calcs_vbios *bw_vbios; 1685 struct dcn_soc_bounding_box *dcn_soc; 1686 struct dcn_ip_params *dcn_ip; 1687 struct display_mode_lib dml; 1688 1689 /* HW functions */ 1690 struct hw_sequencer_funcs hwss; 1691 struct dce_hwseq *hwseq; 1692 1693 /* Require to optimize clocks and bandwidth for added/removed planes */ 1694 bool optimized_required; 1695 bool wm_optimized_required; 1696 bool idle_optimizations_allowed; 1697 bool enable_c20_dtm_b0; 1698 1699 /* Require to maintain clocks and bandwidth for UEFI enabled HW */ 1700 1701 /* For eDP to know the switching state of SmartMux */ 1702 bool is_switch_in_progress_orig; 1703 bool is_switch_in_progress_dest; 1704 1705 /* FBC compressor */ 1706 struct compressor *fbc_compressor; 1707 1708 struct dc_debug_data debug_data; 1709 struct dpcd_vendor_signature vendor_signature; 1710 1711 const char *build_id; 1712 struct vm_helper *vm_helper; 1713 1714 uint32_t *dcn_reg_offsets; 1715 uint32_t *nbio_reg_offsets; 1716 uint32_t *clk_reg_offsets; 1717 1718 /* Scratch memory */ 1719 struct { 1720 struct { 1721 /* 1722 * For matching clock_limits table in driver with table 1723 * from PMFW. 1724 */ 1725 struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES]; 1726 } update_bw_bounding_box; 1727 struct dc_scratch_space current_state; 1728 struct dc_scratch_space new_state; 1729 struct dc_stream_state temp_stream; // Used so we don't need to allocate stream on the stack 1730 struct dc_link temp_link; 1731 bool pipes_to_unlock_first[MAX_PIPES]; /* Any of the pipes indicated here should be unlocked first */ 1732 } scratch; 1733 1734 struct dml2_configuration_options dml2_options; 1735 struct dml2_configuration_options dml2_dc_power_options; 1736 enum dc_acpi_cm_power_state power_state; 1737 1738 }; 1739 1740 struct dc_scaling_info { 1741 struct rect src_rect; 1742 struct rect dst_rect; 1743 struct rect clip_rect; 1744 struct scaling_taps scaling_quality; 1745 }; 1746 1747 struct dc_fast_update { 1748 const struct dc_flip_addrs *flip_addr; 1749 const struct dc_gamma *gamma; 1750 const struct colorspace_transform *gamut_remap_matrix; 1751 const struct dc_csc_transform *input_csc_color_matrix; 1752 const struct fixed31_32 *coeff_reduction_factor; 1753 struct dc_transfer_func *out_transfer_func; 1754 struct dc_csc_transform *output_csc_transform; 1755 const struct dc_csc_transform *cursor_csc_color_matrix; 1756 }; 1757 1758 struct dc_surface_update { 1759 struct dc_plane_state *surface; 1760 1761 /* isr safe update parameters. null means no updates */ 1762 const struct dc_flip_addrs *flip_addr; 1763 const struct dc_plane_info *plane_info; 1764 const struct dc_scaling_info *scaling_info; 1765 struct fixed31_32 hdr_mult; 1766 /* following updates require alloc/sleep/spin that is not isr safe, 1767 * null means no updates 1768 */ 1769 const struct dc_gamma *gamma; 1770 const struct dc_transfer_func *in_transfer_func; 1771 1772 const struct dc_csc_transform *input_csc_color_matrix; 1773 const struct fixed31_32 *coeff_reduction_factor; 1774 const struct dc_transfer_func *func_shaper; 1775 const struct dc_3dlut *lut3d_func; 1776 const struct dc_transfer_func *blend_tf; 1777 const struct colorspace_transform *gamut_remap_matrix; 1778 /* 1779 * Color Transformations for pre-blend MCM (Shaper, 3DLUT, 1DLUT) 1780 * 1781 * change cm2_params.component_settings: Full update 1782 * change cm2_params.cm2_luts: Fast update 1783 */ 1784 const struct dc_cm2_parameters *cm2_params; 1785 const struct dc_csc_transform *cursor_csc_color_matrix; 1786 unsigned int sdr_white_level_nits; 1787 struct dc_bias_and_scale bias_and_scale; 1788 }; 1789 1790 /* 1791 * Create a new surface with default parameters; 1792 */ 1793 void dc_gamma_retain(struct dc_gamma *dc_gamma); 1794 void dc_gamma_release(struct dc_gamma **dc_gamma); 1795 struct dc_gamma *dc_create_gamma(void); 1796 1797 void dc_transfer_func_retain(struct dc_transfer_func *dc_tf); 1798 void dc_transfer_func_release(struct dc_transfer_func *dc_tf); 1799 struct dc_transfer_func *dc_create_transfer_func(void); 1800 1801 struct dc_3dlut *dc_create_3dlut_func(void); 1802 void dc_3dlut_func_release(struct dc_3dlut *lut); 1803 void dc_3dlut_func_retain(struct dc_3dlut *lut); 1804 1805 void dc_post_update_surfaces_to_stream( 1806 struct dc *dc); 1807 1808 #include "dc_stream.h" 1809 1810 /** 1811 * struct dc_validation_set - Struct to store surface/stream associations for validation 1812 */ 1813 struct dc_validation_set { 1814 /** 1815 * @stream: Stream state properties 1816 */ 1817 struct dc_stream_state *stream; 1818 1819 /** 1820 * @plane_states: Surface state 1821 */ 1822 struct dc_plane_state *plane_states[MAX_SURFACES]; 1823 1824 /** 1825 * @plane_count: Total of active planes 1826 */ 1827 uint8_t plane_count; 1828 }; 1829 1830 bool dc_validate_boot_timing(const struct dc *dc, 1831 const struct dc_sink *sink, 1832 struct dc_crtc_timing *crtc_timing); 1833 1834 enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state); 1835 1836 enum dc_status dc_validate_with_context(struct dc *dc, 1837 const struct dc_validation_set set[], 1838 int set_count, 1839 struct dc_state *context, 1840 enum dc_validate_mode validate_mode); 1841 1842 bool dc_set_generic_gpio_for_stereo(bool enable, 1843 struct gpio_service *gpio_service); 1844 1845 enum dc_status dc_validate_global_state( 1846 struct dc *dc, 1847 struct dc_state *new_ctx, 1848 enum dc_validate_mode validate_mode); 1849 1850 bool dc_acquire_release_mpc_3dlut( 1851 struct dc *dc, bool acquire, 1852 struct dc_stream_state *stream, 1853 struct dc_3dlut **lut, 1854 struct dc_transfer_func **shaper); 1855 1856 bool dc_resource_is_dsc_encoding_supported(const struct dc *dc); 1857 void get_audio_check(struct audio_info *aud_modes, 1858 struct audio_check *aud_chk); 1859 1860 bool fast_nonaddr_updates_exist(struct dc_fast_update *fast_update, int surface_count); 1861 void populate_fast_updates(struct dc_fast_update *fast_update, 1862 struct dc_surface_update *srf_updates, 1863 int surface_count, 1864 struct dc_stream_update *stream_update); 1865 /* 1866 * Set up streams and links associated to drive sinks 1867 * The streams parameter is an absolute set of all active streams. 1868 * 1869 * After this call: 1870 * Phy, Encoder, Timing Generator are programmed and enabled. 1871 * New streams are enabled with blank stream; no memory read. 1872 */ 1873 enum dc_status dc_commit_streams(struct dc *dc, struct dc_commit_streams_params *params); 1874 1875 1876 struct dc_plane_state *dc_get_surface_for_mpcc(struct dc *dc, 1877 struct dc_stream_state *stream, 1878 int mpcc_inst); 1879 1880 1881 uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane); 1882 1883 void dc_set_disable_128b_132b_stream_overhead(bool disable); 1884 1885 /* The function returns minimum bandwidth required to drive a given timing 1886 * return - minimum required timing bandwidth in kbps. 1887 */ 1888 uint32_t dc_bandwidth_in_kbps_from_timing( 1889 const struct dc_crtc_timing *timing, 1890 const enum dc_link_encoding_format link_encoding); 1891 1892 /* Link Interfaces */ 1893 /* Return an enumerated dc_link. 1894 * dc_link order is constant and determined at 1895 * boot time. They cannot be created or destroyed. 1896 * Use dc_get_caps() to get number of links. 1897 */ 1898 struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index); 1899 1900 /* Return instance id of the edp link. Inst 0 is primary edp link. */ 1901 bool dc_get_edp_link_panel_inst(const struct dc *dc, 1902 const struct dc_link *link, 1903 unsigned int *inst_out); 1904 1905 /* Return an array of link pointers to edp links. */ 1906 void dc_get_edp_links(const struct dc *dc, 1907 struct dc_link **edp_links, 1908 int *edp_num); 1909 1910 void dc_set_edp_power(const struct dc *dc, struct dc_link *edp_link, 1911 bool powerOn); 1912 1913 /* The function initiates detection handshake over the given link. It first 1914 * determines if there are display connections over the link. If so it initiates 1915 * detection protocols supported by the connected receiver device. The function 1916 * contains protocol specific handshake sequences which are sometimes mandatory 1917 * to establish a proper connection between TX and RX. So it is always 1918 * recommended to call this function as the first link operation upon HPD event 1919 * or power up event. Upon completion, the function will update link structure 1920 * in place based on latest RX capabilities. The function may also cause dpms 1921 * to be reset to off for all currently enabled streams to the link. It is DM's 1922 * responsibility to serialize detection and DPMS updates. 1923 * 1924 * @reason - Indicate which event triggers this detection. dc may customize 1925 * detection flow depending on the triggering events. 1926 * return false - if detection is not fully completed. This could happen when 1927 * there is an unrecoverable error during detection or detection is partially 1928 * completed (detection has been delegated to dm mst manager ie. 1929 * link->connection_type == dc_connection_mst_branch when returning false). 1930 * return true - detection is completed, link has been fully updated with latest 1931 * detection result. 1932 */ 1933 bool dc_link_detect(struct dc_link *link, enum dc_detect_reason reason); 1934 1935 struct dc_sink_init_data; 1936 1937 /* When link connection type is dc_connection_mst_branch, remote sink can be 1938 * added to the link. The interface creates a remote sink and associates it with 1939 * current link. The sink will be retained by link until remove remote sink is 1940 * called. 1941 * 1942 * @dc_link - link the remote sink will be added to. 1943 * @edid - byte array of EDID raw data. 1944 * @len - size of the edid in byte 1945 * @init_data - 1946 */ 1947 struct dc_sink *dc_link_add_remote_sink( 1948 struct dc_link *dc_link, 1949 const uint8_t *edid, 1950 int len, 1951 struct dc_sink_init_data *init_data); 1952 1953 /* Remove remote sink from a link with dc_connection_mst_branch connection type. 1954 * @link - link the sink should be removed from 1955 * @sink - sink to be removed. 1956 */ 1957 void dc_link_remove_remote_sink( 1958 struct dc_link *link, 1959 struct dc_sink *sink); 1960 1961 /* Enable HPD interrupt handler for a given link */ 1962 void dc_link_enable_hpd(const struct dc_link *link); 1963 1964 /* Disable HPD interrupt handler for a given link */ 1965 void dc_link_disable_hpd(const struct dc_link *link); 1966 1967 /* determine if there is a sink connected to the link 1968 * 1969 * @type - dc_connection_single if connected, dc_connection_none otherwise. 1970 * return - false if an unexpected error occurs, true otherwise. 1971 * 1972 * NOTE: This function doesn't detect downstream sink connections i.e 1973 * dc_connection_mst_branch, dc_connection_sst_branch. In this case, it will 1974 * return dc_connection_single if the branch device is connected despite of 1975 * downstream sink's connection status. 1976 */ 1977 bool dc_link_detect_connection_type(struct dc_link *link, 1978 enum dc_connection_type *type); 1979 1980 /* query current hpd pin value 1981 * return - true HPD is asserted (HPD high), false otherwise (HPD low) 1982 * 1983 */ 1984 bool dc_link_get_hpd_state(struct dc_link *link); 1985 1986 /* Getter for cached link status from given link */ 1987 const struct dc_link_status *dc_link_get_status(const struct dc_link *link); 1988 1989 /* enable/disable hardware HPD filter. 1990 * 1991 * @link - The link the HPD pin is associated with. 1992 * @enable = true - enable hardware HPD filter. HPD event will only queued to irq 1993 * handler once after no HPD change has been detected within dc default HPD 1994 * filtering interval since last HPD event. i.e if display keeps toggling hpd 1995 * pulses within default HPD interval, no HPD event will be received until HPD 1996 * toggles have stopped. Then HPD event will be queued to irq handler once after 1997 * dc default HPD filtering interval since last HPD event. 1998 * 1999 * @enable = false - disable hardware HPD filter. HPD event will be queued 2000 * immediately to irq handler after no HPD change has been detected within 2001 * IRQ_HPD (aka HPD short pulse) interval (i.e 2ms). 2002 */ 2003 void dc_link_enable_hpd_filter(struct dc_link *link, bool enable); 2004 2005 /* submit i2c read/write payloads through ddc channel 2006 * @link_index - index to a link with ddc in i2c mode 2007 * @cmd - i2c command structure 2008 * return - true if success, false otherwise. 2009 */ 2010 bool dc_submit_i2c( 2011 struct dc *dc, 2012 uint32_t link_index, 2013 struct i2c_command *cmd); 2014 2015 /* submit i2c read/write payloads through oem channel 2016 * @link_index - index to a link with ddc in i2c mode 2017 * @cmd - i2c command structure 2018 * return - true if success, false otherwise. 2019 */ 2020 bool dc_submit_i2c_oem( 2021 struct dc *dc, 2022 struct i2c_command *cmd); 2023 2024 enum aux_return_code_type; 2025 /* Attempt to transfer the given aux payload. This function does not perform 2026 * retries or handle error states. The reply is returned in the payload->reply 2027 * and the result through operation_result. Returns the number of bytes 2028 * transferred,or -1 on a failure. 2029 */ 2030 int dc_link_aux_transfer_raw(struct ddc_service *ddc, 2031 struct aux_payload *payload, 2032 enum aux_return_code_type *operation_result); 2033 2034 struct ddc_service * 2035 dc_get_oem_i2c_device(struct dc *dc); 2036 2037 bool dc_is_oem_i2c_device_present( 2038 struct dc *dc, 2039 size_t slave_address 2040 ); 2041 2042 /* return true if the connected receiver supports the hdcp version */ 2043 bool dc_link_is_hdcp14(struct dc_link *link, enum signal_type signal); 2044 bool dc_link_is_hdcp22(struct dc_link *link, enum signal_type signal); 2045 2046 /* Notify DC about DP RX Interrupt (aka DP IRQ_HPD). 2047 * 2048 * TODO - When defer_handling is true the function will have a different purpose. 2049 * It no longer does complete hpd rx irq handling. We should create a separate 2050 * interface specifically for this case. 2051 * 2052 * Return: 2053 * true - Downstream port status changed. DM should call DC to do the 2054 * detection. 2055 * false - no change in Downstream port status. No further action required 2056 * from DM. 2057 */ 2058 bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link, 2059 union hpd_irq_data *hpd_irq_dpcd_data, bool *out_link_loss, 2060 bool defer_handling, bool *has_left_work); 2061 /* handle DP specs define test automation sequence*/ 2062 void dc_link_dp_handle_automated_test(struct dc_link *link); 2063 2064 /* handle DP Link loss sequence and try to recover RX link loss with best 2065 * effort 2066 */ 2067 void dc_link_dp_handle_link_loss(struct dc_link *link); 2068 2069 /* Determine if hpd rx irq should be handled or ignored 2070 * return true - hpd rx irq should be handled. 2071 * return false - it is safe to ignore hpd rx irq event 2072 */ 2073 bool dc_link_dp_allow_hpd_rx_irq(const struct dc_link *link); 2074 2075 /* Determine if link loss is indicated with a given hpd_irq_dpcd_data. 2076 * @link - link the hpd irq data associated with 2077 * @hpd_irq_dpcd_data - input hpd irq data 2078 * return - true if hpd irq data indicates a link lost 2079 */ 2080 bool dc_link_check_link_loss_status(struct dc_link *link, 2081 union hpd_irq_data *hpd_irq_dpcd_data); 2082 2083 /* Read hpd rx irq data from a given link 2084 * @link - link where the hpd irq data should be read from 2085 * @irq_data - output hpd irq data 2086 * return - DC_OK if hpd irq data is read successfully, otherwise hpd irq data 2087 * read has failed. 2088 */ 2089 enum dc_status dc_link_dp_read_hpd_rx_irq_data( 2090 struct dc_link *link, 2091 union hpd_irq_data *irq_data); 2092 2093 /* The function clears recorded DP RX states in the link. DM should call this 2094 * function when it is resuming from S3 power state to previously connected links. 2095 * 2096 * TODO - in the future we should consider to expand link resume interface to 2097 * support clearing previous rx states. So we don't have to rely on dm to call 2098 * this interface explicitly. 2099 */ 2100 void dc_link_clear_dprx_states(struct dc_link *link); 2101 2102 /* Destruct the mst topology of the link and reset the allocated payload table 2103 * 2104 * NOTE: this should only be called if DM chooses not to call dc_link_detect but 2105 * still wants to reset MST topology on an unplug event */ 2106 bool dc_link_reset_cur_dp_mst_topology(struct dc_link *link); 2107 2108 /* The function calculates effective DP link bandwidth when a given link is 2109 * using the given link settings. 2110 * 2111 * return - total effective link bandwidth in kbps. 2112 */ 2113 uint32_t dc_link_bandwidth_kbps( 2114 const struct dc_link *link, 2115 const struct dc_link_settings *link_setting); 2116 2117 struct dp_audio_bandwidth_params { 2118 const struct dc_crtc_timing *crtc_timing; 2119 enum dp_link_encoding link_encoding; 2120 uint32_t channel_count; 2121 uint32_t sample_rate_hz; 2122 }; 2123 2124 /* The function calculates the minimum size of hblank (in bytes) needed to 2125 * support the specified channel count and sample rate combination, given the 2126 * link encoding and timing to be used. This calculation is not supported 2127 * for 8b/10b SST. 2128 * 2129 * return - min hblank size in bytes, 0 if 8b/10b SST. 2130 */ 2131 uint32_t dc_link_required_hblank_size_bytes( 2132 const struct dc_link *link, 2133 struct dp_audio_bandwidth_params *audio_params); 2134 2135 /* The function takes a snapshot of current link resource allocation state 2136 * @dc: pointer to dc of the dm calling this 2137 * @map: a dc link resource snapshot defined internally to dc. 2138 * 2139 * DM needs to capture a snapshot of current link resource allocation mapping 2140 * and store it in its persistent storage. 2141 * 2142 * Some of the link resource is using first come first serve policy. 2143 * The allocation mapping depends on original hotplug order. This information 2144 * is lost after driver is loaded next time. The snapshot is used in order to 2145 * restore link resource to its previous state so user will get consistent 2146 * link capability allocation across reboot. 2147 * 2148 */ 2149 void dc_get_cur_link_res_map(const struct dc *dc, uint32_t *map); 2150 2151 /* This function restores link resource allocation state from a snapshot 2152 * @dc: pointer to dc of the dm calling this 2153 * @map: a dc link resource snapshot defined internally to dc. 2154 * 2155 * DM needs to call this function after initial link detection on boot and 2156 * before first commit streams to restore link resource allocation state 2157 * from previous boot session. 2158 * 2159 * Some of the link resource is using first come first serve policy. 2160 * The allocation mapping depends on original hotplug order. This information 2161 * is lost after driver is loaded next time. The snapshot is used in order to 2162 * restore link resource to its previous state so user will get consistent 2163 * link capability allocation across reboot. 2164 * 2165 */ 2166 void dc_restore_link_res_map(const struct dc *dc, uint32_t *map); 2167 2168 /* TODO: this is not meant to be exposed to DM. Should switch to stream update 2169 * interface i.e stream_update->dsc_config 2170 */ 2171 bool dc_link_update_dsc_config(struct pipe_ctx *pipe_ctx); 2172 2173 /* translate a raw link rate data to bandwidth in kbps */ 2174 uint32_t dc_link_bw_kbps_from_raw_frl_link_rate_data(const struct dc *dc, uint8_t bw); 2175 2176 /* determine the optimal bandwidth given link and required bw. 2177 * @link - current detected link 2178 * @req_bw - requested bandwidth in kbps 2179 * @link_settings - returned most optimal link settings that can fit the 2180 * requested bandwidth 2181 * return - false if link can't support requested bandwidth, true if link 2182 * settings is found. 2183 */ 2184 bool dc_link_decide_edp_link_settings(struct dc_link *link, 2185 struct dc_link_settings *link_settings, 2186 uint32_t req_bw); 2187 2188 /* return the max dp link settings can be driven by the link without considering 2189 * connected RX device and its capability 2190 */ 2191 bool dc_link_dp_get_max_link_enc_cap(const struct dc_link *link, 2192 struct dc_link_settings *max_link_enc_cap); 2193 2194 /* determine when the link is driving MST mode, what DP link channel coding 2195 * format will be used. The decision will remain unchanged until next HPD event. 2196 * 2197 * @link - a link with DP RX connection 2198 * return - if stream is committed to this link with MST signal type, type of 2199 * channel coding format dc will choose. 2200 */ 2201 enum dp_link_encoding dc_link_dp_mst_decide_link_encoding_format( 2202 const struct dc_link *link); 2203 2204 /* get max dp link settings the link can enable with all things considered. (i.e 2205 * TX/RX/Cable capabilities and dp override policies. 2206 * 2207 * @link - a link with DP RX connection 2208 * return - max dp link settings the link can enable. 2209 * 2210 */ 2211 const struct dc_link_settings *dc_link_get_link_cap(const struct dc_link *link); 2212 2213 /* Get the highest encoding format that the link supports; highest meaning the 2214 * encoding format which supports the maximum bandwidth. 2215 * 2216 * @link - a link with DP RX connection 2217 * return - highest encoding format link supports. 2218 */ 2219 enum dc_link_encoding_format dc_link_get_highest_encoding_format(const struct dc_link *link); 2220 2221 /* Check if a RX (ex. DP sink, MST hub, passive or active dongle) is connected 2222 * to a link with dp connector signal type. 2223 * @link - a link with dp connector signal type 2224 * return - true if connected, false otherwise 2225 */ 2226 bool dc_link_is_dp_sink_present(struct dc_link *link); 2227 2228 /* Force DP lane settings update to main-link video signal and notify the change 2229 * to DP RX via DPCD. This is a debug interface used for video signal integrity 2230 * tuning purpose. The interface assumes link has already been enabled with DP 2231 * signal. 2232 * 2233 * @lt_settings - a container structure with desired hw_lane_settings 2234 */ 2235 void dc_link_set_drive_settings(struct dc *dc, 2236 struct link_training_settings *lt_settings, 2237 struct dc_link *link); 2238 2239 /* Enable a test pattern in Link or PHY layer in an active link for compliance 2240 * test or debugging purpose. The test pattern will remain until next un-plug. 2241 * 2242 * @link - active link with DP signal output enabled. 2243 * @test_pattern - desired test pattern to output. 2244 * NOTE: set to DP_TEST_PATTERN_VIDEO_MODE to disable previous test pattern. 2245 * @test_pattern_color_space - for video test pattern choose a desired color 2246 * space. 2247 * @p_link_settings - For PHY pattern choose a desired link settings 2248 * @p_custom_pattern - some test pattern will require a custom input to 2249 * customize some pattern details. Otherwise keep it to NULL. 2250 * @cust_pattern_size - size of the custom pattern input. 2251 * 2252 */ 2253 bool dc_link_dp_set_test_pattern( 2254 struct dc_link *link, 2255 enum dp_test_pattern test_pattern, 2256 enum dp_test_pattern_color_space test_pattern_color_space, 2257 const struct link_training_settings *p_link_settings, 2258 const unsigned char *p_custom_pattern, 2259 unsigned int cust_pattern_size); 2260 2261 /* Force DP link settings to always use a specific value until reboot to a 2262 * specific link. If link has already been enabled, the interface will also 2263 * switch to desired link settings immediately. This is a debug interface to 2264 * generic dp issue trouble shooting. 2265 */ 2266 void dc_link_set_preferred_link_settings(struct dc *dc, 2267 struct dc_link_settings *link_setting, 2268 struct dc_link *link); 2269 2270 /* Force DP link to customize a specific link training behavior by overriding to 2271 * standard DP specs defined protocol. This is a debug interface to trouble shoot 2272 * display specific link training issues or apply some display specific 2273 * workaround in link training. 2274 * 2275 * @link_settings - if not NULL, force preferred link settings to the link. 2276 * @lt_override - a set of override pointers. If any pointer is none NULL, dc 2277 * will apply this particular override in future link training. If NULL is 2278 * passed in, dc resets previous overrides. 2279 * NOTE: DM must keep the memory from override pointers until DM resets preferred 2280 * training settings. 2281 */ 2282 void dc_link_set_preferred_training_settings(struct dc *dc, 2283 struct dc_link_settings *link_setting, 2284 struct dc_link_training_overrides *lt_overrides, 2285 struct dc_link *link, 2286 bool skip_immediate_retrain); 2287 2288 /* return - true if FEC is supported with connected DP RX, false otherwise */ 2289 bool dc_link_is_fec_supported(const struct dc_link *link); 2290 2291 /* query FEC enablement policy to determine if FEC will be enabled by dc during 2292 * link enablement. 2293 * return - true if FEC should be enabled, false otherwise. 2294 */ 2295 bool dc_link_should_enable_fec(const struct dc_link *link); 2296 2297 /* determine lttpr mode the current link should be enabled with a specific link 2298 * settings. 2299 */ 2300 enum lttpr_mode dc_link_decide_lttpr_mode(struct dc_link *link, 2301 struct dc_link_settings *link_setting); 2302 2303 /* Force DP RX to update its power state. 2304 * NOTE: this interface doesn't update dp main-link. Calling this function will 2305 * cause DP TX main-link and DP RX power states out of sync. DM has to restore 2306 * RX power state back upon finish DM specific execution requiring DP RX in a 2307 * specific power state. 2308 * @on - true to set DP RX in D0 power state, false to set DP RX in D3 power 2309 * state. 2310 */ 2311 void dc_link_dp_receiver_power_ctrl(struct dc_link *link, bool on); 2312 2313 /* Force link to read base dp receiver caps from dpcd 000h - 00Fh and overwrite 2314 * current value read from extended receiver cap from 02200h - 0220Fh. 2315 * Some DP RX has problems of providing accurate DP receiver caps from extended 2316 * field, this interface is a workaround to revert link back to use base caps. 2317 */ 2318 void dc_link_overwrite_extended_receiver_cap( 2319 struct dc_link *link); 2320 2321 void dc_link_edp_panel_backlight_power_on(struct dc_link *link, 2322 bool wait_for_hpd); 2323 2324 /* Set backlight level of an embedded panel (eDP, LVDS). 2325 * backlight_pwm_u16_16 is unsigned 32 bit with 16 bit integer 2326 * and 16 bit fractional, where 1.0 is max backlight value. 2327 */ 2328 bool dc_link_set_backlight_level(const struct dc_link *dc_link, 2329 struct set_backlight_level_params *backlight_level_params); 2330 2331 /* Set/get nits-based backlight level of an embedded panel (eDP, LVDS). */ 2332 bool dc_link_set_backlight_level_nits(struct dc_link *link, 2333 bool isHDR, 2334 uint32_t backlight_millinits, 2335 uint32_t transition_time_in_ms); 2336 2337 bool dc_link_get_backlight_level_nits(struct dc_link *link, 2338 uint32_t *backlight_millinits, 2339 uint32_t *backlight_millinits_peak); 2340 2341 int dc_link_get_backlight_level(const struct dc_link *dc_link); 2342 2343 int dc_link_get_target_backlight_pwm(const struct dc_link *link); 2344 2345 bool dc_link_set_psr_allow_active(struct dc_link *dc_link, const bool *enable, 2346 bool wait, bool force_static, const unsigned int *power_opts); 2347 2348 bool dc_link_get_psr_state(const struct dc_link *dc_link, enum dc_psr_state *state); 2349 2350 bool dc_link_setup_psr(struct dc_link *dc_link, 2351 const struct dc_stream_state *stream, struct psr_config *psr_config, 2352 struct psr_context *psr_context); 2353 2354 /* 2355 * Communicate with DMUB to allow or disallow Panel Replay on the specified link: 2356 * 2357 * @link: pointer to the dc_link struct instance 2358 * @enable: enable(active) or disable(inactive) replay 2359 * @wait: state transition need to wait the active set completed. 2360 * @force_static: force disable(inactive) the replay 2361 * @power_opts: set power optimazation parameters to DMUB. 2362 * 2363 * return: allow Replay active will return true, else will return false. 2364 */ 2365 bool dc_link_set_replay_allow_active(struct dc_link *dc_link, const bool *enable, 2366 bool wait, bool force_static, const unsigned int *power_opts); 2367 2368 bool dc_link_get_replay_state(const struct dc_link *dc_link, uint64_t *state); 2369 2370 /* On eDP links this function call will stall until T12 has elapsed. 2371 * If the panel is not in power off state, this function will return 2372 * immediately. 2373 */ 2374 bool dc_link_wait_for_t12(struct dc_link *link); 2375 2376 /* Determine if dp trace has been initialized to reflect upto date result * 2377 * return - true if trace is initialized and has valid data. False dp trace 2378 * doesn't have valid result. 2379 */ 2380 bool dc_dp_trace_is_initialized(struct dc_link *link); 2381 2382 /* Query a dp trace flag to indicate if the current dp trace data has been 2383 * logged before 2384 */ 2385 bool dc_dp_trace_is_logged(struct dc_link *link, 2386 bool in_detection); 2387 2388 /* Set dp trace flag to indicate whether DM has already logged the current dp 2389 * trace data. DM can set is_logged to true upon logging and check 2390 * dc_dp_trace_is_logged before logging to avoid logging the same result twice. 2391 */ 2392 void dc_dp_trace_set_is_logged_flag(struct dc_link *link, 2393 bool in_detection, 2394 bool is_logged); 2395 2396 /* Obtain driver time stamp for last dp link training end. The time stamp is 2397 * formatted based on dm_get_timestamp DM function. 2398 * @in_detection - true to get link training end time stamp of last link 2399 * training in detection sequence. false to get link training end time stamp 2400 * of last link training in commit (dpms) sequence 2401 */ 2402 unsigned long long dc_dp_trace_get_lt_end_timestamp(struct dc_link *link, 2403 bool in_detection); 2404 2405 /* Get how many link training attempts dc has done with latest sequence. 2406 * @in_detection - true to get link training count of last link 2407 * training in detection sequence. false to get link training count of last link 2408 * training in commit (dpms) sequence 2409 */ 2410 const struct dp_trace_lt_counts *dc_dp_trace_get_lt_counts(struct dc_link *link, 2411 bool in_detection); 2412 2413 /* Get how many link loss has happened since last link training attempts */ 2414 unsigned int dc_dp_trace_get_link_loss_count(struct dc_link *link); 2415 2416 /* 2417 * USB4 DPIA BW ALLOCATION PUBLIC FUNCTIONS 2418 */ 2419 /* 2420 * Send a request from DP-Tx requesting to allocate BW remotely after 2421 * allocating it locally. This will get processed by CM and a CB function 2422 * will be called. 2423 * 2424 * @link: pointer to the dc_link struct instance 2425 * @req_bw: The requested bw in Kbyte to allocated 2426 * 2427 * return: none 2428 */ 2429 void dc_link_set_usb4_req_bw_req(struct dc_link *link, int req_bw); 2430 2431 /* 2432 * Handle the USB4 BW Allocation related functionality here: 2433 * Plug => Try to allocate max bw from timing parameters supported by the sink 2434 * Unplug => de-allocate bw 2435 * 2436 * @link: pointer to the dc_link struct instance 2437 * @peak_bw: Peak bw used by the link/sink 2438 * 2439 */ 2440 void dc_link_dp_dpia_handle_usb4_bandwidth_allocation_for_link( 2441 struct dc_link *link, int peak_bw); 2442 2443 /* 2444 * Calculates the DP tunneling bandwidth required for the stream timing 2445 * and aggregates the stream bandwidth for the respective DP tunneling link 2446 * 2447 * return: dc_status 2448 */ 2449 enum dc_status dc_link_validate_dp_tunneling_bandwidth(const struct dc *dc, const struct dc_state *new_ctx); 2450 2451 /* Sink Interfaces - A sink corresponds to a display output device */ 2452 2453 struct dc_container_id { 2454 // 128bit GUID in binary form 2455 unsigned char guid[16]; 2456 // 8 byte port ID -> ELD.PortID 2457 unsigned int portId[2]; 2458 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName 2459 unsigned short manufacturerName; 2460 // 2 byte product code -> ELD.ProductCode 2461 unsigned short productCode; 2462 }; 2463 2464 2465 struct dc_sink_dsc_caps { 2466 // 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology), 2467 // 'false' if they are sink's DSC caps 2468 bool is_virtual_dpcd_dsc; 2469 // 'true' if MST topology supports DSC passthrough for sink 2470 // 'false' if MST topology does not support DSC passthrough 2471 bool is_dsc_passthrough_supported; 2472 struct dsc_dec_dpcd_caps dsc_dec_caps; 2473 }; 2474 2475 struct dc_sink_hblank_expansion_caps { 2476 // 'true' if these are virtual DPCD's HBlank expansion caps (immediately upstream of sink in MST topology), 2477 // 'false' if they are sink's HBlank expansion caps 2478 bool is_virtual_dpcd_hblank_expansion; 2479 struct hblank_expansion_dpcd_caps dpcd_caps; 2480 }; 2481 2482 struct dc_sink_fec_caps { 2483 bool is_rx_fec_supported; 2484 bool is_topology_fec_supported; 2485 }; 2486 2487 struct scdc_caps { 2488 union hdmi_scdc_manufacturer_OUI_data manufacturer_OUI; 2489 union hdmi_scdc_device_id_data device_id; 2490 }; 2491 2492 /* 2493 * The sink structure contains EDID and other display device properties 2494 */ 2495 struct dc_sink { 2496 enum signal_type sink_signal; 2497 struct dc_edid dc_edid; /* raw edid */ 2498 struct dc_edid_caps edid_caps; /* parse display caps */ 2499 struct dc_container_id *dc_container_id; 2500 uint32_t dongle_max_pix_clk; 2501 void *priv; 2502 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX]; 2503 bool converter_disable_audio; 2504 2505 struct scdc_caps scdc_caps; 2506 struct dc_sink_dsc_caps dsc_caps; 2507 struct dc_sink_fec_caps fec_caps; 2508 struct dc_sink_hblank_expansion_caps hblank_expansion_caps; 2509 2510 bool is_vsc_sdp_colorimetry_supported; 2511 2512 /* private to DC core */ 2513 struct dc_link *link; 2514 struct dc_context *ctx; 2515 2516 uint32_t sink_id; 2517 2518 /* private to dc_sink.c */ 2519 // refcount must be the last member in dc_sink, since we want the 2520 // sink structure to be logically cloneable up to (but not including) 2521 // refcount 2522 struct kref refcount; 2523 }; 2524 2525 void dc_sink_retain(struct dc_sink *sink); 2526 void dc_sink_release(struct dc_sink *sink); 2527 2528 struct dc_sink_init_data { 2529 enum signal_type sink_signal; 2530 struct dc_link *link; 2531 uint32_t dongle_max_pix_clk; 2532 bool converter_disable_audio; 2533 }; 2534 2535 struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params); 2536 2537 /* Newer interfaces */ 2538 struct dc_cursor { 2539 struct dc_plane_address address; 2540 struct dc_cursor_attributes attributes; 2541 }; 2542 2543 2544 /* Interrupt interfaces */ 2545 enum dc_irq_source dc_interrupt_to_irq_source( 2546 struct dc *dc, 2547 uint32_t src_id, 2548 uint32_t ext_id); 2549 bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable); 2550 void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src); 2551 enum dc_irq_source dc_get_hpd_irq_source_at_index( 2552 struct dc *dc, uint32_t link_index); 2553 2554 void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable); 2555 2556 /* Power Interfaces */ 2557 2558 void dc_set_power_state( 2559 struct dc *dc, 2560 enum dc_acpi_cm_power_state power_state); 2561 void dc_resume(struct dc *dc); 2562 2563 void dc_power_down_on_boot(struct dc *dc); 2564 2565 /* 2566 * HDCP Interfaces 2567 */ 2568 enum hdcp_message_status dc_process_hdcp_msg( 2569 enum signal_type signal, 2570 struct dc_link *link, 2571 struct hdcp_protection_message *message_info); 2572 bool dc_is_dmcu_initialized(struct dc *dc); 2573 2574 enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping); 2575 void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg); 2576 2577 bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc, 2578 unsigned int pitch, 2579 unsigned int height, 2580 enum surface_pixel_format format, 2581 struct dc_cursor_attributes *cursor_attr); 2582 2583 #define dc_allow_idle_optimizations(dc, allow) dc_allow_idle_optimizations_internal(dc, allow, __func__) 2584 #define dc_exit_ips_for_hw_access(dc) dc_exit_ips_for_hw_access_internal(dc, __func__) 2585 2586 void dc_allow_idle_optimizations_internal(struct dc *dc, bool allow, const char *caller_name); 2587 void dc_exit_ips_for_hw_access_internal(struct dc *dc, const char *caller_name); 2588 bool dc_dmub_is_ips_idle_state(struct dc *dc); 2589 2590 /* set min and max memory clock to lowest and highest DPM level, respectively */ 2591 void dc_unlock_memory_clock_frequency(struct dc *dc); 2592 2593 /* set min memory clock to the min required for current mode, max to maxDPM */ 2594 void dc_lock_memory_clock_frequency(struct dc *dc); 2595 2596 /* set soft max for memclk, to be used for AC/DC switching clock limitations */ 2597 void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable); 2598 2599 /* cleanup on driver unload */ 2600 void dc_hardware_release(struct dc *dc); 2601 2602 /* disables fw based mclk switch */ 2603 void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc); 2604 2605 bool dc_set_psr_allow_active(struct dc *dc, bool enable); 2606 2607 bool dc_set_replay_allow_active(struct dc *dc, bool active); 2608 2609 bool dc_set_ips_disable(struct dc *dc, unsigned int disable_ips); 2610 2611 void dc_z10_restore(const struct dc *dc); 2612 void dc_z10_save_init(struct dc *dc); 2613 2614 bool dc_is_dmub_outbox_supported(struct dc *dc); 2615 bool dc_enable_dmub_notifications(struct dc *dc); 2616 2617 bool dc_abm_save_restore( 2618 struct dc *dc, 2619 struct dc_stream_state *stream, 2620 struct abm_save_restore *pData); 2621 2622 void dc_enable_dmub_outbox(struct dc *dc); 2623 2624 bool dc_process_dmub_aux_transfer_async(struct dc *dc, 2625 uint32_t link_index, 2626 struct aux_payload *payload); 2627 2628 /* Get dc link index from dpia port index */ 2629 uint8_t get_link_index_from_dpia_port_index(const struct dc *dc, 2630 uint8_t dpia_port_index); 2631 2632 bool dc_process_dmub_set_config_async(struct dc *dc, 2633 uint32_t link_index, 2634 struct set_config_cmd_payload *payload, 2635 struct dmub_notification *notify); 2636 2637 enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc, 2638 uint32_t link_index, 2639 uint8_t mst_alloc_slots, 2640 uint8_t *mst_slots_in_use); 2641 2642 void dc_process_dmub_dpia_set_tps_notification(const struct dc *dc, uint32_t link_index, uint8_t tps); 2643 2644 void dc_process_dmub_dpia_hpd_int_enable(const struct dc *dc, 2645 uint32_t hpd_int_enable); 2646 2647 void dc_print_dmub_diagnostic_data(const struct dc *dc); 2648 2649 void dc_query_current_properties(struct dc *dc, struct dc_current_properties *properties); 2650 2651 struct dc_power_profile { 2652 int power_level; /* Lower is better */ 2653 }; 2654 2655 struct dc_power_profile dc_get_power_profile_for_dc_state(const struct dc_state *context); 2656 2657 unsigned int dc_get_det_buffer_size_from_state(const struct dc_state *context); 2658 2659 bool dc_get_host_router_index(const struct dc_link *link, unsigned int *host_router_index); 2660 2661 /* DSC Interfaces */ 2662 #include "dc_dsc.h" 2663 2664 void dc_get_visual_confirm_for_stream( 2665 struct dc *dc, 2666 struct dc_stream_state *stream_state, 2667 struct tg_color *color); 2668 2669 /* Disable acc mode Interfaces */ 2670 void dc_disable_accelerated_mode(struct dc *dc); 2671 2672 bool dc_is_timing_changed(struct dc_stream_state *cur_stream, 2673 struct dc_stream_state *new_stream); 2674 2675 bool dc_is_cursor_limit_pending(struct dc *dc); 2676 bool dc_can_clear_cursor_limit(struct dc *dc); 2677 2678 #endif /* DC_INTERFACE_H_ */ 2679