xref: /linux/include/ufs/ufshcd.h (revision a85d6ff99411eb21536a750ad02205e8a97894c6)
1 /* SPDX-License-Identifier: GPL-2.0-or-later */
2 /*
3  * Universal Flash Storage Host controller driver
4  * Copyright (C) 2011-2013 Samsung India Software Operations
5  * Copyright (c) 2013-2016, The Linux Foundation. All rights reserved.
6  *
7  * Authors:
8  *	Santosh Yaraganavi <santosh.sy@samsung.com>
9  *	Vinayak Holikatti <h.vinayak@samsung.com>
10  */
11 
12 #ifndef _UFSHCD_H
13 #define _UFSHCD_H
14 
15 #include <linux/bitfield.h>
16 #include <linux/blk-crypto-profile.h>
17 #include <linux/blk-mq.h>
18 #include <linux/devfreq.h>
19 #include <linux/fault-inject.h>
20 #include <linux/debugfs.h>
21 #include <linux/msi.h>
22 #include <linux/pm_runtime.h>
23 #include <linux/dma-direction.h>
24 #include <scsi/scsi_device.h>
25 #include <scsi/scsi_host.h>
26 #include <ufs/unipro.h>
27 #include <ufs/ufs.h>
28 #include <ufs/ufs_quirks.h>
29 #include <ufs/ufshci.h>
30 
31 #define UFSHCD "ufshcd"
32 
33 struct scsi_device;
34 struct ufs_hba;
35 
36 enum dev_cmd_type {
37 	DEV_CMD_TYPE_NOP		= 0x0,
38 	DEV_CMD_TYPE_QUERY		= 0x1,
39 	DEV_CMD_TYPE_RPMB		= 0x2,
40 };
41 
42 enum ufs_event_type {
43 	/* uic specific errors */
44 	UFS_EVT_PA_ERR = 0,
45 	UFS_EVT_DL_ERR,
46 	UFS_EVT_NL_ERR,
47 	UFS_EVT_TL_ERR,
48 	UFS_EVT_DME_ERR,
49 
50 	/* fatal errors */
51 	UFS_EVT_AUTO_HIBERN8_ERR,
52 	UFS_EVT_FATAL_ERR,
53 	UFS_EVT_LINK_STARTUP_FAIL,
54 	UFS_EVT_RESUME_ERR,
55 	UFS_EVT_SUSPEND_ERR,
56 	UFS_EVT_WL_SUSP_ERR,
57 	UFS_EVT_WL_RES_ERR,
58 
59 	/* abnormal events */
60 	UFS_EVT_DEV_RESET,
61 	UFS_EVT_HOST_RESET,
62 	UFS_EVT_ABORT,
63 
64 	UFS_EVT_CNT,
65 };
66 
67 /**
68  * struct uic_command - UIC command structure
69  * @command: UIC command
70  * @argument1: UIC command argument 1
71  * @argument2: UIC command argument 2
72  * @argument3: UIC command argument 3
73  * @cmd_active: Indicate if UIC command is outstanding
74  * @done: UIC command completion
75  */
76 struct uic_command {
77 	const u32 command;
78 	const u32 argument1;
79 	u32 argument2;
80 	u32 argument3;
81 	bool cmd_active;
82 	struct completion done;
83 };
84 
85 /* Used to differentiate the power management options */
86 enum ufs_pm_op {
87 	UFS_RUNTIME_PM,
88 	UFS_SYSTEM_PM,
89 	UFS_SHUTDOWN_PM,
90 };
91 
92 /* Host <-> Device UniPro Link state */
93 enum uic_link_state {
94 	UIC_LINK_OFF_STATE	= 0, /* Link powered down or disabled */
95 	UIC_LINK_ACTIVE_STATE	= 1, /* Link is in Fast/Slow/Sleep state */
96 	UIC_LINK_HIBERN8_STATE	= 2, /* Link is in Hibernate state */
97 	UIC_LINK_BROKEN_STATE	= 3, /* Link is in broken state */
98 };
99 
100 #define ufshcd_is_link_off(hba) ((hba)->uic_link_state == UIC_LINK_OFF_STATE)
101 #define ufshcd_is_link_active(hba) ((hba)->uic_link_state == \
102 				    UIC_LINK_ACTIVE_STATE)
103 #define ufshcd_is_link_hibern8(hba) ((hba)->uic_link_state == \
104 				    UIC_LINK_HIBERN8_STATE)
105 #define ufshcd_is_link_broken(hba) ((hba)->uic_link_state == \
106 				   UIC_LINK_BROKEN_STATE)
107 #define ufshcd_set_link_off(hba) ((hba)->uic_link_state = UIC_LINK_OFF_STATE)
108 #define ufshcd_set_link_active(hba) ((hba)->uic_link_state = \
109 				    UIC_LINK_ACTIVE_STATE)
110 #define ufshcd_set_link_hibern8(hba) ((hba)->uic_link_state = \
111 				    UIC_LINK_HIBERN8_STATE)
112 #define ufshcd_set_link_broken(hba) ((hba)->uic_link_state = \
113 				    UIC_LINK_BROKEN_STATE)
114 
115 #define ufshcd_set_ufs_dev_active(h) \
116 	((h)->curr_dev_pwr_mode = UFS_ACTIVE_PWR_MODE)
117 #define ufshcd_set_ufs_dev_sleep(h) \
118 	((h)->curr_dev_pwr_mode = UFS_SLEEP_PWR_MODE)
119 #define ufshcd_set_ufs_dev_poweroff(h) \
120 	((h)->curr_dev_pwr_mode = UFS_POWERDOWN_PWR_MODE)
121 #define ufshcd_set_ufs_dev_deepsleep(h) \
122 	((h)->curr_dev_pwr_mode = UFS_DEEPSLEEP_PWR_MODE)
123 #define ufshcd_is_ufs_dev_active(h) \
124 	((h)->curr_dev_pwr_mode == UFS_ACTIVE_PWR_MODE)
125 #define ufshcd_is_ufs_dev_sleep(h) \
126 	((h)->curr_dev_pwr_mode == UFS_SLEEP_PWR_MODE)
127 #define ufshcd_is_ufs_dev_poweroff(h) \
128 	((h)->curr_dev_pwr_mode == UFS_POWERDOWN_PWR_MODE)
129 #define ufshcd_is_ufs_dev_deepsleep(h) \
130 	((h)->curr_dev_pwr_mode == UFS_DEEPSLEEP_PWR_MODE)
131 
132 /*
133  * UFS Power management levels.
134  * Each level is in increasing order of power savings, except DeepSleep
135  * which is lower than PowerDown with power on but not PowerDown with
136  * power off.
137  */
138 enum ufs_pm_level {
139 	UFS_PM_LVL_0,
140 	UFS_PM_LVL_1,
141 	UFS_PM_LVL_2,
142 	UFS_PM_LVL_3,
143 	UFS_PM_LVL_4,
144 	UFS_PM_LVL_5,
145 	UFS_PM_LVL_6,
146 	UFS_PM_LVL_MAX
147 };
148 
149 struct ufs_pm_lvl_states {
150 	enum ufs_dev_pwr_mode dev_state;
151 	enum uic_link_state link_state;
152 };
153 
154 /**
155  * struct ufshcd_lrb - local reference block
156  * @utr_descriptor_ptr: UTRD address of the command
157  * @ucd_req_ptr: UCD address of the command
158  * @ucd_rsp_ptr: Response UPIU address for this command
159  * @ucd_prdt_ptr: PRDT address of the command
160  * @utrd_dma_addr: UTRD dma address for debug
161  * @ucd_prdt_dma_addr: PRDT dma address for debug
162  * @ucd_rsp_dma_addr: UPIU response dma address for debug
163  * @ucd_req_dma_addr: UPIU request dma address for debug
164  * @scsi_status: SCSI status of the command
165  * @command_type: SCSI, UFS, Query.
166  * @task_tag: Task tag of the command
167  * @lun: LUN of the command
168  * @intr_cmd: Interrupt command (doesn't participate in interrupt aggregation)
169  * @req_abort_skip: skip request abort task flag
170  * @issue_time_stamp: time stamp for debug purposes (CLOCK_MONOTONIC)
171  * @issue_time_stamp_local_clock: time stamp for debug purposes (local_clock)
172  * @compl_time_stamp: time stamp for statistics (CLOCK_MONOTONIC)
173  * @compl_time_stamp_local_clock: time stamp for debug purposes (local_clock)
174  * @crypto_key_slot: the key slot to use for inline crypto (-1 if none)
175  * @data_unit_num: the data unit number for the first block for inline crypto
176  */
177 struct ufshcd_lrb {
178 	struct utp_transfer_req_desc *utr_descriptor_ptr;
179 	struct utp_upiu_req *ucd_req_ptr;
180 	struct utp_upiu_rsp *ucd_rsp_ptr;
181 	struct ufshcd_sg_entry *ucd_prdt_ptr;
182 
183 	dma_addr_t utrd_dma_addr;
184 	dma_addr_t ucd_req_dma_addr;
185 	dma_addr_t ucd_rsp_dma_addr;
186 	dma_addr_t ucd_prdt_dma_addr;
187 
188 	int scsi_status;
189 
190 	int command_type;
191 	u8 lun; /* UPIU LUN id field is only 8-bit wide */
192 	bool intr_cmd;
193 	bool req_abort_skip;
194 	ktime_t issue_time_stamp;
195 	u64 issue_time_stamp_local_clock;
196 	ktime_t compl_time_stamp;
197 	u64 compl_time_stamp_local_clock;
198 #ifdef CONFIG_SCSI_UFS_CRYPTO
199 	int crypto_key_slot;
200 	u64 data_unit_num;
201 #endif
202 };
203 
204 /**
205  * struct ufs_query_req - parameters for building a query request
206  * @query_func: UPIU header query function
207  * @upiu_req: the query request data
208  */
209 struct ufs_query_req {
210 	u8 query_func;
211 	struct utp_upiu_query upiu_req;
212 };
213 
214 /**
215  * struct ufs_query_resp - UPIU QUERY
216  * @response: device response code
217  * @upiu_res: query response data
218  */
219 struct ufs_query_res {
220 	struct utp_upiu_query upiu_res;
221 };
222 
223 /**
224  * struct ufs_query - holds relevant data structures for query request
225  * @request: request upiu and function
226  * @descriptor: buffer for sending/receiving descriptor
227  * @response: response upiu and response
228  */
229 struct ufs_query {
230 	struct ufs_query_req request;
231 	u8 *descriptor;
232 	struct ufs_query_res response;
233 };
234 
235 /**
236  * struct ufs_dev_cmd - all assosiated fields with device management commands
237  * @type: device management command type - Query, NOP OUT
238  * @lock: lock to allow one command at a time
239  * @query: Device management query information
240  */
241 struct ufs_dev_cmd {
242 	enum dev_cmd_type type;
243 	struct mutex lock;
244 	struct ufs_query query;
245 };
246 
247 /**
248  * struct ufs_clk_info - UFS clock related info
249  * @list: list headed by hba->clk_list_head
250  * @clk: clock node
251  * @name: clock name
252  * @max_freq: maximum frequency supported by the clock
253  * @min_freq: min frequency that can be used for clock scaling
254  * @curr_freq: indicates the current frequency that it is set to
255  * @keep_link_active: indicates that the clk should not be disabled if
256  *		      link is active
257  * @enabled: variable to check against multiple enable/disable
258  */
259 struct ufs_clk_info {
260 	struct list_head list;
261 	struct clk *clk;
262 	const char *name;
263 	u32 max_freq;
264 	u32 min_freq;
265 	u32 curr_freq;
266 	bool keep_link_active;
267 	bool enabled;
268 };
269 
270 enum ufs_notify_change_status {
271 	PRE_CHANGE,
272 	POST_CHANGE,
273 };
274 
275 struct ufs_pa_layer_attr {
276 	u32 gear_rx;
277 	u32 gear_tx;
278 	u32 lane_rx;
279 	u32 lane_tx;
280 	u32 pwr_rx;
281 	u32 pwr_tx;
282 	u32 hs_rate;
283 };
284 
285 struct ufs_pwr_mode_info {
286 	bool is_valid;
287 	struct ufs_pa_layer_attr info;
288 };
289 
290 #define UFS_MAX_LANES	2
291 
292 /**
293  * struct tx_eqtr_iter - TX Equalization Training iterator
294  * @preshoot_bitmap: PreShoot bitmap
295  * @deemphasis_bitmap: DeEmphasis bitmap
296  * @preshoot: PreShoot value
297  * @deemphasis: DeEmphasis value
298  * @fom: Figure-of-Merit read out from RX_FOM
299  * @is_updated: Flag to indicate if updated since previous iteration
300  */
301 struct tx_eqtr_iter {
302 	unsigned long preshoot_bitmap;
303 	unsigned long deemphasis_bitmap;
304 	u8 preshoot;
305 	u8 deemphasis;
306 	u8 fom[UFS_MAX_LANES];
307 	bool is_updated;
308 };
309 
310 /**
311  * struct ufshcd_tx_eq_settings - TX Equalization settings
312  * @preshoot: PreShoot value
313  * @deemphasis: DeEmphasis value
314  * @fom_val: Figure-of-Merit value read out from RX_FOM (Bit[6:0])
315  * @precode_en: Flag to indicate whether need to enable pre-coding
316  */
317 struct ufshcd_tx_eq_settings {
318 	u8 preshoot;
319 	u8 deemphasis;
320 	u8 fom_val;
321 	bool precode_en;
322 };
323 
324 /**
325  * struct ufshcd_tx_eqtr_data - Data used during TX Equalization Training procedure
326  * @host: Optimal TX EQ settings identified for host TX Lanes during TX EQTR
327  * @device: Optimal TX EQ settings identified for device TX Lanes during TX EQTR
328  * @host_fom: Host TX EQTR FOM record
329  * @device_fom: Device TX EQTR FOM record
330  */
331 struct ufshcd_tx_eqtr_data {
332 	struct ufshcd_tx_eq_settings host[UFS_MAX_LANES];
333 	struct ufshcd_tx_eq_settings device[UFS_MAX_LANES];
334 	u8 host_fom[UFS_MAX_LANES][TX_HS_NUM_PRESHOOT][TX_HS_NUM_DEEMPHASIS];
335 	u8 device_fom[UFS_MAX_LANES][TX_HS_NUM_PRESHOOT][TX_HS_NUM_DEEMPHASIS];
336 };
337 
338 /**
339  * struct ufshcd_tx_eqtr_record - TX Equalization Training record
340  * @host_fom: Host TX EQTR FOM record
341  * @device_fom: Device TX EQTR FOM record
342  * @last_record_ts: Timestamp of the most recent TX EQTR record
343  * @last_record_index: Index of the most recent TX EQTR record
344  * @saved_adapt_eqtr: Saved Adaptation length setting for TX EQTR
345  */
346 struct ufshcd_tx_eqtr_record {
347 	u8 host_fom[UFS_MAX_LANES][TX_HS_NUM_PRESHOOT][TX_HS_NUM_DEEMPHASIS];
348 	u8 device_fom[UFS_MAX_LANES][TX_HS_NUM_PRESHOOT][TX_HS_NUM_DEEMPHASIS];
349 	ktime_t last_record_ts;
350 	u16 last_record_index;
351 	u16 saved_adapt_eqtr;
352 };
353 
354 /**
355  * struct ufshcd_tx_eq_params - TX Equalization parameters structure
356  * @host: TX EQ settings for host TX Lanes
357  * @device: TX EQ settings for device TX Lanes
358  * @eqtr_record: Pointer to TX EQTR record
359  * @is_valid: True if parameter contains valid TX Equalization settings
360  * @is_applied: True if settings have been applied to UniPro of both sides
361  */
362 struct ufshcd_tx_eq_params {
363 	struct ufshcd_tx_eq_settings host[UFS_MAX_LANES];
364 	struct ufshcd_tx_eq_settings device[UFS_MAX_LANES];
365 	struct ufshcd_tx_eqtr_record *eqtr_record;
366 	bool is_valid;
367 	bool is_applied;
368 };
369 
370 /**
371  * struct ufs_hba_variant_ops - variant specific callbacks
372  * @name: variant name
373  * @max_num_rtt: maximum RTT supported by the host
374  * @init: called when the driver is initialized
375  * @exit: called to cleanup everything done in init
376  * @set_dma_mask: For setting another DMA mask than indicated by the 64AS
377  *	capability bit.
378  * @get_ufs_hci_version: called to get UFS HCI version
379  * @clk_scale_notify: notifies that clks are scaled up/down
380  * @setup_clocks: called before touching any of the controller registers
381  * @hce_enable_notify: called before and after HCE enable bit is set to allow
382  *                     variant specific Uni-Pro initialization.
383  * @link_startup_notify: called before and after Link startup is carried out
384  *                       to allow variant specific Uni-Pro initialization.
385  * @negotiate_pwr_mode: called to negotiate power mode.
386  * @pwr_change_notify: called before and after a power mode change
387  *			is carried out to allow vendor spesific capabilities
388  *			to be set.
389  * @setup_xfer_req: called before any transfer request is issued
390  *                  to set some things
391  * @setup_task_mgmt: called before any task management request is issued
392  *                  to set some things
393  * @hibern8_notify: called around hibern8 enter/exit
394  * @apply_dev_quirks: called to apply device specific quirks
395  * @fixup_dev_quirks: called to modify device specific quirks
396  * @suspend: called during host controller PM callback
397  * @resume: called during host controller PM callback
398  * @dbg_register_dump: used to dump controller debug information
399  * @phy_initialization: used to initialize phys
400  * @device_reset: called to issue a reset pulse on the UFS device
401  * @config_scaling_param: called to configure clock scaling parameters
402  * @fill_crypto_prdt: initialize crypto-related fields in the PRDT
403  * @event_notify: called to notify important events
404  * @mcq_config_resource: called to configure MCQ platform resources
405  * @get_hba_mac: reports maximum number of outstanding commands supported by
406  *	the controller. Should be implemented for UFSHCI 4.0 or later
407  *	controllers that are not compliant with the UFSHCI 4.0 specification.
408  * @op_runtime_config: called to config Operation and runtime regs Pointers
409  * @get_outstanding_cqs: called to get outstanding completion queues
410  * @config_esi: called to config Event Specific Interrupt
411  * @config_scsi_dev: called to configure SCSI device parameters
412  * @freq_to_gear_speed: called to map clock frequency to the max supported gear speed
413  * @apply_tx_eqtr_settings: called to apply settings for TX Equalization
414  *	Training settings.
415  * @get_rx_fom: called to get Figure of Merit (FOM) value.
416  * @tx_eqtr_notify: called before and after TX Equalization Training procedure
417  *	to allow platform vendor specific configs to take place.
418  */
419 struct ufs_hba_variant_ops {
420 	const char *name;
421 	int	max_num_rtt;
422 	int	(*init)(struct ufs_hba *);
423 	void    (*exit)(struct ufs_hba *);
424 	u32	(*get_ufs_hci_version)(struct ufs_hba *);
425 	int	(*set_dma_mask)(struct ufs_hba *);
426 	int	(*clk_scale_notify)(struct ufs_hba *, bool, unsigned long,
427 				enum ufs_notify_change_status);
428 	int	(*setup_clocks)(struct ufs_hba *, bool,
429 				enum ufs_notify_change_status);
430 	int	(*hce_enable_notify)(struct ufs_hba *,
431 				     enum ufs_notify_change_status);
432 	int	(*link_startup_notify)(struct ufs_hba *,
433 				       enum ufs_notify_change_status);
434 	int	(*negotiate_pwr_mode)(struct ufs_hba *hba,
435 				      const struct ufs_pa_layer_attr *desired_pwr_mode,
436 				      struct ufs_pa_layer_attr *final_params);
437 	int	(*pwr_change_notify)(struct ufs_hba *hba,
438 				     enum ufs_notify_change_status status,
439 				     struct ufs_pa_layer_attr *final_params);
440 	void	(*setup_xfer_req)(struct ufs_hba *hba, int tag,
441 				  bool is_scsi_cmd);
442 	void	(*setup_task_mgmt)(struct ufs_hba *, int, u8);
443 	void    (*hibern8_notify)(struct ufs_hba *, enum uic_cmd_dme,
444 					enum ufs_notify_change_status);
445 	int	(*apply_dev_quirks)(struct ufs_hba *hba);
446 	void	(*fixup_dev_quirks)(struct ufs_hba *hba);
447 	int     (*suspend)(struct ufs_hba *, enum ufs_pm_op,
448 					enum ufs_notify_change_status);
449 	int     (*resume)(struct ufs_hba *, enum ufs_pm_op);
450 	void	(*dbg_register_dump)(struct ufs_hba *hba);
451 	int	(*phy_initialization)(struct ufs_hba *);
452 	int	(*device_reset)(struct ufs_hba *hba);
453 	void	(*config_scaling_param)(struct ufs_hba *hba,
454 				struct devfreq_dev_profile *profile,
455 				struct devfreq_simple_ondemand_data *data);
456 	int	(*fill_crypto_prdt)(struct ufs_hba *hba,
457 				    const struct bio_crypt_ctx *crypt_ctx,
458 				    void *prdt, unsigned int num_segments);
459 	void	(*event_notify)(struct ufs_hba *hba,
460 				enum ufs_event_type evt, void *data);
461 	int	(*mcq_config_resource)(struct ufs_hba *hba);
462 	int	(*get_hba_mac)(struct ufs_hba *hba);
463 	int	(*op_runtime_config)(struct ufs_hba *hba);
464 	int	(*get_outstanding_cqs)(struct ufs_hba *hba,
465 				       unsigned long *ocqs);
466 	int	(*config_esi)(struct ufs_hba *hba);
467 	void	(*config_scsi_dev)(struct scsi_device *sdev);
468 	u32	(*freq_to_gear_speed)(struct ufs_hba *hba, unsigned long freq);
469 	int	(*get_rx_fom)(struct ufs_hba *hba,
470 			      struct ufs_pa_layer_attr *pwr_mode,
471 			      struct tx_eqtr_iter *h_iter,
472 			      struct tx_eqtr_iter *d_iter);
473 	int	(*apply_tx_eqtr_settings)(struct ufs_hba *hba,
474 					  struct ufs_pa_layer_attr *pwr_mode,
475 					  struct tx_eqtr_iter *h_iter,
476 					  struct tx_eqtr_iter *d_iter);
477 	int	(*tx_eqtr_notify)(struct ufs_hba *hba,
478 				  enum ufs_notify_change_status status,
479 				  struct ufs_pa_layer_attr *pwr_mode);
480 };
481 
482 /* clock gating state  */
483 enum clk_gating_state {
484 	CLKS_OFF,
485 	CLKS_ON,
486 	REQ_CLKS_OFF,
487 	REQ_CLKS_ON,
488 };
489 
490 /**
491  * struct ufs_clk_gating - UFS clock gating related info
492  * @gate_work: worker to turn off clocks after some delay as specified in
493  * delay_ms
494  * @ungate_work: worker to turn on clocks that will be used in case of
495  * interrupt context
496  * @clk_gating_workq: workqueue for clock gating work.
497  * @lock: serialize access to some struct ufs_clk_gating members. An outer lock
498  * relative to the host lock
499  * @state: the current clocks state
500  * @delay_ms: gating delay in ms
501  * @is_suspended: clk gating is suspended when set to 1 which can be used
502  * during suspend/resume
503  * @delay_attr: sysfs attribute to control delay_attr
504  * @enable_attr: sysfs attribute to enable/disable clock gating
505  * @is_enabled: Indicates the current status of clock gating
506  * @is_initialized: Indicates whether clock gating is initialized or not
507  * @active_reqs: number of requests that are pending and should be waited for
508  * completion before gating clocks.
509  */
510 struct ufs_clk_gating {
511 	struct delayed_work gate_work;
512 	struct work_struct ungate_work;
513 	struct workqueue_struct *clk_gating_workq;
514 
515 	spinlock_t lock;
516 
517 	enum clk_gating_state state;
518 	unsigned long delay_ms;
519 	bool is_suspended;
520 	struct device_attribute delay_attr;
521 	struct device_attribute enable_attr;
522 	bool is_enabled;
523 	bool is_initialized;
524 	int active_reqs;
525 };
526 
527 /**
528  * struct ufs_clk_scaling - UFS clock scaling related data
529  * @workq: workqueue to schedule devfreq suspend/resume work
530  * @suspend_work: worker to suspend devfreq
531  * @resume_work: worker to resume devfreq
532  * @lock: serialize access to some struct ufs_clk_scaling members
533  * @active_reqs: number of requests that are pending. If this is zero when
534  * devfreq ->target() function is called then schedule "suspend_work" to
535  * suspend devfreq.
536  * @tot_busy_t: Total busy time in current polling window
537  * @window_start_t: Start time (in jiffies) of the current polling window
538  * @busy_start_t: Start time of current busy period
539  * @enable_attr: sysfs attribute to enable/disable clock scaling
540  * @saved_pwr_info: UFS power mode may also be changed during scaling and this
541  * one keeps track of previous power mode.
542  * @target_freq: frequency requested by devfreq framework
543  * @min_gear: lowest HS gear to scale down to
544  * @wb_gear: enable Write Booster when HS gear scales above or equal to it, else
545  *		disable Write Booster
546  * @is_enabled: tracks if scaling is currently enabled or not, controlled by
547  *		clkscale_enable sysfs node
548  * @is_allowed: tracks if scaling is currently allowed or not, used to block
549  *		clock scaling which is not invoked from devfreq governor
550  * @is_initialized: Indicates whether clock scaling is initialized or not
551  * @is_busy_started: tracks if busy period has started or not
552  * @is_suspended: tracks if devfreq is suspended or not
553  */
554 struct ufs_clk_scaling {
555 	struct workqueue_struct *workq;
556 	struct work_struct suspend_work;
557 	struct work_struct resume_work;
558 
559 	spinlock_t lock;
560 
561 	int active_reqs;
562 	unsigned long tot_busy_t;
563 	ktime_t window_start_t;
564 	ktime_t busy_start_t;
565 	struct device_attribute enable_attr;
566 	struct ufs_pa_layer_attr saved_pwr_info;
567 	unsigned long target_freq;
568 	u32 min_gear;
569 	u32 wb_gear;
570 	bool is_enabled;
571 	bool is_allowed;
572 	bool is_initialized;
573 	bool is_busy_started;
574 	bool is_suspended;
575 	bool suspend_on_no_request;
576 };
577 
578 #define UFS_EVENT_HIST_LENGTH 8
579 /**
580  * struct ufs_event_hist - keeps history of errors
581  * @pos: index to indicate cyclic buffer position
582  * @val: cyclic buffer for registers value
583  * @tstamp: cyclic buffer for time stamp
584  * @cnt: error counter
585  */
586 struct ufs_event_hist {
587 	int pos;
588 	u32 val[UFS_EVENT_HIST_LENGTH];
589 	u64 tstamp[UFS_EVENT_HIST_LENGTH];
590 	unsigned long long cnt;
591 };
592 
593 /**
594  * struct ufs_stats - keeps usage/err statistics
595  * @hibern8_exit_cnt: Counter to keep track of number of exits,
596  *		reset this after link-startup.
597  * @last_hibern8_exit_tstamp: Set time after the hibern8 exit.
598  *		Clear after the first successful command completion.
599  * @event: array with event history.
600  */
601 struct ufs_stats {
602 	u32 hibern8_exit_cnt;
603 	u64 last_hibern8_exit_tstamp;
604 	struct ufs_event_hist event[UFS_EVT_CNT];
605 };
606 
607 /**
608  * enum ufshcd_state - UFS host controller state
609  * @UFSHCD_STATE_RESET: Link is not operational. Postpone SCSI command
610  *	processing.
611  * @UFSHCD_STATE_OPERATIONAL: The host controller is operational and can process
612  *	SCSI commands.
613  * @UFSHCD_STATE_EH_SCHEDULED_NON_FATAL: The error handler has been scheduled.
614  *	SCSI commands may be submitted to the controller.
615  * @UFSHCD_STATE_EH_SCHEDULED_FATAL: The error handler has been scheduled. Fail
616  *	newly submitted SCSI commands with error code DID_BAD_TARGET.
617  * @UFSHCD_STATE_ERROR: An unrecoverable error occurred, e.g. link recovery
618  *	failed. Fail all SCSI commands with error code DID_ERROR.
619  */
620 enum ufshcd_state {
621 	UFSHCD_STATE_RESET,
622 	UFSHCD_STATE_OPERATIONAL,
623 	UFSHCD_STATE_EH_SCHEDULED_NON_FATAL,
624 	UFSHCD_STATE_EH_SCHEDULED_FATAL,
625 	UFSHCD_STATE_ERROR,
626 };
627 
628 /**
629  * enum ufshcd_pmc_policy - Power Mode change policy
630  * @UFSHCD_PMC_POLICY_DONT_FORCE: Do not force a Power Mode change.
631  * @UFSHCD_PMC_POLICY_FORCE: Force a Power Mode change even if current Power
632  *	Mode is same as target Power Mode.
633  */
634 enum ufshcd_pmc_policy {
635 	UFSHCD_PMC_POLICY_DONT_FORCE,
636 	UFSHCD_PMC_POLICY_FORCE,
637 };
638 
639 enum ufshcd_quirks {
640 	/* Interrupt aggregation support is broken */
641 	UFSHCD_QUIRK_BROKEN_INTR_AGGR			= 1 << 0,
642 
643 	/*
644 	 * delay before each dme command is required as the unipro
645 	 * layer has shown instabilities
646 	 */
647 	UFSHCD_QUIRK_DELAY_BEFORE_DME_CMDS		= 1 << 1,
648 
649 	/*
650 	 * If UFS host controller is having issue in processing LCC (Line
651 	 * Control Command) coming from device then enable this quirk.
652 	 * When this quirk is enabled, host controller driver should disable
653 	 * the LCC transmission on UFS device (by clearing TX_LCC_ENABLE
654 	 * attribute of device to 0).
655 	 */
656 	UFSHCD_QUIRK_BROKEN_LCC				= 1 << 2,
657 
658 	/*
659 	 * The attribute PA_RXHSUNTERMCAP specifies whether or not the
660 	 * inbound Link supports unterminated line in HS mode. Setting this
661 	 * attribute to 1 fixes moving to HS gear.
662 	 */
663 	UFSHCD_QUIRK_BROKEN_PA_RXHSUNTERMCAP		= 1 << 3,
664 
665 	/*
666 	 * This quirk needs to be enabled if the host controller only allows
667 	 * accessing the peer dme attributes in AUTO mode (FAST AUTO or
668 	 * SLOW AUTO).
669 	 */
670 	UFSHCD_QUIRK_DME_PEER_ACCESS_AUTO_MODE		= 1 << 4,
671 
672 	/*
673 	 * This quirk needs to be enabled if the host controller doesn't
674 	 * advertise the correct version in UFS_VER register. If this quirk
675 	 * is enabled, standard UFS host driver will call the vendor specific
676 	 * ops (get_ufs_hci_version) to get the correct version.
677 	 */
678 	UFSHCD_QUIRK_BROKEN_UFS_HCI_VERSION		= 1 << 5,
679 
680 	/*
681 	 * Clear handling for transfer/task request list is just opposite.
682 	 */
683 	UFSHCI_QUIRK_BROKEN_REQ_LIST_CLR		= 1 << 6,
684 
685 	/*
686 	 * This quirk needs to be enabled if host controller doesn't allow
687 	 * that the interrupt aggregation timer and counter are reset by s/w.
688 	 */
689 	UFSHCI_QUIRK_SKIP_RESET_INTR_AGGR		= 1 << 7,
690 
691 	/*
692 	 * This quirks needs to be enabled if host controller cannot be
693 	 * enabled via HCE register.
694 	 */
695 	UFSHCI_QUIRK_BROKEN_HCE				= 1 << 8,
696 
697 	/*
698 	 * This quirk needs to be enabled if the host controller regards
699 	 * resolution of the values of PRDTO and PRDTL in UTRD as byte.
700 	 */
701 	UFSHCD_QUIRK_PRDT_BYTE_GRAN			= 1 << 9,
702 
703 	/*
704 	 * This quirk needs to be enabled if the host controller reports
705 	 * OCS FATAL ERROR with device error through sense data
706 	 */
707 	UFSHCD_QUIRK_BROKEN_OCS_FATAL_ERROR		= 1 << 10,
708 
709 	/*
710 	 * This quirk needs to be enabled if the host controller has
711 	 * auto-hibernate capability but it doesn't work.
712 	 */
713 	UFSHCD_QUIRK_BROKEN_AUTO_HIBERN8		= 1 << 11,
714 
715 	/*
716 	 * This quirk needs to disable manual flush for write booster
717 	 */
718 	UFSHCI_QUIRK_SKIP_MANUAL_WB_FLUSH_CTRL		= 1 << 12,
719 
720 	/*
721 	 * This quirk needs to disable unipro timeout values
722 	 * before power mode change
723 	 */
724 	UFSHCD_QUIRK_SKIP_DEF_UNIPRO_TIMEOUT_SETTING = 1 << 13,
725 
726 	/*
727 	 * This quirk needs to be enabled if the host controller does not
728 	 * support UIC command
729 	 */
730 	UFSHCD_QUIRK_BROKEN_UIC_CMD			= 1 << 15,
731 
732 	/*
733 	 * This quirk needs to be enabled if the host controller cannot
734 	 * support physical host configuration.
735 	 */
736 	UFSHCD_QUIRK_SKIP_PH_CONFIGURATION		= 1 << 16,
737 
738 	/*
739 	 * This quirk needs to be enabled if the host controller has
740 	 * auto-hibernate capability but it's FASTAUTO only.
741 	 */
742 	UFSHCD_QUIRK_HIBERN_FASTAUTO			= 1 << 18,
743 
744 	/*
745 	 * This quirk needs to be enabled if the host controller needs
746 	 * to reinit the device after switching to maximum gear.
747 	 */
748 	UFSHCD_QUIRK_REINIT_AFTER_MAX_GEAR_SWITCH       = 1 << 19,
749 
750 	/*
751 	 * Some host raises interrupt (per queue) in addition to
752 	 * CQES (traditional) when ESI is disabled.
753 	 * Enable this quirk will disable CQES and use per queue interrupt.
754 	 */
755 	UFSHCD_QUIRK_MCQ_BROKEN_INTR			= 1 << 20,
756 
757 	/*
758 	 * Some host does not implement SQ Run Time Command (SQRTC) register
759 	 * thus need this quirk to skip related flow.
760 	 */
761 	UFSHCD_QUIRK_MCQ_BROKEN_RTC			= 1 << 21,
762 
763 	/*
764 	 * This quirk needs to be enabled if the host controller supports inline
765 	 * encryption but it needs to initialize the crypto capabilities in a
766 	 * nonstandard way and/or needs to override blk_crypto_ll_ops.  If
767 	 * enabled, the standard code won't initialize the blk_crypto_profile;
768 	 * ufs_hba_variant_ops::init() must do it instead.
769 	 */
770 	UFSHCD_QUIRK_CUSTOM_CRYPTO_PROFILE		= 1 << 22,
771 
772 	/*
773 	 * This quirk needs to be enabled if the host controller supports inline
774 	 * encryption but does not support the CRYPTO_GENERAL_ENABLE bit, i.e.
775 	 * host controller initialization fails if that bit is set.
776 	 */
777 	UFSHCD_QUIRK_BROKEN_CRYPTO_ENABLE		= 1 << 23,
778 
779 	/*
780 	 * This quirk needs to be enabled if the host controller driver copies
781 	 * cryptographic keys into the PRDT in order to send them to hardware,
782 	 * and therefore the PRDT should be zeroized after each request (as per
783 	 * the standard best practice for managing keys).
784 	 */
785 	UFSHCD_QUIRK_KEYS_IN_PRDT			= 1 << 24,
786 
787 	/*
788 	 * This quirk indicates that the controller reports the value 1 (not
789 	 * supported) in the Legacy Single DoorBell Support (LSDBS) bit of the
790 	 * Controller Capabilities register although it supports the legacy
791 	 * single doorbell mode.
792 	 */
793 	UFSHCD_QUIRK_BROKEN_LSDBS_CAP			= 1 << 25,
794 
795 	/*
796 	 * This quirk indicates that DME_LINKSTARTUP should not be issued a 2nd
797 	 * time (refer link_startup_again) after the 1st time was successful,
798 	 * because it causes link startup to become unreliable.
799 	 */
800 	UFSHCD_QUIRK_PERFORM_LINK_STARTUP_ONCE		= 1 << 26,
801 
802 	/*
803 	 * On some platforms, the VCC regulator has a slow ramp-up time. Add a
804 	 * delay after enabling VCC to ensure it's stable.
805 	 */
806 	UFSHCD_QUIRK_VCC_ON_DELAY			= 1 << 27,
807 };
808 
809 enum ufshcd_caps {
810 	/* Allow dynamic clk gating */
811 	UFSHCD_CAP_CLK_GATING				= 1 << 0,
812 
813 	/* Allow hiberb8 with clk gating */
814 	UFSHCD_CAP_HIBERN8_WITH_CLK_GATING		= 1 << 1,
815 
816 	/* Allow dynamic clk scaling */
817 	UFSHCD_CAP_CLK_SCALING				= 1 << 2,
818 
819 	/* Allow auto bkops to enabled during runtime suspend */
820 	UFSHCD_CAP_AUTO_BKOPS_SUSPEND			= 1 << 3,
821 
822 	/*
823 	 * This capability allows host controller driver to use the UFS HCI's
824 	 * interrupt aggregation capability.
825 	 * CAUTION: Enabling this might reduce overall UFS throughput.
826 	 */
827 	UFSHCD_CAP_INTR_AGGR				= 1 << 4,
828 
829 	/*
830 	 * This capability allows the device auto-bkops to be always enabled
831 	 * except during suspend (both runtime and suspend).
832 	 * Enabling this capability means that device will always be allowed
833 	 * to do background operation when it's active but it might degrade
834 	 * the performance of ongoing read/write operations.
835 	 */
836 	UFSHCD_CAP_KEEP_AUTO_BKOPS_ENABLED_EXCEPT_SUSPEND = 1 << 5,
837 
838 	/*
839 	 * This capability allows host controller driver to automatically
840 	 * enable runtime power management by itself instead of waiting
841 	 * for userspace to control the power management.
842 	 */
843 	UFSHCD_CAP_RPM_AUTOSUSPEND			= 1 << 6,
844 
845 	/*
846 	 * This capability allows the host controller driver to turn-on
847 	 * WriteBooster, if the underlying device supports it and is
848 	 * provisioned to be used. This would increase the write performance.
849 	 */
850 	UFSHCD_CAP_WB_EN				= 1 << 7,
851 
852 	/*
853 	 * This capability allows the host controller driver to use the
854 	 * inline crypto engine, if it is present
855 	 */
856 	UFSHCD_CAP_CRYPTO				= 1 << 8,
857 
858 	/*
859 	 * This capability allows the controller regulators to be put into
860 	 * lpm mode aggressively during clock gating.
861 	 * This would increase power savings.
862 	 */
863 	UFSHCD_CAP_AGGR_POWER_COLLAPSE			= 1 << 9,
864 
865 	/*
866 	 * This capability allows the host controller driver to use DeepSleep,
867 	 * if it is supported by the UFS device. The host controller driver must
868 	 * support device hardware reset via the hba->device_reset() callback,
869 	 * in order to exit DeepSleep state.
870 	 */
871 	UFSHCD_CAP_DEEPSLEEP				= 1 << 10,
872 
873 	/*
874 	 * This capability allows the host controller driver to use temperature
875 	 * notification if it is supported by the UFS device.
876 	 */
877 	UFSHCD_CAP_TEMP_NOTIF				= 1 << 11,
878 
879 	/*
880 	 * Enable WriteBooster when scaling up the clock and disable
881 	 * WriteBooster when scaling the clock down.
882 	 */
883 	UFSHCD_CAP_WB_WITH_CLK_SCALING			= 1 << 12,
884 
885 	/*
886 	 * This capability allows the host controller driver to apply TX
887 	 * Equalization settings discovered from UFS attributes, variant
888 	 * specific operations and TX Equaliztion Training procedure.
889 	 */
890 	UFSHCD_CAP_TX_EQUALIZATION			= 1 << 13,
891 };
892 
893 struct ufs_hba_variant_params {
894 	struct devfreq_dev_profile devfreq_profile;
895 	struct devfreq_simple_ondemand_data ondemand_data;
896 	u16 hba_enable_delay_us;
897 	u32 wb_flush_threshold;
898 };
899 
900 struct ufs_hba_monitor {
901 	unsigned long chunk_size;
902 
903 	unsigned long nr_sec_rw[2];
904 	ktime_t total_busy[2];
905 
906 	unsigned long nr_req[2];
907 	/* latencies*/
908 	ktime_t lat_sum[2];
909 	ktime_t lat_max[2];
910 	ktime_t lat_min[2];
911 
912 	u32 nr_queued[2];
913 	ktime_t busy_start_ts[2];
914 
915 	ktime_t enabled_ts;
916 	bool enabled;
917 };
918 
919 /**
920  * struct ufshcd_mcq_opr_info_t - Operation and Runtime registers
921  *
922  * @offset: Doorbell Address Offset
923  * @stride: Steps proportional to queue [0...31]
924  * @base: base address
925  */
926 struct ufshcd_mcq_opr_info_t {
927 	unsigned long offset;
928 	unsigned long stride;
929 	void __iomem *base;
930 };
931 
932 enum ufshcd_mcq_opr {
933 	OPR_SQD,
934 	OPR_SQIS,
935 	OPR_CQD,
936 	OPR_CQIS,
937 	OPR_MAX,
938 };
939 
940 /**
941  * struct ufs_hba - per adapter private structure
942  * @mmio_base: UFSHCI base register address
943  * @ucdl_base_addr: UFS Command Descriptor base address
944  * @utrdl_base_addr: UTP Transfer Request Descriptor base address
945  * @utmrdl_base_addr: UTP Task Management Descriptor base address
946  * @ucdl_dma_addr: UFS Command Descriptor DMA address
947  * @utrdl_dma_addr: UTRDL DMA address
948  * @utmrdl_dma_addr: UTMRDL DMA address
949  * @host: Scsi_Host instance of the driver
950  * @dev: device handle
951  * @ufs_device_wlun: WLUN that controls the entire UFS device.
952  * @ufs_rpmb_wlun: RPMB WLUN SCSI device
953  * @hwmon_device: device instance registered with the hwmon core.
954  * @curr_dev_pwr_mode: active UFS device power mode.
955  * @uic_link_state: active state of the link to the UFS device.
956  * @rpm_lvl: desired UFS power management level during runtime PM.
957  * @spm_lvl: desired UFS power management level during system PM.
958  * @pm_lvl_min: minimum supported power management level.
959  * @pm_op_in_progress: whether or not a PM operation is in progress.
960  * @ahit: value of Auto-Hibernate Idle Timer register.
961  * @outstanding_tasks: Bits representing outstanding task requests
962  * @outstanding_lock: Protects @outstanding_reqs.
963  * @outstanding_reqs: Bits representing outstanding transfer requests
964  * @capabilities: UFS Controller Capabilities
965  * @mcq_capabilities: UFS Multi Circular Queue capabilities
966  * @nutrs: Transfer Request Queue depth supported by controller
967  * @nortt - Max outstanding RTTs supported by controller
968  * @nutmrs: Task Management Queue depth supported by controller
969  * @ufs_version: UFS Version to which controller complies
970  * @vops: pointer to variant specific operations
971  * @vps: pointer to variant specific parameters
972  * @priv: pointer to variant specific private data
973  * @sg_entry_size: size of struct ufshcd_sg_entry (may include variant fields)
974  * @irq: Irq number of the controller
975  * @is_irq_enabled: whether or not the UFS controller interrupt is enabled.
976  * @dev_ref_clk_freq: reference clock frequency
977  * @quirks: bitmask with information about deviations from the UFSHCI standard.
978  * @dev_quirks: bitmask with information about deviations from the UFS standard.
979  * @tmf_tag_set: TMF tag set.
980  * @tmf_queue: Used to allocate TMF tags.
981  * @tmf_rqs: array with pointers to TMF requests while these are in progress.
982  * @active_uic_cmd: pointer to active UIC command.
983  * @uic_cmd_mutex: mutex used for serializing UIC command processing.
984  * @uic_async_done: completion used to wait for power mode or hibernation state
985  *	changes.
986  * @ufshcd_state: UFSHCD state
987  * @eh_flags: Error handling flags
988  * @intr_mask: Interrupt Mask Bits
989  * @ee_ctrl_mask: Exception event control mask
990  * @ee_drv_mask: Exception event mask for driver
991  * @ee_usr_mask: Exception event mask for user (set via debugfs)
992  * @ee_ctrl_mutex: Used to serialize exception event information.
993  * @is_powered: flag to check if HBA is powered
994  * @shutting_down: flag to check if shutdown has been invoked
995  * @host_sem: semaphore used to serialize concurrent contexts
996  * @eh_wq: Workqueue that eh_work works on
997  * @eh_work: Worker to handle UFS errors that require s/w attention
998  * @eeh_work: Worker to handle exception events
999  * @errors: HBA errors
1000  * @uic_error: UFS interconnect layer error status
1001  * @saved_err: sticky error mask
1002  * @saved_uic_err: sticky UIC error mask
1003  * @ufs_stats: various error counters
1004  * @force_reset: flag to force eh_work perform a full reset
1005  * @silence_err_logs: flag to silence error logs
1006  * @dev_cmd: ufs device management command information
1007  * @last_dme_cmd_tstamp: time stamp of the last completed DME command
1008  * @nop_out_timeout: NOP OUT timeout value
1009  * @dev_info: information about the UFS device
1010  * @auto_bkops_enabled: to track whether bkops is enabled in device
1011  * @vreg_info: UFS device voltage regulator information
1012  * @clk_list_head: UFS host controller clocks list node head
1013  * @use_pm_opp: Indicates whether OPP based scaling is used or not
1014  * @req_abort_count: number of times ufshcd_abort() has been called
1015  * @lanes_per_direction: number of lanes per data direction between the UFS
1016  *	controller and the UFS device.
1017  * @pwr_info: holds current power mode
1018  * @max_pwr_info: keeps the device max valid pwm
1019  * @clk_gating: information related to clock gating
1020  * @caps: bitmask with information about UFS controller capabilities
1021  * @devfreq: frequency scaling information owned by the devfreq core
1022  * @clk_scaling: frequency scaling information owned by the UFS driver
1023  * @system_suspending: system suspend has been started and system resume has
1024  *	not yet finished.
1025  * @is_sys_suspended: UFS device has been suspended because of system suspend
1026  * @urgent_bkops_lvl: keeps track of urgent bkops level for device
1027  * @is_urgent_bkops_lvl_checked: keeps track if the urgent bkops level for
1028  *  device is known or not.
1029  * @wb_mutex: used to serialize devfreq and sysfs write booster toggling
1030  * @clk_scaling_lock: used to serialize device commands and clock scaling
1031  * @desc_size: descriptor sizes reported by device
1032  * @bsg_dev: struct device associated with the BSG queue
1033  * @bsg_queue: BSG queue associated with the UFS controller
1034  * @rpm_dev_flush_recheck_work: used to suspend from RPM (runtime power
1035  *	management) after the UFS device has finished a WriteBooster buffer
1036  *	flush or auto BKOP.
1037  * @monitor: statistics about UFS commands
1038  * @crypto_capabilities: Content of crypto capabilities register (0x100)
1039  * @crypto_cap_array: Array of crypto capabilities
1040  * @crypto_cfg_register: Start of the crypto cfg array
1041  * @crypto_profile: the crypto profile of this hba (if applicable)
1042  * @debugfs_root: UFS controller debugfs root directory
1043  * @debugfs_ee_work: used to restore ee_ctrl_mask after a delay
1044  * @debugfs_ee_rate_limit_ms: user configurable delay after which to restore
1045  *	ee_ctrl_mask
1046  * @luns_avail: number of regular and well known LUNs supported by the UFS
1047  *	device
1048  * @nr_hw_queues: number of hardware queues configured
1049  * @nr_queues: number of Queues of different queue types
1050  * @complete_put: whether or not to call ufshcd_rpm_put() from inside
1051  *	ufshcd_resume_complete()
1052  * @mcq_sup: is mcq supported by UFSHC
1053  * @mcq_enabled: is mcq ready to accept requests
1054  * @mcq_esi_enabled: is mcq ESI configured
1055  * @res: array of resource info of MCQ registers
1056  * @mcq_base: Multi circular queue registers base address
1057  * @uhq: array of supported hardware queues
1058  * @mcq_opr: MCQ operation and runtime registers
1059  * @ufs_rtc_update_work: A work for UFS RTC periodic update
1060  * @pm_qos_req: PM QoS request handle
1061  * @pm_qos_enabled: flag to check if pm qos is enabled
1062  * @pm_qos_mutex: synchronizes PM QoS request and status updates
1063  * @critical_health_count: count of critical health exceptions
1064  * @dev_lvl_exception_count: count of device level exceptions since last reset
1065  * @dev_lvl_exception_id: vendor specific information about the device level exception event.
1066  * @dme_qos_notification: Bitfield of pending DME Quality of Service (QoS)
1067  *	events. Bits[3:1] reflect the corresponding bits of UIC DME Error Code
1068  *	field within the Host Controller's UECDME register. Bit[0] is a flag
1069  *	indicating that the DME QoS Monitor has been reset by the host.
1070  * @dme_qos_sysfs_handle: handle for 'dme_qos_notification' sysfs entry
1071  * @rpmbs: list of OP-TEE RPMB devices (one per RPMB region)
1072  * @host_preshoot_cap: a bitfield to indicate supported PreShoot dBs of host's TX lanes, cache of
1073  *	host M-PHY TX_HS_PreShoot_Setting_Capability Attribute (ID 0x15)
1074  * @host_deemphasis_cap: a bitfield to indicate supported DeEmphasis dBs of host's TX lanes, cache
1075  *	of host M-PHY TX_HS_DeEmphasis_Setting_Capability Attribute (ID 0x12)
1076  * @device_preshoot_cap: a bitfield to indicate supported PreShoot dBs of device's TX lanes, cache
1077  *	of device M-PHY TX_HS_PreShoot_Setting_Capability Attribute (ID 0x15)
1078  * @device_deemphasis_cap: a bitfield to indicate supported DeEmphasis dBs of device's TX lanes,
1079  *	cache of device M-PHY TX_HS_DeEmphasis_Setting_Capability Attribute (ID 0x12)
1080  * @tx_eq_params: TX Equalization settings
1081  */
1082 struct ufs_hba {
1083 	void __iomem *mmio_base;
1084 
1085 	/* Virtual memory reference */
1086 	struct utp_transfer_cmd_desc *ucdl_base_addr;
1087 	struct utp_transfer_req_desc *utrdl_base_addr;
1088 	struct utp_task_req_desc *utmrdl_base_addr;
1089 
1090 	/* DMA memory reference */
1091 	dma_addr_t ucdl_dma_addr;
1092 	dma_addr_t utrdl_dma_addr;
1093 	dma_addr_t utmrdl_dma_addr;
1094 
1095 	struct Scsi_Host *host;
1096 	struct device *dev;
1097 	struct scsi_device *ufs_device_wlun;
1098 	struct scsi_device *ufs_rpmb_wlun;
1099 
1100 #ifdef CONFIG_SCSI_UFS_HWMON
1101 	struct device *hwmon_device;
1102 #endif
1103 
1104 	enum ufs_dev_pwr_mode curr_dev_pwr_mode;
1105 	enum uic_link_state uic_link_state;
1106 	/* Desired UFS power management level during runtime PM */
1107 	enum ufs_pm_level rpm_lvl;
1108 	/* Desired UFS power management level during system PM */
1109 	enum ufs_pm_level spm_lvl;
1110 	enum ufs_pm_level pm_lvl_min;
1111 	int pm_op_in_progress;
1112 
1113 	/* Auto-Hibernate Idle Timer register value */
1114 	u32 ahit;
1115 
1116 	unsigned long outstanding_tasks;
1117 	spinlock_t outstanding_lock;
1118 	unsigned long outstanding_reqs;
1119 
1120 	u32 capabilities;
1121 	int nutrs;
1122 	int nortt;
1123 	u32 mcq_capabilities;
1124 	int nutmrs;
1125 	u32 ufs_version;
1126 	const struct ufs_hba_variant_ops *vops;
1127 	struct ufs_hba_variant_params *vps;
1128 	void *priv;
1129 #ifdef CONFIG_SCSI_UFS_VARIABLE_SG_ENTRY_SIZE
1130 	size_t sg_entry_size;
1131 #endif
1132 	unsigned int irq;
1133 	bool is_irq_enabled;
1134 	enum ufs_ref_clk_freq dev_ref_clk_freq;
1135 
1136 	unsigned int quirks;	/* Deviations from standard UFSHCI spec. */
1137 
1138 	/* Device deviations from standard UFS device spec. */
1139 	unsigned int dev_quirks;
1140 
1141 	struct blk_mq_tag_set tmf_tag_set;
1142 	struct request_queue *tmf_queue;
1143 	struct request **tmf_rqs;
1144 
1145 	struct uic_command *active_uic_cmd;
1146 	struct mutex uic_cmd_mutex;
1147 	struct completion *uic_async_done;
1148 
1149 	enum ufshcd_state ufshcd_state;
1150 	u32 eh_flags;
1151 	u32 intr_mask;
1152 	u16 ee_ctrl_mask;
1153 	u16 ee_drv_mask;
1154 	u16 ee_usr_mask;
1155 	struct mutex ee_ctrl_mutex;
1156 	bool is_powered;
1157 	bool shutting_down;
1158 	struct semaphore host_sem;
1159 
1160 	/* Work Queues */
1161 	struct workqueue_struct *eh_wq;
1162 	struct work_struct eh_work;
1163 	struct work_struct eeh_work;
1164 
1165 	/* HBA Errors */
1166 	u32 errors;
1167 	u32 uic_error;
1168 	u32 saved_err;
1169 	u32 saved_uic_err;
1170 	struct ufs_stats ufs_stats;
1171 	bool force_reset;
1172 	bool silence_err_logs;
1173 
1174 	/* Device management request data */
1175 	struct ufs_dev_cmd dev_cmd;
1176 	ktime_t last_dme_cmd_tstamp;
1177 	int nop_out_timeout;
1178 
1179 	/* Keeps information of the UFS device connected to this host */
1180 	struct ufs_dev_info dev_info;
1181 	bool auto_bkops_enabled;
1182 	struct ufs_vreg_info vreg_info;
1183 	struct list_head clk_list_head;
1184 	bool use_pm_opp;
1185 
1186 	/* Number of requests aborts */
1187 	int req_abort_count;
1188 
1189 	/* Number of lanes available (1 or 2) for Rx/Tx */
1190 	u32 lanes_per_direction;
1191 	struct ufs_pa_layer_attr pwr_info;
1192 	struct ufs_pwr_mode_info max_pwr_info;
1193 
1194 	struct ufs_clk_gating clk_gating;
1195 	/* Control to enable/disable host capabilities */
1196 	u32 caps;
1197 
1198 	struct devfreq *devfreq;
1199 	struct ufs_clk_scaling clk_scaling;
1200 	bool system_suspending;
1201 	bool is_sys_suspended;
1202 
1203 	enum bkops_status urgent_bkops_lvl;
1204 	bool is_urgent_bkops_lvl_checked;
1205 
1206 	struct mutex wb_mutex;
1207 	struct rw_semaphore clk_scaling_lock;
1208 
1209 	struct device		bsg_dev;
1210 	struct request_queue	*bsg_queue;
1211 	struct delayed_work rpm_dev_flush_recheck_work;
1212 
1213 	struct ufs_hba_monitor	monitor;
1214 
1215 #ifdef CONFIG_SCSI_UFS_CRYPTO
1216 	union ufs_crypto_capabilities crypto_capabilities;
1217 	union ufs_crypto_cap_entry *crypto_cap_array;
1218 	u32 crypto_cfg_register;
1219 	struct blk_crypto_profile crypto_profile;
1220 #endif
1221 #ifdef CONFIG_DEBUG_FS
1222 	struct dentry *debugfs_root;
1223 	struct delayed_work debugfs_ee_work;
1224 	u32 debugfs_ee_rate_limit_ms;
1225 #endif
1226 #ifdef CONFIG_SCSI_UFS_FAULT_INJECTION
1227 	struct fault_attr trigger_eh_attr;
1228 	struct fault_attr timeout_attr;
1229 #endif
1230 	u32 luns_avail;
1231 	unsigned int nr_hw_queues;
1232 	unsigned int nr_queues[HCTX_MAX_TYPES];
1233 	bool complete_put;
1234 	bool scsi_host_added;
1235 	bool mcq_sup;
1236 	bool lsdb_sup;
1237 	bool mcq_enabled;
1238 	bool mcq_esi_enabled;
1239 	void __iomem *mcq_base;
1240 	struct ufs_hw_queue *uhq;
1241 	struct ufshcd_mcq_opr_info_t mcq_opr[OPR_MAX];
1242 
1243 	struct delayed_work ufs_rtc_update_work;
1244 	struct pm_qos_request pm_qos_req;
1245 	bool pm_qos_enabled;
1246 	/* synchronizes PM QoS request and status updates */
1247 	struct mutex pm_qos_mutex;
1248 
1249 	int critical_health_count;
1250 	atomic_t dev_lvl_exception_count;
1251 	u64 dev_lvl_exception_id;
1252 
1253 	atomic_t dme_qos_notification;
1254 	struct kernfs_node *dme_qos_sysfs_handle;
1255 
1256 	u32 vcc_off_delay_us;
1257 	struct list_head rpmbs;
1258 
1259 	u8 host_preshoot_cap;
1260 	u8 host_deemphasis_cap;
1261 	u8 device_preshoot_cap;
1262 	u8 device_deemphasis_cap;
1263 	struct ufshcd_tx_eq_params tx_eq_params[UFS_HS_GEAR_MAX];
1264 };
1265 
1266 /**
1267  * struct ufs_hw_queue - per hardware queue structure
1268  * @mcq_sq_head: base address of submission queue head pointer
1269  * @mcq_sq_tail: base address of submission queue tail pointer
1270  * @mcq_cq_head: base address of completion queue head pointer
1271  * @mcq_cq_tail: base address of completion queue tail pointer
1272  * @sqe_base_addr: submission queue entry base address
1273  * @sqe_dma_addr: submission queue dma address
1274  * @cqe_base_addr: completion queue base address
1275  * @cqe_dma_addr: completion queue dma address
1276  * @max_entries: max number of slots in this hardware queue
1277  * @id: hardware queue ID
1278  * @sq_tp_slot: current slot to which SQ tail pointer is pointing
1279  * @sq_lock: serialize submission queue access
1280  * @cq_tail_slot: current slot to which CQ tail pointer is pointing
1281  * @cq_head_slot: current slot to which CQ head pointer is pointing
1282  * @cq_lock: Synchronize between multiple polling instances
1283  * @sq_mutex: prevent submission queue concurrent access
1284  */
1285 struct ufs_hw_queue {
1286 	void __iomem *mcq_sq_head;
1287 	void __iomem *mcq_sq_tail;
1288 	void __iomem *mcq_cq_head;
1289 	void __iomem *mcq_cq_tail;
1290 
1291 	struct utp_transfer_req_desc *sqe_base_addr;
1292 	dma_addr_t sqe_dma_addr;
1293 	struct cq_entry *cqe_base_addr;
1294 	dma_addr_t cqe_dma_addr;
1295 	u32 max_entries;
1296 	u32 id;
1297 	u32 sq_tail_slot;
1298 	spinlock_t sq_lock;
1299 	u32 cq_tail_slot;
1300 	u32 cq_head_slot;
1301 	spinlock_t cq_lock;
1302 	/* prevent concurrent access to submission queue */
1303 	struct mutex sq_mutex;
1304 };
1305 
1306 #define MCQ_QCFG_SIZE		0x40
1307 
1308 static inline unsigned int ufshcd_mcq_opr_offset(struct ufs_hba *hba,
1309 		enum ufshcd_mcq_opr opr, int idx)
1310 {
1311 	return hba->mcq_opr[opr].offset + hba->mcq_opr[opr].stride * idx;
1312 }
1313 
1314 static inline unsigned int ufshcd_mcq_cfg_offset(unsigned int reg, int idx)
1315 {
1316 	return reg + MCQ_QCFG_SIZE * idx;
1317 }
1318 
1319 #ifdef CONFIG_SCSI_UFS_VARIABLE_SG_ENTRY_SIZE
1320 static inline size_t ufshcd_sg_entry_size(const struct ufs_hba *hba)
1321 {
1322 	return hba->sg_entry_size;
1323 }
1324 
1325 static inline void ufshcd_set_sg_entry_size(struct ufs_hba *hba, size_t sg_entry_size)
1326 {
1327 	WARN_ON_ONCE(sg_entry_size < sizeof(struct ufshcd_sg_entry));
1328 	hba->sg_entry_size = sg_entry_size;
1329 }
1330 #else
1331 static inline size_t ufshcd_sg_entry_size(const struct ufs_hba *hba)
1332 {
1333 	return sizeof(struct ufshcd_sg_entry);
1334 }
1335 
1336 #define ufshcd_set_sg_entry_size(hba, sg_entry_size)                   \
1337 	({ (void)(hba); BUILD_BUG_ON(sg_entry_size != sizeof(struct ufshcd_sg_entry)); })
1338 #endif
1339 
1340 #ifdef CONFIG_SCSI_UFS_CRYPTO
1341 static inline struct ufs_hba *
1342 ufs_hba_from_crypto_profile(struct blk_crypto_profile *profile)
1343 {
1344 	return container_of(profile, struct ufs_hba, crypto_profile);
1345 }
1346 #endif
1347 
1348 static inline size_t ufshcd_get_ucd_size(const struct ufs_hba *hba)
1349 {
1350 	return sizeof(struct utp_transfer_cmd_desc) + SG_ALL * ufshcd_sg_entry_size(hba);
1351 }
1352 
1353 /* Returns true if clocks can be gated. Otherwise false */
1354 static inline bool ufshcd_is_clkgating_allowed(struct ufs_hba *hba)
1355 {
1356 	return hba->caps & UFSHCD_CAP_CLK_GATING;
1357 }
1358 static inline bool ufshcd_can_hibern8_during_gating(struct ufs_hba *hba)
1359 {
1360 	return hba->caps & UFSHCD_CAP_HIBERN8_WITH_CLK_GATING;
1361 }
1362 static inline int ufshcd_is_clkscaling_supported(struct ufs_hba *hba)
1363 {
1364 	return hba->caps & UFSHCD_CAP_CLK_SCALING;
1365 }
1366 static inline bool ufshcd_can_autobkops_during_suspend(struct ufs_hba *hba)
1367 {
1368 	return hba->caps & UFSHCD_CAP_AUTO_BKOPS_SUSPEND;
1369 }
1370 static inline bool ufshcd_is_rpm_autosuspend_allowed(struct ufs_hba *hba)
1371 {
1372 	return hba->caps & UFSHCD_CAP_RPM_AUTOSUSPEND;
1373 }
1374 
1375 static inline bool ufshcd_is_intr_aggr_allowed(struct ufs_hba *hba)
1376 {
1377 	return (hba->caps & UFSHCD_CAP_INTR_AGGR) &&
1378 		!(hba->quirks & UFSHCD_QUIRK_BROKEN_INTR_AGGR);
1379 }
1380 
1381 static inline bool ufshcd_can_aggressive_pc(struct ufs_hba *hba)
1382 {
1383 	return !!(ufshcd_is_link_hibern8(hba) &&
1384 		  (hba->caps & UFSHCD_CAP_AGGR_POWER_COLLAPSE));
1385 }
1386 
1387 static inline bool ufshcd_is_auto_hibern8_supported(struct ufs_hba *hba)
1388 {
1389 	return (hba->capabilities & MASK_AUTO_HIBERN8_SUPPORT) &&
1390 		!(hba->quirks & UFSHCD_QUIRK_BROKEN_AUTO_HIBERN8);
1391 }
1392 
1393 static inline bool ufshcd_is_auto_hibern8_enabled(struct ufs_hba *hba)
1394 {
1395 	return FIELD_GET(UFSHCI_AHIBERN8_TIMER_MASK, hba->ahit);
1396 }
1397 
1398 static inline bool ufshcd_is_wb_allowed(struct ufs_hba *hba)
1399 {
1400 	return hba->caps & UFSHCD_CAP_WB_EN;
1401 }
1402 
1403 static inline bool ufshcd_enable_wb_if_scaling_up(struct ufs_hba *hba)
1404 {
1405 	return hba->caps & UFSHCD_CAP_WB_WITH_CLK_SCALING;
1406 }
1407 
1408 static inline bool ufshcd_is_tx_eq_supported(struct ufs_hba *hba)
1409 {
1410 	return hba->caps & UFSHCD_CAP_TX_EQUALIZATION &&
1411 	       hba->ufs_version >= ufshci_version(5, 0) &&
1412 	       hba->dev_info.wspecversion >= 0x500;
1413 }
1414 
1415 #define ufsmcq_writel(hba, val, reg)	\
1416 	writel((val), (hba)->mcq_base + (reg))
1417 #define ufsmcq_readl(hba, reg)	\
1418 	readl((hba)->mcq_base + (reg))
1419 
1420 #define ufsmcq_writelx(hba, val, reg)	\
1421 	writel_relaxed((val), (hba)->mcq_base + (reg))
1422 #define ufsmcq_readlx(hba, reg)	\
1423 	readl_relaxed((hba)->mcq_base + (reg))
1424 
1425 #define ufshcd_writel(hba, val, reg)	\
1426 	writel((val), (hba)->mmio_base + (reg))
1427 #define ufshcd_readl(hba, reg)	\
1428 	readl((hba)->mmio_base + (reg))
1429 
1430 static inline const char *ufs_hs_rate_to_str(enum ufs_hs_gear_rate rate)
1431 {
1432 	switch (rate) {
1433 	case PA_HS_MODE_A:
1434 		return "A";
1435 	case PA_HS_MODE_B:
1436 		return "B";
1437 	default:
1438 		return "Unknown";
1439 	}
1440 }
1441 
1442 /**
1443  * ufshcd_rmwl - perform read/modify/write for a controller register
1444  * @hba: per adapter instance
1445  * @mask: mask to apply on read value
1446  * @val: actual value to write
1447  * @reg: register address
1448  */
1449 static inline void ufshcd_rmwl(struct ufs_hba *hba, u32 mask, u32 val, u32 reg)
1450 {
1451 	u32 tmp;
1452 
1453 	tmp = ufshcd_readl(hba, reg);
1454 	tmp &= ~mask;
1455 	tmp |= (val & mask);
1456 	ufshcd_writel(hba, tmp, reg);
1457 }
1458 
1459 void ufshcd_enable_irq(struct ufs_hba *hba);
1460 void ufshcd_disable_irq(struct ufs_hba *hba);
1461 int ufshcd_alloc_host(struct device *, struct ufs_hba **);
1462 int ufshcd_hba_enable(struct ufs_hba *hba);
1463 int ufshcd_init(struct ufs_hba *, void __iomem *, unsigned int);
1464 int ufshcd_link_recovery(struct ufs_hba *hba);
1465 int ufshcd_make_hba_operational(struct ufs_hba *hba);
1466 void ufshcd_remove(struct ufs_hba *);
1467 int ufshcd_uic_hibern8_enter(struct ufs_hba *hba);
1468 int ufshcd_uic_hibern8_exit(struct ufs_hba *hba);
1469 void ufshcd_delay_us(unsigned long us, unsigned long tolerance);
1470 void ufshcd_parse_dev_ref_clk_freq(struct ufs_hba *hba, struct clk *refclk);
1471 void ufshcd_update_evt_hist(struct ufs_hba *hba, u32 id, u32 val);
1472 void ufshcd_hba_stop(struct ufs_hba *hba);
1473 void ufshcd_schedule_eh_work(struct ufs_hba *hba);
1474 void ufshcd_mcq_config_mac(struct ufs_hba *hba, u32 max_active_cmds);
1475 unsigned int ufshcd_mcq_queue_cfg_addr(struct ufs_hba *hba);
1476 u32 ufshcd_mcq_read_cqis(struct ufs_hba *hba, int i);
1477 void ufshcd_mcq_write_cqis(struct ufs_hba *hba, u32 val, int i);
1478 unsigned long ufshcd_mcq_poll_cqe_lock(struct ufs_hba *hba,
1479 					 struct ufs_hw_queue *hwq);
1480 void ufshcd_mcq_make_queues_operational(struct ufs_hba *hba);
1481 void ufshcd_mcq_enable(struct ufs_hba *hba);
1482 void ufshcd_mcq_enable_esi(struct ufs_hba *hba);
1483 void ufshcd_mcq_config_esi(struct ufs_hba *hba, struct msi_msg *msg);
1484 
1485 int ufshcd_opp_config_clks(struct device *dev, struct opp_table *opp_table,
1486 			   struct dev_pm_opp *opp, void *data,
1487 			   bool scaling_down);
1488 /**
1489  * ufshcd_set_variant - set variant specific data to the hba
1490  * @hba: per adapter instance
1491  * @variant: pointer to variant specific data
1492  */
1493 static inline void ufshcd_set_variant(struct ufs_hba *hba, void *variant)
1494 {
1495 	BUG_ON(!hba);
1496 	hba->priv = variant;
1497 }
1498 
1499 /**
1500  * ufshcd_get_variant - get variant specific data from the hba
1501  * @hba: per adapter instance
1502  */
1503 static inline void *ufshcd_get_variant(struct ufs_hba *hba)
1504 {
1505 	BUG_ON(!hba);
1506 	return hba->priv;
1507 }
1508 
1509 extern int ufshcd_runtime_suspend(struct device *dev);
1510 extern int ufshcd_runtime_resume(struct device *dev);
1511 extern int ufshcd_system_suspend(struct device *dev);
1512 extern int ufshcd_system_resume(struct device *dev);
1513 extern int ufshcd_system_freeze(struct device *dev);
1514 extern int ufshcd_system_thaw(struct device *dev);
1515 extern int ufshcd_system_restore(struct device *dev);
1516 
1517 extern int ufshcd_dme_reset(struct ufs_hba *hba);
1518 extern int ufshcd_dme_enable(struct ufs_hba *hba);
1519 extern int ufshcd_dme_configure_adapt(struct ufs_hba *hba,
1520 				      int agreed_gear,
1521 				      int adapt_val);
1522 extern int ufshcd_dme_set_attr(struct ufs_hba *hba, u32 attr_sel,
1523 			       u8 attr_set, u32 mib_val, u8 peer);
1524 extern int ufshcd_dme_get_attr(struct ufs_hba *hba, u32 attr_sel,
1525 			       u32 *mib_val, u8 peer);
1526 extern int ufshcd_change_power_mode(struct ufs_hba *hba,
1527 				    struct ufs_pa_layer_attr *pwr_mode,
1528 				    enum ufshcd_pmc_policy pmc_policy);
1529 extern int ufshcd_config_pwr_mode(struct ufs_hba *hba,
1530 				  struct ufs_pa_layer_attr *desired_pwr_mode,
1531 				  enum ufshcd_pmc_policy pmc_policy);
1532 extern int ufshcd_uic_change_pwr_mode(struct ufs_hba *hba, u8 mode);
1533 extern int ufshcd_apply_tx_eq_settings(struct ufs_hba *hba,
1534 				       struct ufshcd_tx_eq_params *params,
1535 				       u32 gear);
1536 
1537 /* UIC command interfaces for DME primitives */
1538 #define DME_LOCAL	0
1539 #define DME_PEER	1
1540 #define ATTR_SET_NOR	0	/* NORMAL */
1541 #define ATTR_SET_ST	1	/* STATIC */
1542 
1543 static inline int ufshcd_dme_set(struct ufs_hba *hba, u32 attr_sel,
1544 				 u32 mib_val)
1545 {
1546 	return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_NOR,
1547 				   mib_val, DME_LOCAL);
1548 }
1549 
1550 static inline int ufshcd_dme_st_set(struct ufs_hba *hba, u32 attr_sel,
1551 				    u32 mib_val)
1552 {
1553 	return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_ST,
1554 				   mib_val, DME_LOCAL);
1555 }
1556 
1557 static inline int ufshcd_dme_peer_set(struct ufs_hba *hba, u32 attr_sel,
1558 				      u32 mib_val)
1559 {
1560 	return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_NOR,
1561 				   mib_val, DME_PEER);
1562 }
1563 
1564 static inline int ufshcd_dme_peer_st_set(struct ufs_hba *hba, u32 attr_sel,
1565 					 u32 mib_val)
1566 {
1567 	return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_ST,
1568 				   mib_val, DME_PEER);
1569 }
1570 
1571 static inline int ufshcd_dme_get(struct ufs_hba *hba,
1572 				 u32 attr_sel, u32 *mib_val)
1573 {
1574 	return ufshcd_dme_get_attr(hba, attr_sel, mib_val, DME_LOCAL);
1575 }
1576 
1577 static inline int ufshcd_dme_peer_get(struct ufs_hba *hba,
1578 				      u32 attr_sel, u32 *mib_val)
1579 {
1580 	return ufshcd_dme_get_attr(hba, attr_sel, mib_val, DME_PEER);
1581 }
1582 
1583 static inline bool ufshcd_is_hs_mode(const struct ufs_pa_layer_attr *pwr_info)
1584 {
1585 	return (pwr_info->pwr_rx == FAST_MODE ||
1586 		pwr_info->pwr_rx == FASTAUTO_MODE) &&
1587 		(pwr_info->pwr_tx == FAST_MODE ||
1588 		pwr_info->pwr_tx == FASTAUTO_MODE);
1589 }
1590 
1591 static inline int ufshcd_disable_host_tx_lcc(struct ufs_hba *hba)
1592 {
1593 	return ufshcd_dme_set(hba, UIC_ARG_MIB(PA_LOCAL_TX_LCC_ENABLE), 0);
1594 }
1595 
1596 void ufshcd_auto_hibern8_update(struct ufs_hba *hba, u32 ahit);
1597 void ufshcd_fixup_dev_quirks(struct ufs_hba *hba,
1598 			     const struct ufs_dev_quirk *fixups);
1599 
1600 void ufshcd_hold(struct ufs_hba *hba);
1601 void ufshcd_release(struct ufs_hba *hba);
1602 
1603 void ufshcd_clkgate_delay_set(struct device *dev, unsigned long value);
1604 
1605 int ufshcd_get_vreg(struct device *dev, struct ufs_vreg *vreg);
1606 
1607 int ufshcd_send_uic_cmd(struct ufs_hba *hba, struct uic_command *uic_cmd);
1608 
1609 int ufshcd_advanced_rpmb_req_handler(struct ufs_hba *hba, struct utp_upiu_req *req_upiu,
1610 				     struct utp_upiu_req *rsp_upiu, struct ufs_ehs *ehs_req,
1611 				     struct ufs_ehs *ehs_rsp, int sg_cnt,
1612 				     struct scatterlist *sg_list, enum dma_data_direction dir);
1613 int ufshcd_wb_toggle(struct ufs_hba *hba, bool enable);
1614 int ufshcd_wb_toggle_buf_flush(struct ufs_hba *hba, bool enable);
1615 int ufshcd_wb_set_resize_en(struct ufs_hba *hba, enum wb_resize_en en_mode);
1616 int ufshcd_suspend_prepare(struct device *dev);
1617 int __ufshcd_suspend_prepare(struct device *dev, bool rpm_ok_for_spm);
1618 void ufshcd_resume_complete(struct device *dev);
1619 bool ufshcd_is_hba_active(struct ufs_hba *hba);
1620 void ufshcd_pm_qos_init(struct ufs_hba *hba);
1621 void ufshcd_pm_qos_exit(struct ufs_hba *hba);
1622 int ufshcd_dme_rmw(struct ufs_hba *hba, u32 mask, u32 val, u32 attr);
1623 
1624 /* Wrapper functions for safely calling variant operations */
1625 static inline int ufshcd_vops_init(struct ufs_hba *hba)
1626 {
1627 	if (hba->vops && hba->vops->init)
1628 		return hba->vops->init(hba);
1629 
1630 	return 0;
1631 }
1632 
1633 static inline int ufshcd_vops_phy_initialization(struct ufs_hba *hba)
1634 {
1635 	if (hba->vops && hba->vops->phy_initialization)
1636 		return hba->vops->phy_initialization(hba);
1637 
1638 	return 0;
1639 }
1640 
1641 extern const struct ufs_pm_lvl_states ufs_pm_lvl_states[];
1642 
1643 int ufshcd_dump_regs(struct ufs_hba *hba, size_t offset, size_t len,
1644 		     const char *prefix);
1645 
1646 int __ufshcd_write_ee_control(struct ufs_hba *hba, u32 ee_ctrl_mask);
1647 int ufshcd_write_ee_control(struct ufs_hba *hba);
1648 int ufshcd_update_ee_control(struct ufs_hba *hba, u16 *mask,
1649 			     const u16 *other_mask, u16 set, u16 clr);
1650 void ufshcd_force_error_recovery(struct ufs_hba *hba);
1651 void ufshcd_pm_qos_update(struct ufs_hba *hba, bool on);
1652 u32 ufshcd_us_to_ahit(unsigned int timer);
1653 
1654 #endif /* End of Header */
1655