xref: /linux/drivers/gpu/drm/amd/amdgpu/amdgpu_psp.h (revision 9b24f63d825e771dafa137e6370c6bf44395e748)
1 /*
2  * Copyright 2016 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Author: Huang Rui
23  *
24  */
25 #ifndef __AMDGPU_PSP_H__
26 #define __AMDGPU_PSP_H__
27 
28 #include "amdgpu.h"
29 #include "psp_gfx_if.h"
30 #include "ta_xgmi_if.h"
31 #include "ta_ras_if.h"
32 #include "ta_rap_if.h"
33 #include "ta_secureDisplay_if.h"
34 
35 #define PSP_FENCE_BUFFER_SIZE	0x1000
36 #define PSP_CMD_BUFFER_SIZE	0x1000
37 #define PSP_1_MEG		0x100000
38 #define PSP_TMR_SIZE(adev)	((adev)->asic_type == CHIP_ALDEBARAN ? 0x800000 : 0x400000)
39 #define PSP_TMR_ALIGNMENT	0x100000
40 #define PSP_FW_NAME_LEN		0x24
41 
42 /* VBIOS gfl defines */
43 #define MBOX_READY_MASK 0x80000000
44 #define MBOX_STATUS_MASK 0x0000FFFF
45 #define MBOX_COMMAND_MASK 0x00FF0000
46 #define MBOX_READY_FLAG 0x80000000
47 #define C2PMSG_CMD_SPI_UPDATE_ROM_IMAGE_ADDR_LO 0x2
48 #define C2PMSG_CMD_SPI_UPDATE_ROM_IMAGE_ADDR_HI 0x3
49 #define C2PMSG_CMD_SPI_UPDATE_FLASH_IMAGE 0x4
50 #define C2PMSG_CMD_SPI_GET_ROM_IMAGE_ADDR_LO 0xf
51 #define C2PMSG_CMD_SPI_GET_ROM_IMAGE_ADDR_HI 0x10
52 #define C2PMSG_CMD_SPI_GET_FLASH_IMAGE 0x11
53 
54 /* Command register bit 31 set to indicate readiness */
55 #define MBOX_TOS_READY_FLAG (GFX_FLAG_RESPONSE)
56 #define MBOX_TOS_READY_MASK (GFX_CMD_RESPONSE_MASK | GFX_CMD_STATUS_MASK)
57 
58 /* Values to check for a successful GFX_CMD response wait. Check against
59  * both status bits and response state - helps to detect a command failure
60  * or other unexpected cases like a device drop reading all 0xFFs
61  */
62 #define MBOX_TOS_RESP_FLAG (GFX_FLAG_RESPONSE)
63 #define MBOX_TOS_RESP_MASK (GFX_CMD_RESPONSE_MASK | GFX_CMD_STATUS_MASK)
64 
65 extern const struct attribute_group amdgpu_flash_attr_group;
66 
67 enum psp_shared_mem_size {
68 	PSP_ASD_SHARED_MEM_SIZE				= 0x0,
69 	PSP_XGMI_SHARED_MEM_SIZE			= 0x4000,
70 	PSP_RAS_SHARED_MEM_SIZE				= 0x4000,
71 	PSP_HDCP_SHARED_MEM_SIZE			= 0x4000,
72 	PSP_DTM_SHARED_MEM_SIZE				= 0x4000,
73 	PSP_RAP_SHARED_MEM_SIZE				= 0x4000,
74 	PSP_SECUREDISPLAY_SHARED_MEM_SIZE	= 0x4000,
75 };
76 
77 enum ta_type_id {
78 	TA_TYPE_XGMI = 1,
79 	TA_TYPE_RAS,
80 	TA_TYPE_HDCP,
81 	TA_TYPE_DTM,
82 	TA_TYPE_RAP,
83 	TA_TYPE_SECUREDISPLAY,
84 
85 	TA_TYPE_MAX_INDEX,
86 };
87 
88 struct psp_context;
89 struct psp_xgmi_node_info;
90 struct psp_xgmi_topology_info;
91 struct psp_bin_desc;
92 
93 enum psp_bootloader_cmd {
94 	PSP_BL__LOAD_SYSDRV		= 0x10000,
95 	PSP_BL__LOAD_SOSDRV		= 0x20000,
96 	PSP_BL__LOAD_KEY_DATABASE	= 0x80000,
97 	PSP_BL__LOAD_SOCDRV             = 0xB0000,
98 	PSP_BL__LOAD_DBGDRV             = 0xC0000,
99 	PSP_BL__LOAD_HADDRV		= PSP_BL__LOAD_DBGDRV,
100 	PSP_BL__LOAD_INTFDRV		= 0xD0000,
101 	PSP_BL__LOAD_RASDRV		= 0xE0000,
102 	PSP_BL__LOAD_IPKEYMGRDRV	= 0xF0000,
103 	PSP_BL__DRAM_LONG_TRAIN		= 0x100000,
104 	PSP_BL__DRAM_SHORT_TRAIN	= 0x200000,
105 	PSP_BL__LOAD_TOS_SPL_TABLE	= 0x10000000,
106 	PSP_BL__LOAD_SPDMDRV		= 0x20000000,
107 };
108 
109 enum psp_ring_type {
110 	PSP_RING_TYPE__INVALID = 0,
111 	/*
112 	 * These values map to the way the PSP kernel identifies the
113 	 * rings.
114 	 */
115 	PSP_RING_TYPE__UM = 1, /* User mode ring (formerly called RBI) */
116 	PSP_RING_TYPE__KM = 2  /* Kernel mode ring (formerly called GPCOM) */
117 };
118 
119 struct psp_ring {
120 	enum psp_ring_type		ring_type;
121 	struct psp_gfx_rb_frame		*ring_mem;
122 	uint64_t			ring_mem_mc_addr;
123 	void				*ring_mem_handle;
124 	uint32_t			ring_size;
125 	uint32_t			ring_wptr;
126 };
127 
128 /* More registers may will be supported */
129 enum psp_reg_prog_id {
130 	PSP_REG_IH_RB_CNTL        = 0,  /* register IH_RB_CNTL */
131 	PSP_REG_IH_RB_CNTL_RING1  = 1,  /* register IH_RB_CNTL_RING1 */
132 	PSP_REG_IH_RB_CNTL_RING2  = 2,  /* register IH_RB_CNTL_RING2 */
133 	PSP_REG_MMHUB_L1_TLB_CNTL = 25,
134 	PSP_REG_LAST
135 };
136 
137 #define PSP_WAITREG_CHANGED BIT(0) /* check if the value has changed */
138 #define PSP_WAITREG_NOVERBOSE BIT(1) /* No error verbose */
139 
140 struct psp_funcs {
141 	int (*init_microcode)(struct psp_context *psp);
142 	int (*wait_for_bootloader)(struct psp_context *psp);
143 	int (*bootloader_load_kdb)(struct psp_context *psp);
144 	int (*bootloader_load_spl)(struct psp_context *psp);
145 	int (*bootloader_load_sysdrv)(struct psp_context *psp);
146 	int (*bootloader_load_soc_drv)(struct psp_context *psp);
147 	int (*bootloader_load_intf_drv)(struct psp_context *psp);
148 	int (*bootloader_load_dbg_drv)(struct psp_context *psp);
149 	int (*bootloader_load_ras_drv)(struct psp_context *psp);
150 	int (*bootloader_load_ipkeymgr_drv)(struct psp_context *psp);
151 	int (*bootloader_load_spdm_drv)(struct psp_context *psp);
152 	int (*bootloader_load_sos)(struct psp_context *psp);
153 	int (*ring_create)(struct psp_context *psp,
154 			   enum psp_ring_type ring_type);
155 	int (*ring_stop)(struct psp_context *psp,
156 			    enum psp_ring_type ring_type);
157 	int (*ring_destroy)(struct psp_context *psp,
158 			    enum psp_ring_type ring_type);
159 	bool (*smu_reload_quirk)(struct psp_context *psp);
160 	int (*mode1_reset)(struct psp_context *psp);
161 	int (*mem_training)(struct psp_context *psp, uint32_t ops);
162 	uint32_t (*ring_get_wptr)(struct psp_context *psp);
163 	void (*ring_set_wptr)(struct psp_context *psp, uint32_t value);
164 	int (*load_usbc_pd_fw)(struct psp_context *psp, uint64_t fw_pri_mc_addr);
165 	int (*read_usbc_pd_fw)(struct psp_context *psp, uint32_t *fw_ver);
166 	int (*update_spirom)(struct psp_context *psp, uint64_t fw_pri_mc_addr);
167 	int (*dump_spirom)(struct psp_context *psp, uint64_t fw_pri_mc_addr);
168 	int (*vbflash_stat)(struct psp_context *psp);
169 	int (*fatal_error_recovery_quirk)(struct psp_context *psp);
170 	bool (*get_ras_capability)(struct psp_context *psp);
171 	bool (*is_aux_sos_load_required)(struct psp_context *psp);
172 	bool (*is_reload_needed)(struct psp_context *psp);
173 	int (*reg_program_no_ring)(struct psp_context *psp, uint32_t val,
174 				   enum psp_reg_prog_id id);
175 	int (*get_fw_type)(struct amdgpu_firmware_info *ucode,
176 			enum psp_gfx_fw_type *type);
177 };
178 
179 struct ta_funcs {
180 	int (*fn_ta_initialize)(struct psp_context *psp);
181 	int (*fn_ta_invoke)(struct psp_context *psp, uint32_t ta_cmd_id);
182 	int (*fn_ta_terminate)(struct psp_context *psp);
183 };
184 
185 #define AMDGPU_XGMI_MAX_CONNECTED_NODES		64
186 struct psp_xgmi_node_info {
187 	uint64_t				node_id;
188 	uint8_t					num_hops;
189 	uint8_t					is_sharing_enabled;
190 	enum ta_xgmi_assigned_sdma_engine	sdma_engine;
191 	uint8_t					num_links;
192 	struct xgmi_connected_port_num		port_num[TA_XGMI__MAX_PORT_NUM];
193 };
194 
195 struct psp_xgmi_topology_info {
196 	uint32_t			num_nodes;
197 	struct psp_xgmi_node_info	nodes[AMDGPU_XGMI_MAX_CONNECTED_NODES];
198 };
199 
200 struct psp_bin_desc {
201 	uint32_t fw_version;
202 	uint32_t feature_version;
203 	uint32_t size_bytes;
204 	uint8_t *start_addr;
205 };
206 
207 struct ta_mem_context {
208 	struct amdgpu_bo		*shared_bo;
209 	uint64_t		shared_mc_addr;
210 	void			*shared_buf;
211 	enum psp_shared_mem_size	shared_mem_size;
212 };
213 
214 struct ta_context {
215 	bool			initialized;
216 	uint32_t		session_id;
217 	uint32_t		resp_status;
218 	struct ta_mem_context	mem_context;
219 	struct psp_bin_desc		bin_desc;
220 	enum psp_gfx_cmd_id		ta_load_type;
221 	enum ta_type_id		ta_type;
222 };
223 
224 struct ta_cp_context {
225 	struct ta_context		context;
226 	struct mutex			mutex;
227 };
228 
229 struct psp_xgmi_context {
230 	struct ta_context		context;
231 	struct psp_xgmi_topology_info	top_info;
232 	bool				supports_extended_data;
233 	uint8_t				xgmi_ta_caps;
234 };
235 
236 struct psp_ras_context {
237 	struct ta_context		context;
238 	struct amdgpu_ras		*ras;
239 	struct mutex			mutex;
240 };
241 
242 #define MEM_TRAIN_SYSTEM_SIGNATURE		0x54534942
243 #define GDDR6_MEM_TRAINING_DATA_SIZE_IN_BYTES	0x1000
244 #define GDDR6_MEM_TRAINING_OFFSET		0x8000
245 /*Define the VRAM size that will be encroached by BIST training.*/
246 #define BIST_MEM_TRAINING_ENCROACHED_SIZE	0x2000000
247 
248 enum psp_memory_training_init_flag {
249 	PSP_MEM_TRAIN_NOT_SUPPORT	= 0x0,
250 	PSP_MEM_TRAIN_SUPPORT		= 0x1,
251 	PSP_MEM_TRAIN_INIT_FAILED	= 0x2,
252 	PSP_MEM_TRAIN_RESERVE_SUCCESS	= 0x4,
253 	PSP_MEM_TRAIN_INIT_SUCCESS	= 0x8,
254 };
255 
256 enum psp_memory_training_ops {
257 	PSP_MEM_TRAIN_SEND_LONG_MSG	= 0x1,
258 	PSP_MEM_TRAIN_SAVE		= 0x2,
259 	PSP_MEM_TRAIN_RESTORE		= 0x4,
260 	PSP_MEM_TRAIN_SEND_SHORT_MSG	= 0x8,
261 	PSP_MEM_TRAIN_COLD_BOOT		= PSP_MEM_TRAIN_SEND_LONG_MSG,
262 	PSP_MEM_TRAIN_RESUME		= PSP_MEM_TRAIN_SEND_SHORT_MSG,
263 };
264 
265 struct psp_memory_training_context {
266 	/*training data size*/
267 	u64 train_data_size;
268 	/*
269 	 * sys_cache
270 	 * cpu virtual address
271 	 * system memory buffer that used to store the training data.
272 	 */
273 	void *sys_cache;
274 
275 	/*vram offset of the p2c training data*/
276 	u64 p2c_train_data_offset;
277 
278 	/*vram offset of the c2p training data*/
279 	u64 c2p_train_data_offset;
280 	struct amdgpu_bo *c2p_bo;
281 
282 	enum psp_memory_training_init_flag init;
283 	u32 training_cnt;
284 	bool enable_mem_training;
285 };
286 
287 /** PSP runtime DB **/
288 #define PSP_RUNTIME_DB_SIZE_IN_BYTES		0x10000
289 #define PSP_RUNTIME_DB_OFFSET			0x100000
290 #define PSP_RUNTIME_DB_COOKIE_ID		0x0ed5
291 #define PSP_RUNTIME_DB_VER_1			0x0100
292 #define PSP_RUNTIME_DB_DIAG_ENTRY_MAX_COUNT	0x40
293 
294 enum psp_runtime_entry_type {
295 	PSP_RUNTIME_ENTRY_TYPE_INVALID		= 0x0,
296 	PSP_RUNTIME_ENTRY_TYPE_TEST		= 0x1,
297 	PSP_RUNTIME_ENTRY_TYPE_MGPU_COMMON	= 0x2,  /* Common mGPU runtime data */
298 	PSP_RUNTIME_ENTRY_TYPE_MGPU_WAFL	= 0x3,  /* WAFL runtime data */
299 	PSP_RUNTIME_ENTRY_TYPE_MGPU_XGMI	= 0x4,  /* XGMI runtime data */
300 	PSP_RUNTIME_ENTRY_TYPE_BOOT_CONFIG	= 0x5,  /* Boot Config runtime data */
301 	PSP_RUNTIME_ENTRY_TYPE_PPTABLE_ERR_STATUS = 0x6, /* SCPM validation data */
302 };
303 
304 /* PSP runtime DB header */
305 struct psp_runtime_data_header {
306 	/* determine the existence of runtime db */
307 	uint16_t cookie;
308 	/* version of runtime db */
309 	uint16_t version;
310 };
311 
312 /* PSP runtime DB entry */
313 struct psp_runtime_entry {
314 	/* type of runtime db entry */
315 	uint32_t entry_type;
316 	/* offset of entry in bytes */
317 	uint16_t offset;
318 	/* size of entry in bytes */
319 	uint16_t size;
320 };
321 
322 /* PSP runtime DB directory */
323 struct psp_runtime_data_directory {
324 	/* number of valid entries */
325 	uint16_t			entry_count;
326 	/* db entries*/
327 	struct psp_runtime_entry	entry_list[PSP_RUNTIME_DB_DIAG_ENTRY_MAX_COUNT];
328 };
329 
330 /* PSP runtime DB boot config feature bitmask */
331 enum psp_runtime_boot_cfg_feature {
332 	BOOT_CFG_FEATURE_GECC                       = 0x1,
333 	BOOT_CFG_FEATURE_TWO_STAGE_DRAM_TRAINING    = 0x2,
334 };
335 
336 /* PSP run time DB SCPM authentication defines */
337 enum psp_runtime_scpm_authentication {
338 	SCPM_DISABLE                     = 0x0,
339 	SCPM_ENABLE                      = 0x1,
340 	SCPM_ENABLE_WITH_SCPM_ERR        = 0x2,
341 };
342 
343 /* PSP runtime DB boot config entry */
344 struct psp_runtime_boot_cfg_entry {
345 	uint32_t boot_cfg_bitmask;
346 	uint32_t reserved;
347 };
348 
349 /* PSP runtime DB SCPM entry */
350 struct psp_runtime_scpm_entry {
351 	enum psp_runtime_scpm_authentication scpm_status;
352 };
353 
354 #if defined(CONFIG_DEBUG_FS)
355 struct spirom_bo {
356 	struct amdgpu_bo *bo;
357 	uint64_t mc_addr;
358 	void *cpu_addr;
359 };
360 #endif
361 
362 struct psp_context {
363 	struct amdgpu_device		*adev;
364 	struct psp_ring			km_ring;
365 	struct psp_gfx_cmd_resp		*cmd;
366 
367 	const struct psp_funcs		*funcs;
368 	const struct ta_funcs		*ta_funcs;
369 
370 	/* firmware buffer */
371 	struct amdgpu_bo		*fw_pri_bo;
372 	uint64_t			fw_pri_mc_addr;
373 	void				*fw_pri_buf;
374 
375 	/* sos firmware */
376 	const struct firmware		*sos_fw;
377 	struct psp_bin_desc		sys;
378 	struct psp_bin_desc		sos;
379 	struct psp_bin_desc		toc;
380 	struct psp_bin_desc		kdb;
381 	struct psp_bin_desc		spl;
382 	struct psp_bin_desc		rl;
383 	struct psp_bin_desc		soc_drv;
384 	struct psp_bin_desc		intf_drv;
385 	struct psp_bin_desc		dbg_drv;
386 	struct psp_bin_desc		ras_drv;
387 	struct psp_bin_desc		ipkeymgr_drv;
388 	struct psp_bin_desc		spdm_drv;
389 
390 	/* tmr buffer */
391 	struct amdgpu_bo		*tmr_bo;
392 	uint64_t			tmr_mc_addr;
393 
394 	/* asd firmware */
395 	const struct firmware		*asd_fw;
396 
397 	/* toc firmware */
398 	const struct firmware		*toc_fw;
399 
400 	/* cap firmware */
401 	const struct firmware		*cap_fw;
402 
403 	/* fence buffer */
404 	struct amdgpu_bo		*fence_buf_bo;
405 	uint64_t			fence_buf_mc_addr;
406 	void				*fence_buf;
407 
408 	/* cmd buffer */
409 	struct amdgpu_bo		*cmd_buf_bo;
410 	uint64_t			cmd_buf_mc_addr;
411 	struct psp_gfx_cmd_resp		*cmd_buf_mem;
412 
413 	/* fence value associated with cmd buffer */
414 	atomic_t			fence_value;
415 	/* flag to mark whether gfx fw autoload is supported or not */
416 	bool				autoload_supported;
417 	/* flag to mark whether psp use runtime TMR or boottime TMR */
418 	bool				boot_time_tmr;
419 	/* flag to mark whether df cstate management centralized to PMFW */
420 	bool				pmfw_centralized_cstate_management;
421 
422 	/* xgmi ta firmware and buffer */
423 	const struct firmware		*ta_fw;
424 	uint32_t			ta_fw_version;
425 
426 	uint32_t			cap_fw_version;
427 	uint32_t			cap_feature_version;
428 	uint32_t			cap_ucode_size;
429 
430 	struct ta_context		asd_context;
431 	struct psp_xgmi_context		xgmi_context;
432 	struct psp_ras_context		ras_context;
433 	struct ta_cp_context		hdcp_context;
434 	struct ta_cp_context		dtm_context;
435 	struct ta_cp_context		rap_context;
436 	struct ta_cp_context		securedisplay_context;
437 	struct mutex			mutex;
438 	struct psp_memory_training_context mem_train_ctx;
439 
440 	uint32_t			boot_cfg_bitmask;
441 
442 	/* firmware upgrades supported */
443 	bool				sup_pd_fw_up;
444 	bool				sup_ifwi_up;
445 
446 	char				*vbflash_tmp_buf;
447 	size_t				vbflash_image_size;
448 	bool				vbflash_done;
449 #if defined(CONFIG_DEBUG_FS)
450 	struct spirom_bo *spirom_dump_trip;
451 #endif
452 };
453 
454 struct amdgpu_psp_funcs {
455 	bool (*check_fw_loading_status)(struct amdgpu_device *adev,
456 					enum AMDGPU_UCODE_ID);
457 };
458 
459 
460 #define psp_ring_create(psp, type) (psp)->funcs->ring_create((psp), (type))
461 #define psp_ring_stop(psp, type) (psp)->funcs->ring_stop((psp), (type))
462 #define psp_ring_destroy(psp, type) ((psp)->funcs->ring_destroy((psp), (type)))
463 #define psp_init_microcode(psp) \
464 		((psp)->funcs->init_microcode ? (psp)->funcs->init_microcode((psp)) : 0)
465 #define psp_bootloader_load_kdb(psp) \
466 		((psp)->funcs->bootloader_load_kdb ? (psp)->funcs->bootloader_load_kdb((psp)) : 0)
467 #define psp_bootloader_load_spl(psp) \
468 		((psp)->funcs->bootloader_load_spl ? (psp)->funcs->bootloader_load_spl((psp)) : 0)
469 #define psp_bootloader_load_sysdrv(psp) \
470 		((psp)->funcs->bootloader_load_sysdrv ? (psp)->funcs->bootloader_load_sysdrv((psp)) : 0)
471 #define psp_bootloader_load_soc_drv(psp) \
472 		((psp)->funcs->bootloader_load_soc_drv ? (psp)->funcs->bootloader_load_soc_drv((psp)) : 0)
473 #define psp_bootloader_load_intf_drv(psp) \
474 		((psp)->funcs->bootloader_load_intf_drv ? (psp)->funcs->bootloader_load_intf_drv((psp)) : 0)
475 #define psp_bootloader_load_dbg_drv(psp) \
476 		((psp)->funcs->bootloader_load_dbg_drv ? (psp)->funcs->bootloader_load_dbg_drv((psp)) : 0)
477 #define psp_bootloader_load_ras_drv(psp) \
478 		((psp)->funcs->bootloader_load_ras_drv ? \
479 		(psp)->funcs->bootloader_load_ras_drv((psp)) : 0)
480 #define psp_bootloader_load_ipkeymgr_drv(psp) \
481 		((psp)->funcs->bootloader_load_ipkeymgr_drv ? \
482 		 (psp)->funcs->bootloader_load_ipkeymgr_drv((psp)) : 0)
483 #define psp_bootloader_load_spdm_drv(psp) \
484 		((psp)->funcs->bootloader_load_spdm_drv ? \
485 		 (psp)->funcs->bootloader_load_spdm_drv((psp)) : 0)
486 #define psp_bootloader_load_sos(psp) \
487 		((psp)->funcs->bootloader_load_sos ? (psp)->funcs->bootloader_load_sos((psp)) : 0)
488 #define psp_smu_reload_quirk(psp) \
489 		((psp)->funcs->smu_reload_quirk ? (psp)->funcs->smu_reload_quirk((psp)) : false)
490 #define psp_mode1_reset(psp) \
491 		((psp)->funcs->mode1_reset ? (psp)->funcs->mode1_reset((psp)) : false)
492 #define psp_mem_training(psp, ops) \
493 	((psp)->funcs->mem_training ? (psp)->funcs->mem_training((psp), (ops)) : 0)
494 
495 #define psp_ring_get_wptr(psp) (psp)->funcs->ring_get_wptr((psp))
496 #define psp_ring_set_wptr(psp, value) (psp)->funcs->ring_set_wptr((psp), (value))
497 
498 #define psp_load_usbc_pd_fw(psp, fw_pri_mc_addr) \
499 	((psp)->funcs->load_usbc_pd_fw ? \
500 	(psp)->funcs->load_usbc_pd_fw((psp), (fw_pri_mc_addr)) : -EINVAL)
501 
502 #define psp_read_usbc_pd_fw(psp, fw_ver) \
503 	((psp)->funcs->read_usbc_pd_fw ? \
504 	(psp)->funcs->read_usbc_pd_fw((psp), fw_ver) : -EINVAL)
505 
506 #define psp_update_spirom(psp, fw_pri_mc_addr) \
507 	((psp)->funcs->update_spirom ? \
508 	(psp)->funcs->update_spirom((psp), fw_pri_mc_addr) : -EINVAL)
509 
510 #define psp_dump_spirom(psp, fw_pri_mc_addr) \
511 	((psp)->funcs->dump_spirom ? \
512 	(psp)->funcs->dump_spirom((psp), fw_pri_mc_addr) : -EINVAL)
513 
514 #define psp_vbflash_status(psp) \
515 	((psp)->funcs->vbflash_stat ? \
516 	(psp)->funcs->vbflash_stat((psp)) : -EINVAL)
517 
518 #define psp_fatal_error_recovery_quirk(psp) \
519 	((psp)->funcs->fatal_error_recovery_quirk ? \
520 	(psp)->funcs->fatal_error_recovery_quirk((psp)) : 0)
521 
522 #define psp_is_aux_sos_load_required(psp) \
523 	((psp)->funcs->is_aux_sos_load_required ? (psp)->funcs->is_aux_sos_load_required((psp)) : 0)
524 
525 #define psp_reg_program_no_ring(psp, val, id) \
526 	((psp)->funcs->reg_program_no_ring ? \
527 	(psp)->funcs->reg_program_no_ring((psp), val, id) : -EINVAL)
528 
529 #define psp_get_fw_type(psp, ucode, type) \
530 	((psp)->funcs->get_fw_type ? \
531 	(psp)->funcs->get_fw_type(ucode, type):amdgpu_psp_get_fw_type(ucode, type))
532 
533 extern const struct amd_ip_funcs psp_ip_funcs;
534 
535 extern const struct amdgpu_ip_block_version psp_v3_1_ip_block;
536 extern const struct amdgpu_ip_block_version psp_v10_0_ip_block;
537 extern const struct amdgpu_ip_block_version psp_v11_0_ip_block;
538 extern const struct amdgpu_ip_block_version psp_v11_0_8_ip_block;
539 extern const struct amdgpu_ip_block_version psp_v12_0_ip_block;
540 extern const struct amdgpu_ip_block_version psp_v13_0_ip_block;
541 extern const struct amdgpu_ip_block_version psp_v13_0_4_ip_block;
542 extern const struct amdgpu_ip_block_version psp_v14_0_ip_block;
543 extern const struct amdgpu_ip_block_version psp_v15_0_ip_block;
544 extern const struct amdgpu_ip_block_version psp_v15_0_8_ip_block;
545 
546 int psp_wait_for(struct psp_context *psp, uint32_t reg_index,
547 		 uint32_t field_val, uint32_t mask, uint32_t flags);
548 extern int psp_wait_for_spirom_update(struct psp_context *psp, uint32_t reg_index,
549 			uint32_t field_val, uint32_t mask, uint32_t msec_timeout);
550 
551 int psp_execute_ip_fw_load(struct psp_context *psp,
552 			   struct amdgpu_firmware_info *ucode);
553 
554 int psp_gpu_reset(struct amdgpu_device *adev);
555 
556 int psp_ta_init_shared_buf(struct psp_context *psp,
557 				  struct ta_mem_context *mem_ctx);
558 void psp_ta_free_shared_buf(struct ta_mem_context *mem_ctx);
559 int psp_ta_unload(struct psp_context *psp, struct ta_context *context);
560 int psp_ta_load(struct psp_context *psp, struct ta_context *context);
561 int psp_ta_invoke(struct psp_context *psp,
562 			uint32_t ta_cmd_id,
563 			struct ta_context *context);
564 
565 int psp_xgmi_initialize(struct psp_context *psp, bool set_extended_data, bool load_ta);
566 int psp_xgmi_terminate(struct psp_context *psp);
567 int psp_xgmi_invoke(struct psp_context *psp, uint32_t ta_cmd_id);
568 int psp_xgmi_get_hive_id(struct psp_context *psp, uint64_t *hive_id);
569 int psp_xgmi_get_node_id(struct psp_context *psp, uint64_t *node_id);
570 int psp_xgmi_get_topology_info(struct psp_context *psp,
571 			       int number_devices,
572 			       struct psp_xgmi_topology_info *topology,
573 			       bool get_extended_data);
574 int psp_xgmi_set_topology_info(struct psp_context *psp,
575 			       int number_devices,
576 			       struct psp_xgmi_topology_info *topology);
577 int psp_ras_initialize(struct psp_context *psp);
578 int psp_ras_invoke(struct psp_context *psp, uint32_t ta_cmd_id);
579 int psp_ras_enable_features(struct psp_context *psp,
580 		union ta_ras_cmd_input *info, bool enable);
581 int psp_ras_trigger_error(struct psp_context *psp,
582 			  struct ta_ras_trigger_error_input *info, uint32_t instance_mask);
583 int psp_ras_terminate(struct psp_context *psp);
584 int psp_ras_query_address(struct psp_context *psp,
585 			  struct ta_ras_query_address_input *addr_in,
586 			  struct ta_ras_query_address_output *addr_out);
587 
588 int psp_hdcp_invoke(struct psp_context *psp, uint32_t ta_cmd_id);
589 int psp_dtm_invoke(struct psp_context *psp, uint32_t ta_cmd_id);
590 int psp_rap_invoke(struct psp_context *psp, uint32_t ta_cmd_id, enum ta_rap_status *status);
591 int psp_securedisplay_invoke(struct psp_context *psp, uint32_t ta_cmd_id);
592 
593 int psp_rlc_autoload_start(struct psp_context *psp);
594 
595 int psp_reg_program(struct psp_context *psp, enum psp_reg_prog_id reg,
596 		uint32_t value);
597 int psp_ring_cmd_submit(struct psp_context *psp,
598 			uint64_t cmd_buf_mc_addr,
599 			uint64_t fence_mc_addr,
600 			int index);
601 int psp_init_asd_microcode(struct psp_context *psp,
602 			   const char *chip_name);
603 int psp_init_toc_microcode(struct psp_context *psp,
604 			   const char *chip_name);
605 int psp_init_sos_microcode(struct psp_context *psp,
606 			   const char *chip_name);
607 int psp_init_ta_microcode(struct psp_context *psp,
608 			  const char *chip_name);
609 int psp_init_cap_microcode(struct psp_context *psp,
610 			  const char *chip_name);
611 int psp_get_fw_attestation_records_addr(struct psp_context *psp,
612 					uint64_t *output_ptr);
613 int psp_update_fw_reservation(struct psp_context *psp);
614 int psp_load_fw_list(struct psp_context *psp,
615 		     struct amdgpu_firmware_info **ucode_list, int ucode_count);
616 void psp_copy_fw(struct psp_context *psp, uint8_t *start_addr, uint32_t bin_size);
617 
618 int psp_spatial_partition(struct psp_context *psp, int mode);
619 int psp_memory_partition(struct psp_context *psp, int mode);
620 
621 int is_psp_fw_valid(struct psp_bin_desc bin);
622 
623 int amdgpu_psp_wait_for_bootloader(struct amdgpu_device *adev);
624 bool amdgpu_psp_get_ras_capability(struct psp_context *psp);
625 
626 int psp_config_sq_perfmon(struct psp_context *psp, uint32_t xcp_id,
627 	bool core_override_enable, bool reg_override_enable, bool perfmon_override_enable);
628 bool amdgpu_psp_tos_reload_needed(struct amdgpu_device *adev);
629 int amdgpu_psp_reg_program_no_ring(struct psp_context *psp, uint32_t val,
630 				   enum psp_reg_prog_id id);
631 void amdgpu_psp_debugfs_init(struct amdgpu_device *adev);
632 int amdgpu_psp_get_fw_type(struct amdgpu_firmware_info *ucode,
633 			   enum psp_gfx_fw_type *type);
634 
635 
636 #endif
637