1 /* 2 * Copyright 2012-2023 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 * Authors: AMD 23 * 24 */ 25 26 #ifndef DC_INTERFACE_H_ 27 #define DC_INTERFACE_H_ 28 29 #include "dc_types.h" 30 #include "dc_state.h" 31 #include "dc_plane.h" 32 #include "grph_object_defs.h" 33 #include "logger_types.h" 34 #include "hdcp_msg_types.h" 35 #include "gpio_types.h" 36 #include "link_service_types.h" 37 #include "grph_object_ctrl_defs.h" 38 #include <inc/hw/opp.h> 39 40 #include "hwss/hw_sequencer.h" 41 #include "inc/compressor.h" 42 #include "inc/hw/dmcu.h" 43 #include "dml/display_mode_lib.h" 44 45 #include "dml2_0/dml2_wrapper.h" 46 47 #include "dmub/inc/dmub_cmd.h" 48 49 #include "sspl/dc_spl_types.h" 50 51 struct abm_save_restore; 52 53 /* forward declaration */ 54 struct aux_payload; 55 struct set_config_cmd_payload; 56 struct dmub_notification; 57 struct dcn_hubbub_reg_state; 58 struct dcn_hubp_reg_state; 59 struct dcn_dpp_reg_state; 60 struct dcn_mpc_reg_state; 61 struct dcn_opp_reg_state; 62 struct dcn_dsc_reg_state; 63 struct dcn_optc_reg_state; 64 struct dcn_dccg_reg_state; 65 66 #define DC_VER "3.2.367" 67 68 /** 69 * MAX_SURFACES - representative of the upper bound of surfaces that can be piped to a single CRTC 70 */ 71 #define MAX_SURFACES 4 72 /** 73 * MAX_PLANES - representative of the upper bound of planes that are supported by the HW 74 */ 75 #define MAX_PLANES 6 76 #define MAX_STREAMS 6 77 #define MIN_VIEWPORT_SIZE 12 78 #define MAX_NUM_EDP 2 79 #define MAX_SUPPORTED_FORMATS 7 80 81 #define MAX_HOST_ROUTERS_NUM 3 82 #define MAX_DPIA_PER_HOST_ROUTER 3 83 #define MAX_DPIA_NUM (MAX_HOST_ROUTERS_NUM * MAX_DPIA_PER_HOST_ROUTER) 84 85 #define NUM_FAST_FLIPS_TO_STEADY_STATE 20 86 87 /* Display Core Interfaces */ 88 struct dc_versions { 89 const char *dc_ver; 90 struct dmcu_version dmcu_version; 91 }; 92 93 enum dp_protocol_version { 94 DP_VERSION_1_4 = 0, 95 DP_VERSION_2_1, 96 DP_VERSION_UNKNOWN, 97 }; 98 99 enum dc_plane_type { 100 DC_PLANE_TYPE_INVALID, 101 DC_PLANE_TYPE_DCE_RGB, 102 DC_PLANE_TYPE_DCE_UNDERLAY, 103 DC_PLANE_TYPE_DCN_UNIVERSAL, 104 }; 105 106 // Sizes defined as multiples of 64KB 107 enum det_size { 108 DET_SIZE_DEFAULT = 0, 109 DET_SIZE_192KB = 3, 110 DET_SIZE_256KB = 4, 111 DET_SIZE_320KB = 5, 112 DET_SIZE_384KB = 6 113 }; 114 115 116 struct dc_plane_cap { 117 enum dc_plane_type type; 118 uint32_t per_pixel_alpha : 1; 119 struct { 120 uint32_t argb8888 : 1; 121 uint32_t nv12 : 1; 122 uint32_t fp16 : 1; 123 uint32_t p010 : 1; 124 uint32_t ayuv : 1; 125 } pixel_format_support; 126 // max upscaling factor x1000 127 // upscaling factors are always >= 1 128 // for example, 1080p -> 8K is 4.0, or 4000 raw value 129 struct { 130 uint32_t argb8888; 131 uint32_t nv12; 132 uint32_t fp16; 133 } max_upscale_factor; 134 // max downscale factor x1000 135 // downscale factors are always <= 1 136 // for example, 8K -> 1080p is 0.25, or 250 raw value 137 struct { 138 uint32_t argb8888; 139 uint32_t nv12; 140 uint32_t fp16; 141 } max_downscale_factor; 142 // minimal width/height 143 uint32_t min_width; 144 uint32_t min_height; 145 }; 146 147 /** 148 * DOC: color-management-caps 149 * 150 * **Color management caps (DPP and MPC)** 151 * 152 * Modules/color calculates various color operations which are translated to 153 * abstracted HW. DCE 5-12 had almost no important changes, but starting with 154 * DCN1, every new generation comes with fairly major differences in color 155 * pipeline. Therefore, we abstract color pipe capabilities so modules/DM can 156 * decide mapping to HW block based on logical capabilities. 157 */ 158 159 /** 160 * struct rom_curve_caps - predefined transfer function caps for degamma and regamma 161 * @srgb: RGB color space transfer func 162 * @bt2020: BT.2020 transfer func 163 * @gamma2_2: standard gamma 164 * @pq: perceptual quantizer transfer function 165 * @hlg: hybrid log–gamma transfer function 166 */ 167 struct rom_curve_caps { 168 uint16_t srgb : 1; 169 uint16_t bt2020 : 1; 170 uint16_t gamma2_2 : 1; 171 uint16_t pq : 1; 172 uint16_t hlg : 1; 173 }; 174 175 /** 176 * struct dpp_color_caps - color pipeline capabilities for display pipe and 177 * plane blocks 178 * 179 * @dcn_arch: all DCE generations treated the same 180 * @input_lut_shared: shared with DGAM. Input LUT is different than most LUTs, 181 * just plain 256-entry lookup 182 * @icsc: input color space conversion 183 * @dgam_ram: programmable degamma LUT 184 * @post_csc: post color space conversion, before gamut remap 185 * @gamma_corr: degamma correction 186 * @hw_3d_lut: 3D LUT support. It implies a shaper LUT before. It may be shared 187 * with MPC by setting mpc:shared_3d_lut flag 188 * @ogam_ram: programmable out/blend gamma LUT 189 * @ocsc: output color space conversion 190 * @dgam_rom_for_yuv: pre-defined degamma LUT for YUV planes 191 * @dgam_rom_caps: pre-definied curve caps for degamma 1D LUT 192 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 193 * 194 * Note: hdr_mult and gamut remap (CTM) are always available in DPP (in that order) 195 */ 196 struct dpp_color_caps { 197 uint16_t dcn_arch : 1; 198 uint16_t input_lut_shared : 1; 199 uint16_t icsc : 1; 200 uint16_t dgam_ram : 1; 201 uint16_t post_csc : 1; 202 uint16_t gamma_corr : 1; 203 uint16_t hw_3d_lut : 1; 204 uint16_t ogam_ram : 1; 205 uint16_t ocsc : 1; 206 uint16_t dgam_rom_for_yuv : 1; 207 struct rom_curve_caps dgam_rom_caps; 208 struct rom_curve_caps ogam_rom_caps; 209 }; 210 211 /* Below structure is to describe the HW support for mem layout, extend support 212 range to match what OS could handle in the roadmap */ 213 struct lut3d_caps { 214 uint32_t dma_3d_lut : 1; /*< DMA mode support for 3D LUT */ 215 struct { 216 uint32_t swizzle_3d_rgb : 1; 217 uint32_t swizzle_3d_bgr : 1; 218 uint32_t linear_1d : 1; 219 } mem_layout_support; 220 struct { 221 uint32_t unorm_12msb : 1; 222 uint32_t unorm_12lsb : 1; 223 uint32_t float_fp1_5_10 : 1; 224 } mem_format_support; 225 struct { 226 uint32_t order_rgba : 1; 227 uint32_t order_bgra : 1; 228 } mem_pixel_order_support; 229 /*< size options are 9, 17, 33, 45, 65 */ 230 struct { 231 uint32_t dim_9 : 1; /* 3D LUT support for 9x9x9 */ 232 uint32_t dim_17 : 1; /* 3D LUT support for 17x17x17 */ 233 uint32_t dim_33 : 1; /* 3D LUT support for 33x33x33 */ 234 uint32_t dim_45 : 1; /* 3D LUT support for 45x45x45 */ 235 uint32_t dim_65 : 1; /* 3D LUT support for 65x65x65 */ 236 } lut_dim_caps; 237 }; 238 239 /** 240 * struct mpc_color_caps - color pipeline capabilities for multiple pipe and 241 * plane combined blocks 242 * 243 * @gamut_remap: color transformation matrix 244 * @ogam_ram: programmable out gamma LUT 245 * @ocsc: output color space conversion matrix 246 * @num_3dluts: MPC 3D LUT; always assumes a preceding shaper LUT 247 * @num_rmcm_3dluts: number of RMCM 3D LUTS; always assumes a preceding shaper LUT 248 * @shared_3d_lut: shared 3D LUT flag. Can be either DPP or MPC, but single 249 * instance 250 * @ogam_rom_caps: pre-definied curve caps for regamma 1D LUT 251 * @mcm_3d_lut_caps: HW support cap for MCM LUT memory 252 * @rmcm_3d_lut_caps: HW support cap for RMCM LUT memory 253 * @preblend: whether color manager supports preblend with MPC 254 */ 255 struct mpc_color_caps { 256 uint16_t gamut_remap : 1; 257 uint16_t ogam_ram : 1; 258 uint16_t ocsc : 1; 259 uint16_t num_3dluts : 3; 260 uint16_t num_rmcm_3dluts : 3; 261 uint16_t shared_3d_lut:1; 262 struct rom_curve_caps ogam_rom_caps; 263 struct lut3d_caps mcm_3d_lut_caps; 264 struct lut3d_caps rmcm_3d_lut_caps; 265 bool preblend; 266 }; 267 268 /** 269 * struct dc_color_caps - color pipes capabilities for DPP and MPC hw blocks 270 * @dpp: color pipes caps for DPP 271 * @mpc: color pipes caps for MPC 272 */ 273 struct dc_color_caps { 274 struct dpp_color_caps dpp; 275 struct mpc_color_caps mpc; 276 }; 277 278 struct dc_dmub_caps { 279 bool psr; 280 bool mclk_sw; 281 bool subvp_psr; 282 bool gecc_enable; 283 uint8_t fams_ver; 284 bool aux_backlight_support; 285 }; 286 287 struct dc_scl_caps { 288 bool sharpener_support; 289 }; 290 291 struct dc_check_config { 292 /** 293 * max video plane width that can be safely assumed to be always 294 * supported by single DPP pipe. 295 */ 296 unsigned int max_optimizable_video_width; 297 bool enable_legacy_fast_update; 298 299 bool deferred_transition_state; 300 unsigned int transition_countdown_to_steady_state; 301 }; 302 303 struct dc_caps { 304 uint32_t max_streams; 305 uint32_t max_links; 306 uint32_t max_audios; 307 uint32_t max_slave_planes; 308 uint32_t max_slave_yuv_planes; 309 uint32_t max_slave_rgb_planes; 310 uint32_t max_planes; 311 uint32_t max_downscale_ratio; 312 uint32_t i2c_speed_in_khz; 313 uint32_t i2c_speed_in_khz_hdcp; 314 uint32_t dmdata_alloc_size; 315 unsigned int max_cursor_size; 316 unsigned int max_buffered_cursor_size; 317 unsigned int max_video_width; 318 unsigned int min_horizontal_blanking_period; 319 int linear_pitch_alignment; 320 bool dcc_const_color; 321 bool dynamic_audio; 322 bool is_apu; 323 bool dual_link_dvi; 324 bool post_blend_color_processing; 325 bool force_dp_tps4_for_cp2520; 326 bool disable_dp_clk_share; 327 bool psp_setup_panel_mode; 328 bool extended_aux_timeout_support; 329 bool dmcub_support; 330 bool zstate_support; 331 bool ips_support; 332 bool ips_v2_support; 333 uint32_t num_of_internal_disp; 334 enum dp_protocol_version max_dp_protocol_version; 335 unsigned int mall_size_per_mem_channel; 336 unsigned int mall_size_total; 337 unsigned int cursor_cache_size; 338 struct dc_plane_cap planes[MAX_PLANES]; 339 struct dc_color_caps color; 340 struct dc_dmub_caps dmub_caps; 341 bool dp_hpo; 342 bool dp_hdmi21_pcon_support; 343 bool edp_dsc_support; 344 bool vbios_lttpr_aware; 345 bool vbios_lttpr_enable; 346 bool fused_io_supported; 347 uint32_t max_otg_num; 348 uint32_t max_cab_allocation_bytes; 349 uint32_t cache_line_size; 350 uint32_t cache_num_ways; 351 uint16_t subvp_fw_processing_delay_us; 352 uint8_t subvp_drr_max_vblank_margin_us; 353 uint16_t subvp_prefetch_end_to_mall_start_us; 354 uint8_t subvp_swath_height_margin_lines; // subvp start line must be aligned to 2 x swath height 355 uint16_t subvp_pstate_allow_width_us; 356 uint16_t subvp_vertical_int_margin_us; 357 bool seamless_odm; 358 uint32_t max_v_total; 359 bool vtotal_limited_by_fp2; 360 uint32_t max_disp_clock_khz_at_vmin; 361 uint8_t subvp_drr_vblank_start_margin_us; 362 bool cursor_not_scaled; 363 bool dcmode_power_limits_present; 364 bool sequential_ono; 365 /* Conservative limit for DCC cases which require ODM4:1 to support*/ 366 uint32_t dcc_plane_width_limit; 367 struct dc_scl_caps scl_caps; 368 uint8_t num_of_host_routers; 369 uint8_t num_of_dpias_per_host_router; 370 /* limit of the ODM only, could be limited by other factors (like pipe count)*/ 371 uint8_t max_odm_combine_factor; 372 }; 373 374 struct dc_bug_wa { 375 bool no_connect_phy_config; 376 bool dedcn20_305_wa; 377 bool skip_clock_update; 378 bool lt_early_cr_pattern; 379 struct { 380 uint8_t uclk : 1; 381 uint8_t fclk : 1; 382 uint8_t dcfclk : 1; 383 uint8_t dcfclk_ds: 1; 384 } clock_update_disable_mask; 385 bool skip_psr_ips_crtc_disable; 386 }; 387 struct dc_dcc_surface_param { 388 struct dc_size surface_size; 389 enum surface_pixel_format format; 390 unsigned int plane0_pitch; 391 struct dc_size plane1_size; 392 unsigned int plane1_pitch; 393 union { 394 enum swizzle_mode_values swizzle_mode; 395 enum swizzle_mode_addr3_values swizzle_mode_addr3; 396 }; 397 enum dc_scan_direction scan; 398 }; 399 400 struct dc_dcc_setting { 401 unsigned int max_compressed_blk_size; 402 unsigned int max_uncompressed_blk_size; 403 bool independent_64b_blks; 404 //These bitfields to be used starting with DCN 3.0 405 struct { 406 uint32_t dcc_256_64_64 : 1;//available in ASICs before DCN 3.0 (the worst compression case) 407 uint32_t dcc_128_128_uncontrained : 1; //available in ASICs before DCN 3.0 408 uint32_t dcc_256_128_128 : 1; //available starting with DCN 3.0 409 uint32_t dcc_256_256_unconstrained : 1; //available in ASICs before DCN 3.0 (the best compression case) 410 uint32_t dcc_256_256 : 1; //available in ASICs starting with DCN 4.0x (the best compression case) 411 uint32_t dcc_256_128 : 1; //available in ASICs starting with DCN 4.0x 412 uint32_t dcc_256_64 : 1; //available in ASICs starting with DCN 4.0x (the worst compression case) 413 } dcc_controls; 414 }; 415 416 struct dc_surface_dcc_cap { 417 union { 418 struct { 419 struct dc_dcc_setting rgb; 420 } grph; 421 422 struct { 423 struct dc_dcc_setting luma; 424 struct dc_dcc_setting chroma; 425 } video; 426 }; 427 428 bool capable; 429 bool const_color_support; 430 }; 431 432 struct dc_static_screen_params { 433 struct { 434 bool force_trigger; 435 bool cursor_update; 436 bool surface_update; 437 bool overlay_update; 438 } triggers; 439 unsigned int num_frames; 440 }; 441 442 443 /* Surface update type is used by dc_update_surfaces_and_stream 444 * The update type is determined at the very beginning of the function based 445 * on parameters passed in and decides how much programming (or updating) is 446 * going to be done during the call. 447 * 448 * UPDATE_TYPE_FAST is used for really fast updates that do not require much 449 * logical calculations or hardware register programming. This update MUST be 450 * ISR safe on windows. Currently fast update will only be used to flip surface 451 * address. 452 * 453 * UPDATE_TYPE_MED is used for slower updates which require significant hw 454 * re-programming however do not affect bandwidth consumption or clock 455 * requirements. At present, this is the level at which front end updates 456 * that do not require us to run bw_calcs happen. These are in/out transfer func 457 * updates, viewport offset changes, recout size changes and pixel depth changes. 458 * This update can be done at ISR, but we want to minimize how often this happens. 459 * 460 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our 461 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front 462 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or 463 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do 464 * a full update. This cannot be done at ISR level and should be a rare event. 465 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting 466 * underscan we don't expect to see this call at all. 467 */ 468 469 enum surface_update_type { 470 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */ 471 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/ 472 UPDATE_TYPE_FULL, /* may need to shuffle resources */ 473 }; 474 475 enum dc_lock_descriptor { 476 LOCK_DESCRIPTOR_NONE = 0x0, 477 LOCK_DESCRIPTOR_STREAM = 0x1, 478 LOCK_DESCRIPTOR_LINK = 0x2, 479 LOCK_DESCRIPTOR_GLOBAL = 0x4, 480 }; 481 482 struct surface_update_descriptor { 483 enum surface_update_type update_type; 484 enum dc_lock_descriptor lock_descriptor; 485 }; 486 487 /* Forward declaration*/ 488 struct dc; 489 struct dc_plane_state; 490 struct dc_state; 491 492 struct dc_cap_funcs { 493 bool (*get_dcc_compression_cap)(const struct dc *dc, 494 const struct dc_dcc_surface_param *input, 495 struct dc_surface_dcc_cap *output); 496 bool (*get_subvp_en)(struct dc *dc, struct dc_state *context); 497 }; 498 499 struct link_training_settings; 500 501 union allow_lttpr_non_transparent_mode { 502 struct { 503 bool DP1_4A : 1; 504 bool DP2_0 : 1; 505 } bits; 506 unsigned char raw; 507 }; 508 509 /* Structure to hold configuration flags set by dm at dc creation. */ 510 struct dc_config { 511 bool gpu_vm_support; 512 bool disable_disp_pll_sharing; 513 bool fbc_support; 514 bool disable_fractional_pwm; 515 bool allow_seamless_boot_optimization; 516 bool seamless_boot_edp_requested; 517 bool edp_not_connected; 518 bool edp_no_power_sequencing; 519 bool force_enum_edp; 520 bool forced_clocks; 521 union allow_lttpr_non_transparent_mode allow_lttpr_non_transparent_mode; 522 bool multi_mon_pp_mclk_switch; 523 bool disable_dmcu; 524 bool enable_4to1MPC; 525 bool enable_windowed_mpo_odm; 526 bool forceHBR2CP2520; // Used for switching between test patterns TPS4 and CP2520 527 uint32_t allow_edp_hotplug_detection; 528 bool skip_riommu_prefetch_wa; 529 bool clamp_min_dcfclk; 530 uint64_t vblank_alignment_dto_params; 531 uint8_t vblank_alignment_max_frame_time_diff; 532 bool is_asymmetric_memory; 533 bool is_single_rank_dimm; 534 bool is_vmin_only_asic; 535 bool use_spl; 536 bool prefer_easf; 537 bool use_pipe_ctx_sync_logic; 538 int smart_mux_version; 539 bool ignore_dpref_ss; 540 bool enable_mipi_converter_optimization; 541 bool use_default_clock_table; 542 bool force_bios_enable_lttpr; 543 uint8_t force_bios_fixed_vs; 544 int sdpif_request_limit_words_per_umc; 545 bool dc_mode_clk_limit_support; 546 bool EnableMinDispClkODM; 547 bool enable_auto_dpm_test_logs; 548 unsigned int disable_ips; 549 unsigned int disable_ips_rcg; 550 unsigned int disable_ips_in_vpb; 551 bool disable_ips_in_dpms_off; 552 bool usb4_bw_alloc_support; 553 bool allow_0_dtb_clk; 554 bool use_assr_psp_message; 555 bool support_edp0_on_dp1; 556 unsigned int enable_fpo_flicker_detection; 557 bool disable_hbr_audio_dp2; 558 bool consolidated_dpia_dp_lt; 559 bool set_pipe_unlock_order; 560 bool enable_dpia_pre_training; 561 bool unify_link_enc_assignment; 562 bool enable_cursor_offload; 563 struct spl_sharpness_range dcn_sharpness_range; 564 struct spl_sharpness_range dcn_override_sharpness_range; 565 }; 566 567 enum visual_confirm { 568 VISUAL_CONFIRM_DISABLE = 0, 569 VISUAL_CONFIRM_SURFACE = 1, 570 VISUAL_CONFIRM_HDR = 2, 571 VISUAL_CONFIRM_MPCTREE = 4, 572 VISUAL_CONFIRM_PSR = 5, 573 VISUAL_CONFIRM_SWAPCHAIN = 6, 574 VISUAL_CONFIRM_FAMS = 7, 575 VISUAL_CONFIRM_SWIZZLE = 9, 576 VISUAL_CONFIRM_SMARTMUX_DGPU = 10, 577 VISUAL_CONFIRM_REPLAY = 12, 578 VISUAL_CONFIRM_SUBVP = 14, 579 VISUAL_CONFIRM_MCLK_SWITCH = 16, 580 VISUAL_CONFIRM_FAMS2 = 19, 581 VISUAL_CONFIRM_HW_CURSOR = 20, 582 VISUAL_CONFIRM_VABC = 21, 583 VISUAL_CONFIRM_DCC = 22, 584 VISUAL_CONFIRM_EXPLICIT = 0x80000000, 585 }; 586 587 enum dc_psr_power_opts { 588 psr_power_opt_invalid = 0x0, 589 psr_power_opt_smu_opt_static_screen = 0x1, 590 psr_power_opt_z10_static_screen = 0x10, 591 psr_power_opt_ds_disable_allow = 0x100, 592 }; 593 594 enum dml_hostvm_override_opts { 595 DML_HOSTVM_NO_OVERRIDE = 0x0, 596 DML_HOSTVM_OVERRIDE_FALSE = 0x1, 597 DML_HOSTVM_OVERRIDE_TRUE = 0x2, 598 }; 599 600 enum dc_replay_power_opts { 601 replay_power_opt_invalid = 0x0, 602 replay_power_opt_smu_opt_static_screen = 0x1, 603 replay_power_opt_z10_static_screen = 0x10, 604 }; 605 606 enum dcc_option { 607 DCC_ENABLE = 0, 608 DCC_DISABLE = 1, 609 DCC_HALF_REQ_DISALBE = 2, 610 }; 611 612 enum in_game_fams_config { 613 INGAME_FAMS_SINGLE_DISP_ENABLE, // enable in-game fams 614 INGAME_FAMS_DISABLE, // disable in-game fams 615 INGAME_FAMS_MULTI_DISP_ENABLE, //enable in-game fams for multi-display 616 INGAME_FAMS_MULTI_DISP_CLAMPED_ONLY, //enable in-game fams for multi-display only for clamped RR strategies 617 }; 618 619 /** 620 * enum pipe_split_policy - Pipe split strategy supported by DCN 621 * 622 * This enum is used to define the pipe split policy supported by DCN. By 623 * default, DC favors MPC_SPLIT_DYNAMIC. 624 */ 625 enum pipe_split_policy { 626 /** 627 * @MPC_SPLIT_DYNAMIC: DC will automatically decide how to split the 628 * pipe in order to bring the best trade-off between performance and 629 * power consumption. This is the recommended option. 630 */ 631 MPC_SPLIT_DYNAMIC = 0, 632 633 /** 634 * @MPC_SPLIT_AVOID: Avoid pipe split, which means that DC will not 635 * try any sort of split optimization. 636 */ 637 MPC_SPLIT_AVOID = 1, 638 639 /** 640 * @MPC_SPLIT_AVOID_MULT_DISP: With this option, DC will only try to 641 * optimize the pipe utilization when using a single display; if the 642 * user connects to a second display, DC will avoid pipe split. 643 */ 644 MPC_SPLIT_AVOID_MULT_DISP = 2, 645 }; 646 647 enum wm_report_mode { 648 WM_REPORT_DEFAULT = 0, 649 WM_REPORT_OVERRIDE = 1, 650 }; 651 enum dtm_pstate{ 652 dtm_level_p0 = 0,/*highest voltage*/ 653 dtm_level_p1, 654 dtm_level_p2, 655 dtm_level_p3, 656 dtm_level_p4,/*when active_display_count = 0*/ 657 }; 658 659 enum dcn_pwr_state { 660 DCN_PWR_STATE_UNKNOWN = -1, 661 DCN_PWR_STATE_MISSION_MODE = 0, 662 DCN_PWR_STATE_LOW_POWER = 3, 663 }; 664 665 enum dcn_zstate_support_state { 666 DCN_ZSTATE_SUPPORT_UNKNOWN, 667 DCN_ZSTATE_SUPPORT_ALLOW, 668 DCN_ZSTATE_SUPPORT_ALLOW_Z8_ONLY, 669 DCN_ZSTATE_SUPPORT_ALLOW_Z8_Z10_ONLY, 670 DCN_ZSTATE_SUPPORT_ALLOW_Z10_ONLY, 671 DCN_ZSTATE_SUPPORT_DISALLOW, 672 }; 673 674 /* 675 * struct dc_clocks - DC pipe clocks 676 * 677 * For any clocks that may differ per pipe only the max is stored in this 678 * structure 679 */ 680 struct dc_clocks { 681 int dispclk_khz; 682 int actual_dispclk_khz; 683 int dppclk_khz; 684 int actual_dppclk_khz; 685 int disp_dpp_voltage_level_khz; 686 int dcfclk_khz; 687 int socclk_khz; 688 int dcfclk_deep_sleep_khz; 689 int fclk_khz; 690 int phyclk_khz; 691 int dramclk_khz; 692 bool p_state_change_support; 693 enum dcn_zstate_support_state zstate_support; 694 bool dtbclk_en; 695 int ref_dtbclk_khz; 696 bool fclk_p_state_change_support; 697 enum dcn_pwr_state pwr_state; 698 /* 699 * Elements below are not compared for the purposes of 700 * optimization required 701 */ 702 bool prev_p_state_change_support; 703 bool fclk_prev_p_state_change_support; 704 int num_ways; 705 int host_router_bw_kbps[MAX_HOST_ROUTERS_NUM]; 706 707 /* 708 * @fw_based_mclk_switching 709 * 710 * DC has a mechanism that leverage the variable refresh rate to switch 711 * memory clock in cases that we have a large latency to achieve the 712 * memory clock change and a short vblank window. DC has some 713 * requirements to enable this feature, and this field describes if the 714 * system support or not such a feature. 715 */ 716 bool fw_based_mclk_switching; 717 bool fw_based_mclk_switching_shut_down; 718 int prev_num_ways; 719 enum dtm_pstate dtm_level; 720 int max_supported_dppclk_khz; 721 int max_supported_dispclk_khz; 722 int bw_dppclk_khz; /*a copy of dppclk_khz*/ 723 int bw_dispclk_khz; 724 int idle_dramclk_khz; 725 int idle_fclk_khz; 726 int subvp_prefetch_dramclk_khz; 727 int subvp_prefetch_fclk_khz; 728 729 /* Stutter efficiency is technically not clock values 730 * but stored here so the values are part of the update_clocks call similar to num_ways 731 * Efficiencies are stored as percentage (0-100) 732 */ 733 struct { 734 uint8_t base_efficiency; //LP1 735 uint8_t low_power_efficiency; //LP2 736 } stutter_efficiency; 737 }; 738 739 struct dc_bw_validation_profile { 740 bool enable; 741 742 unsigned long long total_ticks; 743 unsigned long long voltage_level_ticks; 744 unsigned long long watermark_ticks; 745 unsigned long long rq_dlg_ticks; 746 747 unsigned long long total_count; 748 unsigned long long skip_fast_count; 749 unsigned long long skip_pass_count; 750 unsigned long long skip_fail_count; 751 }; 752 753 #define BW_VAL_TRACE_SETUP() \ 754 unsigned long long end_tick = 0; \ 755 unsigned long long voltage_level_tick = 0; \ 756 unsigned long long watermark_tick = 0; \ 757 unsigned long long start_tick = dc->debug.bw_val_profile.enable ? \ 758 dm_get_timestamp(dc->ctx) : 0 759 760 #define BW_VAL_TRACE_COUNT() \ 761 if (dc->debug.bw_val_profile.enable) \ 762 dc->debug.bw_val_profile.total_count++ 763 764 #define BW_VAL_TRACE_SKIP(status) \ 765 if (dc->debug.bw_val_profile.enable) { \ 766 if (!voltage_level_tick) \ 767 voltage_level_tick = dm_get_timestamp(dc->ctx); \ 768 dc->debug.bw_val_profile.skip_ ## status ## _count++; \ 769 } 770 771 #define BW_VAL_TRACE_END_VOLTAGE_LEVEL() \ 772 if (dc->debug.bw_val_profile.enable) \ 773 voltage_level_tick = dm_get_timestamp(dc->ctx) 774 775 #define BW_VAL_TRACE_END_WATERMARKS() \ 776 if (dc->debug.bw_val_profile.enable) \ 777 watermark_tick = dm_get_timestamp(dc->ctx) 778 779 #define BW_VAL_TRACE_FINISH() \ 780 if (dc->debug.bw_val_profile.enable) { \ 781 end_tick = dm_get_timestamp(dc->ctx); \ 782 dc->debug.bw_val_profile.total_ticks += end_tick - start_tick; \ 783 dc->debug.bw_val_profile.voltage_level_ticks += voltage_level_tick - start_tick; \ 784 if (watermark_tick) { \ 785 dc->debug.bw_val_profile.watermark_ticks += watermark_tick - voltage_level_tick; \ 786 dc->debug.bw_val_profile.rq_dlg_ticks += end_tick - watermark_tick; \ 787 } \ 788 } 789 790 union mem_low_power_enable_options { 791 struct { 792 bool vga: 1; 793 bool i2c: 1; 794 bool dmcu: 1; 795 bool dscl: 1; 796 bool cm: 1; 797 bool mpc: 1; 798 bool optc: 1; 799 bool vpg: 1; 800 bool afmt: 1; 801 } bits; 802 uint32_t u32All; 803 }; 804 805 union root_clock_optimization_options { 806 struct { 807 bool dpp: 1; 808 bool dsc: 1; 809 bool hdmistream: 1; 810 bool hdmichar: 1; 811 bool dpstream: 1; 812 bool symclk32_se: 1; 813 bool symclk32_le: 1; 814 bool symclk_fe: 1; 815 bool physymclk: 1; 816 bool dpiasymclk: 1; 817 uint32_t reserved: 22; 818 } bits; 819 uint32_t u32All; 820 }; 821 822 union fine_grain_clock_gating_enable_options { 823 struct { 824 bool dccg_global_fgcg_rep : 1; /* Global fine grain clock gating of repeaters */ 825 bool dchub : 1; /* Display controller hub */ 826 bool dchubbub : 1; 827 bool dpp : 1; /* Display pipes and planes */ 828 bool opp : 1; /* Output pixel processing */ 829 bool optc : 1; /* Output pipe timing combiner */ 830 bool dio : 1; /* Display output */ 831 bool dwb : 1; /* Display writeback */ 832 bool mmhubbub : 1; /* Multimedia hub */ 833 bool dmu : 1; /* Display core management unit */ 834 bool az : 1; /* Azalia */ 835 bool dchvm : 1; 836 bool dsc : 1; /* Display stream compression */ 837 838 uint32_t reserved : 19; 839 } bits; 840 uint32_t u32All; 841 }; 842 843 enum pg_hw_pipe_resources { 844 PG_HUBP = 0, 845 PG_DPP, 846 PG_DSC, 847 PG_MPCC, 848 PG_OPP, 849 PG_OPTC, 850 PG_DPSTREAM, 851 PG_HDMISTREAM, 852 PG_PHYSYMCLK, 853 PG_HW_PIPE_RESOURCES_NUM_ELEMENT 854 }; 855 856 enum pg_hw_resources { 857 PG_DCCG = 0, 858 PG_DCIO, 859 PG_DIO, 860 PG_DCHUBBUB, 861 PG_DCHVM, 862 PG_DWB, 863 PG_HPO, 864 PG_DCOH, 865 PG_HW_RESOURCES_NUM_ELEMENT 866 }; 867 868 struct pg_block_update { 869 bool pg_pipe_res_update[PG_HW_PIPE_RESOURCES_NUM_ELEMENT][MAX_PIPES]; 870 bool pg_res_update[PG_HW_RESOURCES_NUM_ELEMENT]; 871 }; 872 873 union dpia_debug_options { 874 struct { 875 uint32_t disable_dpia:1; /* bit 0 */ 876 uint32_t force_non_lttpr:1; /* bit 1 */ 877 uint32_t extend_aux_rd_interval:1; /* bit 2 */ 878 uint32_t disable_mst_dsc_work_around:1; /* bit 3 */ 879 uint32_t enable_force_tbt3_work_around:1; /* bit 4 */ 880 uint32_t disable_usb4_pm_support:1; /* bit 5 */ 881 uint32_t enable_usb4_bw_zero_alloc_patch:1; /* bit 6 */ 882 uint32_t reserved:25; 883 } bits; 884 uint32_t raw; 885 }; 886 887 /* AUX wake work around options 888 * 0: enable/disable work around 889 * 1: use default timeout LINK_AUX_WAKE_TIMEOUT_MS 890 * 15-2: reserved 891 * 31-16: timeout in ms 892 */ 893 union aux_wake_wa_options { 894 struct { 895 uint32_t enable_wa : 1; 896 uint32_t use_default_timeout : 1; 897 uint32_t rsvd: 14; 898 uint32_t timeout_ms : 16; 899 } bits; 900 uint32_t raw; 901 }; 902 903 struct dc_debug_data { 904 uint32_t ltFailCount; 905 uint32_t i2cErrorCount; 906 uint32_t auxErrorCount; 907 struct pipe_topology_history topology_history; 908 }; 909 910 struct dc_phy_addr_space_config { 911 struct { 912 uint64_t start_addr; 913 uint64_t end_addr; 914 uint64_t fb_top; 915 uint64_t fb_offset; 916 uint64_t fb_base; 917 uint64_t agp_top; 918 uint64_t agp_bot; 919 uint64_t agp_base; 920 } system_aperture; 921 922 struct { 923 uint64_t page_table_start_addr; 924 uint64_t page_table_end_addr; 925 uint64_t page_table_base_addr; 926 bool base_addr_is_mc_addr; 927 } gart_config; 928 929 bool valid; 930 bool is_hvm_enabled; 931 uint64_t page_table_default_page_addr; 932 }; 933 934 struct dc_virtual_addr_space_config { 935 uint64_t page_table_base_addr; 936 uint64_t page_table_start_addr; 937 uint64_t page_table_end_addr; 938 uint32_t page_table_block_size_in_bytes; 939 uint8_t page_table_depth; // 1 = 1 level, 2 = 2 level, etc. 0 = invalid 940 }; 941 942 struct dc_bounding_box_overrides { 943 int sr_exit_time_ns; 944 int sr_enter_plus_exit_time_ns; 945 int sr_exit_z8_time_ns; 946 int sr_enter_plus_exit_z8_time_ns; 947 int urgent_latency_ns; 948 int percent_of_ideal_drambw; 949 int dram_clock_change_latency_ns; 950 int dummy_clock_change_latency_ns; 951 int fclk_clock_change_latency_ns; 952 /* This forces a hard min on the DCFCLK we use 953 * for DML. Unlike the debug option for forcing 954 * DCFCLK, this override affects watermark calculations 955 */ 956 int min_dcfclk_mhz; 957 }; 958 959 struct dc_qos_info { 960 uint32_t actual_peak_bw_in_mbps; 961 uint32_t qos_bandwidth_lb_in_mbps; 962 uint32_t actual_avg_bw_in_mbps; 963 uint32_t calculated_avg_bw_in_mbps; 964 uint32_t actual_max_latency_in_ns; 965 uint32_t actual_min_latency_in_ns; 966 uint32_t qos_max_latency_ub_in_ns; 967 uint32_t actual_avg_latency_in_ns; 968 uint32_t qos_avg_latency_ub_in_ns; 969 uint32_t dcn_bandwidth_ub_in_mbps; 970 }; 971 972 struct dc_state; 973 struct resource_pool; 974 struct dce_hwseq; 975 struct link_service; 976 977 /* 978 * struct dc_debug_options - DC debug struct 979 * 980 * This struct provides a simple mechanism for developers to change some 981 * configurations, enable/disable features, and activate extra debug options. 982 * This can be very handy to narrow down whether some specific feature is 983 * causing an issue or not. 984 */ 985 struct dc_debug_options { 986 bool native422_support; 987 bool disable_dsc; 988 enum visual_confirm visual_confirm; 989 int visual_confirm_rect_height; 990 991 bool sanity_checks; 992 bool max_disp_clk; 993 bool surface_trace; 994 bool clock_trace; 995 bool validation_trace; 996 bool bandwidth_calcs_trace; 997 int max_downscale_src_width; 998 999 /* stutter efficiency related */ 1000 bool disable_stutter; 1001 bool use_max_lb; 1002 enum dcc_option disable_dcc; 1003 1004 /* 1005 * @pipe_split_policy: Define which pipe split policy is used by the 1006 * display core. 1007 */ 1008 enum pipe_split_policy pipe_split_policy; 1009 bool force_single_disp_pipe_split; 1010 bool voltage_align_fclk; 1011 bool disable_min_fclk; 1012 1013 bool hdcp_lc_force_fw_enable; 1014 bool hdcp_lc_enable_sw_fallback; 1015 1016 bool disable_dfs_bypass; 1017 bool disable_dpp_power_gate; 1018 bool disable_hubp_power_gate; 1019 bool disable_dsc_power_gate; 1020 bool disable_optc_power_gate; 1021 bool disable_hpo_power_gate; 1022 bool disable_io_clk_power_gate; 1023 bool disable_mem_power_gate; 1024 bool disable_dio_power_gate; 1025 int dsc_min_slice_height_override; 1026 int dsc_bpp_increment_div; 1027 bool disable_pplib_wm_range; 1028 enum wm_report_mode pplib_wm_report_mode; 1029 unsigned int min_disp_clk_khz; 1030 unsigned int min_dpp_clk_khz; 1031 unsigned int min_dram_clk_khz; 1032 int sr_exit_time_dpm0_ns; 1033 int sr_enter_plus_exit_time_dpm0_ns; 1034 int sr_exit_time_ns; 1035 int sr_enter_plus_exit_time_ns; 1036 int sr_exit_z8_time_ns; 1037 int sr_enter_plus_exit_z8_time_ns; 1038 int urgent_latency_ns; 1039 uint32_t underflow_assert_delay_us; 1040 int percent_of_ideal_drambw; 1041 int dram_clock_change_latency_ns; 1042 bool optimized_watermark; 1043 int always_scale; 1044 bool disable_pplib_clock_request; 1045 bool disable_clock_gate; 1046 bool disable_mem_low_power; 1047 bool pstate_enabled; 1048 bool disable_dmcu; 1049 bool force_abm_enable; 1050 bool disable_stereo_support; 1051 bool vsr_support; 1052 bool performance_trace; 1053 bool az_endpoint_mute_only; 1054 bool always_use_regamma; 1055 bool recovery_enabled; 1056 bool avoid_vbios_exec_table; 1057 bool scl_reset_length10; 1058 bool hdmi20_disable; 1059 bool skip_detection_link_training; 1060 uint32_t edid_read_retry_times; 1061 unsigned int force_odm_combine; //bit vector based on otg inst 1062 unsigned int seamless_boot_odm_combine; 1063 unsigned int force_odm_combine_4to1; //bit vector based on otg inst 1064 int minimum_z8_residency_time; 1065 int minimum_z10_residency_time; 1066 bool disable_z9_mpc; 1067 unsigned int force_fclk_khz; 1068 bool enable_tri_buf; 1069 bool ips_disallow_entry; 1070 bool dmub_offload_enabled; 1071 bool dmcub_emulation; 1072 bool disable_idle_power_optimizations; 1073 unsigned int mall_size_override; 1074 unsigned int mall_additional_timer_percent; 1075 bool mall_error_as_fatal; 1076 bool dmub_command_table; /* for testing only */ 1077 struct dc_bw_validation_profile bw_val_profile; 1078 bool disable_fec; 1079 bool disable_48mhz_pwrdwn; 1080 /* This forces a hard min on the DCFCLK requested to SMU/PP 1081 * watermarks are not affected. 1082 */ 1083 unsigned int force_min_dcfclk_mhz; 1084 int dwb_fi_phase; 1085 bool disable_timing_sync; 1086 bool cm_in_bypass; 1087 int force_clock_mode;/*every mode change.*/ 1088 1089 bool disable_dram_clock_change_vactive_support; 1090 bool validate_dml_output; 1091 bool enable_dmcub_surface_flip; 1092 bool usbc_combo_phy_reset_wa; 1093 bool enable_dram_clock_change_one_display_vactive; 1094 /* TODO - remove once tested */ 1095 bool legacy_dp2_lt; 1096 bool set_mst_en_for_sst; 1097 bool disable_uhbr; 1098 bool force_dp2_lt_fallback_method; 1099 bool ignore_cable_id; 1100 union mem_low_power_enable_options enable_mem_low_power; 1101 union root_clock_optimization_options root_clock_optimization; 1102 union fine_grain_clock_gating_enable_options enable_fine_grain_clock_gating; 1103 bool hpo_optimization; 1104 bool force_vblank_alignment; 1105 1106 /* Enable dmub aux for legacy ddc */ 1107 bool enable_dmub_aux_for_legacy_ddc; 1108 bool disable_fams; 1109 enum in_game_fams_config disable_fams_gaming; 1110 /* FEC/PSR1 sequence enable delay in 100us */ 1111 uint8_t fec_enable_delay_in100us; 1112 bool enable_driver_sequence_debug; 1113 enum det_size crb_alloc_policy; 1114 int crb_alloc_policy_min_disp_count; 1115 bool disable_z10; 1116 bool enable_z9_disable_interface; 1117 bool psr_skip_crtc_disable; 1118 uint32_t ips_skip_crtc_disable_mask; 1119 union dpia_debug_options dpia_debug; 1120 bool disable_fixed_vs_aux_timeout_wa; 1121 uint32_t fixed_vs_aux_delay_config_wa; 1122 bool force_disable_subvp; 1123 bool force_subvp_mclk_switch; 1124 bool allow_sw_cursor_fallback; 1125 unsigned int force_subvp_num_ways; 1126 unsigned int force_mall_ss_num_ways; 1127 bool alloc_extra_way_for_cursor; 1128 uint32_t subvp_extra_lines; 1129 bool disable_force_pstate_allow_on_hw_release; 1130 bool force_usr_allow; 1131 /* uses value at boot and disables switch */ 1132 bool disable_dtb_ref_clk_switch; 1133 bool extended_blank_optimization; 1134 union aux_wake_wa_options aux_wake_wa; 1135 uint32_t mst_start_top_delay; 1136 uint8_t psr_power_use_phy_fsm; 1137 enum dml_hostvm_override_opts dml_hostvm_override; 1138 bool dml_disallow_alternate_prefetch_modes; 1139 bool use_legacy_soc_bb_mechanism; 1140 bool exit_idle_opt_for_cursor_updates; 1141 bool using_dml2; 1142 bool enable_single_display_2to1_odm_policy; 1143 bool enable_double_buffered_dsc_pg_support; 1144 bool enable_dp_dig_pixel_rate_div_policy; 1145 bool using_dml21; 1146 enum lttpr_mode lttpr_mode_override; 1147 unsigned int dsc_delay_factor_wa_x1000; 1148 unsigned int min_prefetch_in_strobe_ns; 1149 bool disable_unbounded_requesting; 1150 bool dig_fifo_off_in_blank; 1151 bool override_dispclk_programming; 1152 bool otg_crc_db; 1153 bool disallow_dispclk_dppclk_ds; 1154 bool disable_fpo_optimizations; 1155 bool support_eDP1_5; 1156 uint32_t fpo_vactive_margin_us; 1157 bool disable_fpo_vactive; 1158 bool disable_boot_optimizations; 1159 bool override_odm_optimization; 1160 bool minimize_dispclk_using_odm; 1161 bool disable_subvp_high_refresh; 1162 bool disable_dp_plus_plus_wa; 1163 uint32_t fpo_vactive_min_active_margin_us; 1164 uint32_t fpo_vactive_max_blank_us; 1165 bool enable_hpo_pg_support; 1166 bool disable_dc_mode_overwrite; 1167 bool replay_skip_crtc_disabled; 1168 bool ignore_pg;/*do nothing, let pmfw control it*/ 1169 bool psp_disabled_wa; 1170 unsigned int ips2_eval_delay_us; 1171 unsigned int ips2_entry_delay_us; 1172 bool optimize_ips_handshake; 1173 bool disable_dmub_reallow_idle; 1174 bool disable_timeout; 1175 bool disable_extblankadj; 1176 bool enable_idle_reg_checks; 1177 unsigned int static_screen_wait_frames; 1178 uint32_t pwm_freq; 1179 bool force_chroma_subsampling_1tap; 1180 unsigned int dcc_meta_propagation_delay_us; 1181 bool disable_422_left_edge_pixel; 1182 bool dml21_force_pstate_method; 1183 uint32_t dml21_force_pstate_method_values[MAX_PIPES]; 1184 uint32_t dml21_disable_pstate_method_mask; 1185 union fw_assisted_mclk_switch_version fams_version; 1186 union dmub_fams2_global_feature_config fams2_config; 1187 unsigned int force_cositing; 1188 unsigned int disable_spl; 1189 unsigned int force_easf; 1190 unsigned int force_sharpness; 1191 unsigned int force_sharpness_level; 1192 unsigned int force_lls; 1193 bool notify_dpia_hr_bw; 1194 bool enable_ips_visual_confirm; 1195 unsigned int sharpen_policy; 1196 unsigned int scale_to_sharpness_policy; 1197 unsigned int enable_oled_edp_power_up_opt; 1198 bool enable_hblank_borrow; 1199 bool force_subvp_df_throttle; 1200 uint32_t acpi_transition_bitmasks[MAX_PIPES]; 1201 bool enable_pg_cntl_debug_logs; 1202 unsigned int auxless_alpm_lfps_setup_ns; 1203 unsigned int auxless_alpm_lfps_period_ns; 1204 unsigned int auxless_alpm_lfps_silence_ns; 1205 unsigned int auxless_alpm_lfps_t1t2_us; 1206 short auxless_alpm_lfps_t1t2_offset_us; 1207 bool disable_stutter_for_wm_program; 1208 bool enable_block_sequence_programming; 1209 uint32_t custom_psp_footer_size; 1210 bool disable_deferred_minimal_transitions; 1211 unsigned int num_fast_flips_to_steady_state_override; 1212 bool enable_dmu_recovery; 1213 unsigned int force_vmin_threshold; 1214 }; 1215 1216 1217 /* Generic structure that can be used to query properties of DC. More fields 1218 * can be added as required. 1219 */ 1220 struct dc_current_properties { 1221 unsigned int cursor_size_limit; 1222 }; 1223 1224 enum frame_buffer_mode { 1225 FRAME_BUFFER_MODE_LOCAL_ONLY = 0, 1226 FRAME_BUFFER_MODE_ZFB_ONLY, 1227 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL, 1228 } ; 1229 1230 struct dchub_init_data { 1231 int64_t zfb_phys_addr_base; 1232 int64_t zfb_mc_base_addr; 1233 uint64_t zfb_size_in_byte; 1234 enum frame_buffer_mode fb_mode; 1235 bool dchub_initialzied; 1236 bool dchub_info_valid; 1237 }; 1238 1239 struct dml2_soc_bb; 1240 1241 struct dc_init_data { 1242 struct hw_asic_id asic_id; 1243 void *driver; /* ctx */ 1244 struct cgs_device *cgs_device; 1245 struct dc_bounding_box_overrides bb_overrides; 1246 1247 int num_virtual_links; 1248 /* 1249 * If 'vbios_override' not NULL, it will be called instead 1250 * of the real VBIOS. Intended use is Diagnostics on FPGA. 1251 */ 1252 struct dc_bios *vbios_override; 1253 enum dce_environment dce_environment; 1254 1255 struct dmub_offload_funcs *dmub_if; 1256 struct dc_reg_helper_state *dmub_offload; 1257 1258 struct dc_config flags; 1259 uint64_t log_mask; 1260 1261 struct dpcd_vendor_signature vendor_signature; 1262 bool force_smu_not_present; 1263 /* 1264 * IP offset for run time initializaion of register addresses 1265 * 1266 * DCN3.5+ will fail dc_create() if these fields are null for them. They are 1267 * applicable starting with DCN32/321 and are not used for ASICs upstreamed 1268 * before them. 1269 */ 1270 uint32_t *dcn_reg_offsets; 1271 uint32_t *nbio_reg_offsets; 1272 uint32_t *clk_reg_offsets; 1273 void *bb_from_dmub; 1274 }; 1275 1276 struct dc_callback_init { 1277 struct cp_psp cp_psp; 1278 }; 1279 1280 struct dc *dc_create(const struct dc_init_data *init_params); 1281 void dc_hardware_init(struct dc *dc); 1282 1283 int dc_get_vmid_use_vector(struct dc *dc); 1284 void dc_setup_vm_context(struct dc *dc, struct dc_virtual_addr_space_config *va_config, int vmid); 1285 /* Returns the number of vmids supported */ 1286 int dc_setup_system_context(struct dc *dc, struct dc_phy_addr_space_config *pa_config); 1287 void dc_init_callbacks(struct dc *dc, 1288 const struct dc_callback_init *init_params); 1289 void dc_deinit_callbacks(struct dc *dc); 1290 void dc_destroy(struct dc **dc); 1291 1292 /* Surface Interfaces */ 1293 1294 enum { 1295 TRANSFER_FUNC_POINTS = 1025 1296 }; 1297 1298 struct dc_hdr_static_metadata { 1299 /* display chromaticities and white point in units of 0.00001 */ 1300 unsigned int chromaticity_green_x; 1301 unsigned int chromaticity_green_y; 1302 unsigned int chromaticity_blue_x; 1303 unsigned int chromaticity_blue_y; 1304 unsigned int chromaticity_red_x; 1305 unsigned int chromaticity_red_y; 1306 unsigned int chromaticity_white_point_x; 1307 unsigned int chromaticity_white_point_y; 1308 1309 uint32_t min_luminance; 1310 uint32_t max_luminance; 1311 uint32_t maximum_content_light_level; 1312 uint32_t maximum_frame_average_light_level; 1313 }; 1314 1315 enum dc_transfer_func_type { 1316 TF_TYPE_PREDEFINED, 1317 TF_TYPE_DISTRIBUTED_POINTS, 1318 TF_TYPE_BYPASS, 1319 TF_TYPE_HWPWL 1320 }; 1321 1322 struct dc_transfer_func_distributed_points { 1323 struct fixed31_32 red[TRANSFER_FUNC_POINTS]; 1324 struct fixed31_32 green[TRANSFER_FUNC_POINTS]; 1325 struct fixed31_32 blue[TRANSFER_FUNC_POINTS]; 1326 1327 uint16_t end_exponent; 1328 uint16_t x_point_at_y1_red; 1329 uint16_t x_point_at_y1_green; 1330 uint16_t x_point_at_y1_blue; 1331 }; 1332 1333 enum dc_transfer_func_predefined { 1334 TRANSFER_FUNCTION_SRGB, 1335 TRANSFER_FUNCTION_BT709, 1336 TRANSFER_FUNCTION_PQ, 1337 TRANSFER_FUNCTION_LINEAR, 1338 TRANSFER_FUNCTION_UNITY, 1339 TRANSFER_FUNCTION_HLG, 1340 TRANSFER_FUNCTION_HLG12, 1341 TRANSFER_FUNCTION_GAMMA22, 1342 TRANSFER_FUNCTION_GAMMA24, 1343 TRANSFER_FUNCTION_GAMMA26 1344 }; 1345 1346 1347 struct dc_transfer_func { 1348 struct kref refcount; 1349 enum dc_transfer_func_type type; 1350 enum dc_transfer_func_predefined tf; 1351 /* FP16 1.0 reference level in nits, default is 80 nits, only for PQ*/ 1352 uint32_t sdr_ref_white_level; 1353 union { 1354 struct pwl_params pwl; 1355 struct dc_transfer_func_distributed_points tf_pts; 1356 }; 1357 }; 1358 1359 1360 union dc_3dlut_state { 1361 struct { 1362 uint32_t initialized:1; /*if 3dlut is went through color module for initialization */ 1363 uint32_t rmu_idx_valid:1; /*if mux settings are valid*/ 1364 uint32_t rmu_mux_num:3; /*index of mux to use*/ 1365 uint32_t mpc_rmu0_mux:4; /*select mpcc on mux, one of the following : mpcc0, mpcc1, mpcc2, mpcc3*/ 1366 uint32_t mpc_rmu1_mux:4; 1367 uint32_t mpc_rmu2_mux:4; 1368 uint32_t reserved:15; 1369 } bits; 1370 uint32_t raw; 1371 }; 1372 1373 1374 #define MATRIX_9C__DIM_128_ALIGNED_LEN 16 // 9+8 : 9 * 8 + 7 * 8 = 72 + 56 = 128 % 128 = 0 1375 #define MATRIX_17C__DIM_128_ALIGNED_LEN 32 //17+15: 17 * 8 + 15 * 8 = 136 + 120 = 256 % 128 = 0 1376 #define MATRIX_33C__DIM_128_ALIGNED_LEN 64 //17+47: 17 * 8 + 47 * 8 = 136 + 376 = 512 % 128 = 0 1377 1378 struct lut_rgb { 1379 uint16_t b; 1380 uint16_t g; 1381 uint16_t r; 1382 uint16_t padding; 1383 }; 1384 1385 //this structure maps directly to how the lut will read it from memory 1386 struct lut_mem_mapping { 1387 union { 1388 //NATIVE MODE 1, 2 1389 //RGB layout [b][g][r] //red is 128 byte aligned 1390 //BGR layout [r][g][b] //blue is 128 byte aligned 1391 struct lut_rgb rgb_17c[17][17][MATRIX_17C__DIM_128_ALIGNED_LEN]; 1392 struct lut_rgb rgb_33c[33][33][MATRIX_33C__DIM_128_ALIGNED_LEN]; 1393 1394 //TRANSFORMED 1395 uint16_t linear_rgb[(33*33*33*4/128+1)*128]; 1396 }; 1397 uint16_t size; 1398 }; 1399 1400 struct dc_rmcm_3dlut { 1401 bool isInUse; 1402 const struct dc_stream_state *stream; 1403 uint8_t protection_bits; 1404 }; 1405 1406 struct dc_3dlut { 1407 struct kref refcount; 1408 struct tetrahedral_params lut_3d; 1409 struct fixed31_32 hdr_multiplier; 1410 union dc_3dlut_state state; 1411 }; 1412 /* 1413 * This structure is filled in by dc_surface_get_status and contains 1414 * the last requested address and the currently active address so the called 1415 * can determine if there are any outstanding flips 1416 */ 1417 struct dc_plane_status { 1418 struct dc_plane_address requested_address; 1419 struct dc_plane_address current_address; 1420 bool is_flip_pending; 1421 bool is_right_eye; 1422 }; 1423 1424 union surface_update_flags { 1425 1426 struct { 1427 uint32_t addr_update:1; 1428 /* Medium updates */ 1429 uint32_t dcc_change:1; 1430 uint32_t color_space_change:1; 1431 uint32_t horizontal_mirror_change:1; 1432 uint32_t per_pixel_alpha_change:1; 1433 uint32_t global_alpha_change:1; 1434 uint32_t hdr_mult:1; 1435 uint32_t rotation_change:1; 1436 uint32_t swizzle_change:1; 1437 uint32_t scaling_change:1; 1438 uint32_t position_change:1; 1439 uint32_t in_transfer_func_change:1; 1440 uint32_t input_csc_change:1; 1441 uint32_t coeff_reduction_change:1; 1442 uint32_t pixel_format_change:1; 1443 uint32_t plane_size_change:1; 1444 uint32_t gamut_remap_change:1; 1445 1446 /* Full updates */ 1447 uint32_t new_plane:1; 1448 uint32_t bpp_change:1; 1449 uint32_t gamma_change:1; 1450 uint32_t bandwidth_change:1; 1451 uint32_t clock_change:1; 1452 uint32_t stereo_format_change:1; 1453 uint32_t lut_3d:1; 1454 uint32_t tmz_changed:1; 1455 uint32_t mcm_transfer_function_enable_change:1; /* disable or enable MCM transfer func */ 1456 uint32_t full_update:1; 1457 uint32_t sdr_white_level_nits:1; 1458 } bits; 1459 1460 uint32_t raw; 1461 }; 1462 1463 #define DC_REMOVE_PLANE_POINTERS 1 1464 1465 struct dc_plane_state { 1466 struct dc_plane_address address; 1467 struct dc_plane_flip_time time; 1468 bool triplebuffer_flips; 1469 struct scaling_taps scaling_quality; 1470 struct rect src_rect; 1471 struct rect dst_rect; 1472 struct rect clip_rect; 1473 1474 struct plane_size plane_size; 1475 struct dc_tiling_info tiling_info; 1476 1477 struct dc_plane_dcc_param dcc; 1478 1479 struct dc_gamma gamma_correction; 1480 struct dc_transfer_func in_transfer_func; 1481 struct dc_bias_and_scale bias_and_scale; 1482 struct dc_csc_transform input_csc_color_matrix; 1483 struct fixed31_32 coeff_reduction_factor; 1484 struct fixed31_32 hdr_mult; 1485 struct colorspace_transform gamut_remap_matrix; 1486 1487 // TODO: No longer used, remove 1488 struct dc_hdr_static_metadata hdr_static_ctx; 1489 1490 enum dc_color_space color_space; 1491 1492 struct dc_3dlut lut3d_func; 1493 struct dc_transfer_func in_shaper_func; 1494 struct dc_transfer_func blend_tf; 1495 1496 struct dc_transfer_func *gamcor_tf; 1497 enum surface_pixel_format format; 1498 enum dc_rotation_angle rotation; 1499 enum plane_stereo_format stereo_format; 1500 1501 bool is_tiling_rotated; 1502 bool per_pixel_alpha; 1503 bool pre_multiplied_alpha; 1504 bool global_alpha; 1505 int global_alpha_value; 1506 bool visible; 1507 bool flip_immediate; 1508 bool horizontal_mirror; 1509 int layer_index; 1510 1511 union surface_update_flags update_flags; 1512 bool flip_int_enabled; 1513 bool skip_manual_trigger; 1514 1515 /* private to DC core */ 1516 struct dc_plane_status status; 1517 struct dc_context *ctx; 1518 1519 /* HACK: Workaround for forcing full reprogramming under some conditions */ 1520 bool force_full_update; 1521 1522 bool is_phantom; // TODO: Change mall_stream_config into mall_plane_config instead 1523 1524 /* private to dc_surface.c */ 1525 enum dc_irq_source irq_source; 1526 struct kref refcount; 1527 struct tg_color visual_confirm_color; 1528 1529 bool is_statically_allocated; 1530 enum chroma_cositing cositing; 1531 enum dc_cm2_shaper_3dlut_setting mcm_shaper_3dlut_setting; 1532 bool mcm_lut1d_enable; 1533 struct dc_cm2_func_luts mcm_luts; 1534 bool lut_bank_a; 1535 enum mpcc_movable_cm_location mcm_location; 1536 struct dc_csc_transform cursor_csc_color_matrix; 1537 bool adaptive_sharpness_en; 1538 int adaptive_sharpness_policy; 1539 int sharpness_level; 1540 enum linear_light_scaling linear_light_scaling; 1541 unsigned int sdr_white_level_nits; 1542 struct spl_sharpness_range sharpness_range; 1543 enum sharpness_range_source sharpness_source; 1544 }; 1545 1546 struct dc_plane_info { 1547 struct plane_size plane_size; 1548 struct dc_tiling_info tiling_info; 1549 struct dc_plane_dcc_param dcc; 1550 enum surface_pixel_format format; 1551 enum dc_rotation_angle rotation; 1552 enum plane_stereo_format stereo_format; 1553 enum dc_color_space color_space; 1554 bool horizontal_mirror; 1555 bool visible; 1556 bool per_pixel_alpha; 1557 bool pre_multiplied_alpha; 1558 bool global_alpha; 1559 int global_alpha_value; 1560 bool input_csc_enabled; 1561 int layer_index; 1562 enum chroma_cositing cositing; 1563 }; 1564 1565 #include "dc_stream.h" 1566 1567 struct dc_scratch_space { 1568 /* used to temporarily backup plane states of a stream during 1569 * dc update. The reason is that plane states are overwritten 1570 * with surface updates in dc update. Once they are overwritten 1571 * current state is no longer valid. We want to temporarily 1572 * store current value in plane states so we can still recover 1573 * a valid current state during dc update. 1574 */ 1575 struct dc_plane_state plane_states[MAX_SURFACES]; 1576 1577 struct dc_stream_state stream_state; 1578 }; 1579 1580 /* 1581 * A link contains one or more sinks and their connected status. 1582 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported. 1583 */ 1584 struct dc_link { 1585 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK]; 1586 unsigned int sink_count; 1587 struct dc_sink *local_sink; 1588 unsigned int link_index; 1589 enum dc_connection_type type; 1590 enum signal_type connector_signal; 1591 enum dc_irq_source irq_source_hpd; 1592 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */ 1593 enum dc_irq_source irq_source_read_request;/* Read Request */ 1594 1595 bool is_hpd_filter_disabled; 1596 bool dp_ss_off; 1597 1598 /** 1599 * @link_state_valid: 1600 * 1601 * If there is no link and local sink, this variable should be set to 1602 * false. Otherwise, it should be set to true; usually, the function 1603 * core_link_enable_stream sets this field to true. 1604 */ 1605 bool link_state_valid; 1606 bool aux_access_disabled; 1607 bool sync_lt_in_progress; 1608 bool skip_stream_reenable; 1609 bool is_internal_display; 1610 /** @todo Rename. Flag an endpoint as having a programmable mapping to a DIG encoder. */ 1611 bool is_dig_mapping_flexible; 1612 bool hpd_status; /* HPD status of link without physical HPD pin. */ 1613 bool is_hpd_pending; /* Indicates a new received hpd */ 1614 1615 /* USB4 DPIA links skip verifying link cap, instead performing the fallback method 1616 * for every link training. This is incompatible with DP LL compliance automation, 1617 * which expects the same link settings to be used every retry on a link loss. 1618 * This flag is used to skip the fallback when link loss occurs during automation. 1619 */ 1620 bool skip_fallback_on_link_loss; 1621 1622 bool edp_sink_present; 1623 1624 struct dp_trace dp_trace; 1625 1626 /* caps is the same as reported_link_cap. link_traing use 1627 * reported_link_cap. Will clean up. TODO 1628 */ 1629 struct dc_link_settings reported_link_cap; 1630 struct dc_link_settings verified_link_cap; 1631 struct dc_link_settings cur_link_settings; 1632 struct dc_lane_settings cur_lane_setting[LANE_COUNT_DP_MAX]; 1633 struct dc_link_settings preferred_link_setting; 1634 /* preferred_training_settings are override values that 1635 * come from DM. DM is responsible for the memory 1636 * management of the override pointers. 1637 */ 1638 struct dc_link_training_overrides preferred_training_settings; 1639 struct dp_audio_test_data audio_test_data; 1640 1641 uint8_t ddc_hw_inst; 1642 1643 uint8_t hpd_src; 1644 1645 uint8_t link_enc_hw_inst; 1646 /* DIG link encoder ID. Used as index in link encoder resource pool. 1647 * For links with fixed mapping to DIG, this is not changed after dc_link 1648 * object creation. 1649 */ 1650 enum engine_id eng_id; 1651 enum engine_id dpia_preferred_eng_id; 1652 1653 bool test_pattern_enabled; 1654 /* Pending/Current test pattern are only used to perform and track 1655 * FIXED_VS retimer test pattern/lane adjustment override state. 1656 * Pending allows link HWSS to differentiate PHY vs non-PHY pattern, 1657 * to perform specific lane adjust overrides before setting certain 1658 * PHY test patterns. In cases when lane adjust and set test pattern 1659 * calls are not performed atomically (i.e. performing link training), 1660 * pending_test_pattern will be invalid or contain a non-PHY test pattern 1661 * and current_test_pattern will contain required context for any future 1662 * set pattern/set lane adjust to transition between override state(s). 1663 * */ 1664 enum dp_test_pattern current_test_pattern; 1665 enum dp_test_pattern pending_test_pattern; 1666 1667 union compliance_test_state compliance_test_state; 1668 1669 void *priv; 1670 1671 struct ddc_service *ddc; 1672 1673 enum dp_panel_mode panel_mode; 1674 bool aux_mode; 1675 1676 /* Private to DC core */ 1677 1678 const struct dc *dc; 1679 1680 struct dc_context *ctx; 1681 1682 struct panel_cntl *panel_cntl; 1683 struct link_encoder *link_enc; 1684 struct graphics_object_id link_id; 1685 /* Endpoint type distinguishes display endpoints which do not have entries 1686 * in the BIOS connector table from those that do. Helps when tracking link 1687 * encoder to display endpoint assignments. 1688 */ 1689 enum display_endpoint_type ep_type; 1690 union ddi_channel_mapping ddi_channel_mapping; 1691 struct connector_device_tag_info device_tag; 1692 struct dpcd_caps dpcd_caps; 1693 uint32_t dongle_max_pix_clk; 1694 unsigned short chip_caps; 1695 unsigned int dpcd_sink_count; 1696 struct hdcp_caps hdcp_caps; 1697 enum edp_revision edp_revision; 1698 union dpcd_sink_ext_caps dpcd_sink_ext_caps; 1699 1700 struct psr_settings psr_settings; 1701 struct replay_settings replay_settings; 1702 1703 /* Drive settings read from integrated info table */ 1704 struct dc_lane_settings bios_forced_drive_settings; 1705 1706 /* Vendor specific LTTPR workaround variables */ 1707 uint8_t vendor_specific_lttpr_link_rate_wa; 1708 bool apply_vendor_specific_lttpr_link_rate_wa; 1709 1710 /* MST record stream using this link */ 1711 struct link_flags { 1712 bool dp_keep_receiver_powered; 1713 bool dp_skip_DID2; 1714 bool dp_skip_reset_segment; 1715 bool dp_skip_fs_144hz; 1716 bool dp_mot_reset_segment; 1717 /* Some USB4 docks do not handle turning off MST DSC once it has been enabled. */ 1718 bool dpia_mst_dsc_always_on; 1719 /* Forced DPIA into TBT3 compatibility mode. */ 1720 bool dpia_forced_tbt3_mode; 1721 bool dongle_mode_timing_override; 1722 bool blank_stream_on_ocs_change; 1723 bool read_dpcd204h_on_irq_hpd; 1724 bool force_dp_ffe_preset; 1725 bool skip_phy_ssc_reduction; 1726 } wa_flags; 1727 union dc_dp_ffe_preset forced_dp_ffe_preset; 1728 struct link_mst_stream_allocation_table mst_stream_alloc_table; 1729 1730 struct dc_link_status link_status; 1731 struct dprx_states dprx_states; 1732 1733 enum dc_link_fec_state fec_state; 1734 bool is_dds; 1735 bool is_display_mux_present; 1736 bool link_powered_externally; // Used to bypass hardware sequencing delays when panel is powered down forcibly 1737 1738 struct dc_panel_config panel_config; 1739 enum dc_panel_type panel_type; 1740 struct phy_state phy_state; 1741 uint32_t phy_transition_bitmask; 1742 // BW ALLOCATON USB4 ONLY 1743 struct dc_dpia_bw_alloc dpia_bw_alloc_config; 1744 bool skip_implict_edp_power_control; 1745 enum backlight_control_type backlight_control_type; 1746 }; 1747 1748 struct dc { 1749 struct dc_debug_options debug; 1750 struct dc_versions versions; 1751 struct dc_caps caps; 1752 struct dc_check_config check_config; 1753 struct dc_cap_funcs cap_funcs; 1754 struct dc_config config; 1755 struct dc_bounding_box_overrides bb_overrides; 1756 struct dc_bug_wa work_arounds; 1757 struct dc_context *ctx; 1758 struct dc_phy_addr_space_config vm_pa_config; 1759 1760 uint8_t link_count; 1761 struct dc_link *links[MAX_LINKS]; 1762 uint8_t lowest_dpia_link_index; 1763 struct link_service *link_srv; 1764 1765 struct dc_state *current_state; 1766 struct resource_pool *res_pool; 1767 1768 struct clk_mgr *clk_mgr; 1769 1770 /* Display Engine Clock levels */ 1771 struct dm_pp_clock_levels sclk_lvls; 1772 1773 /* Inputs into BW and WM calculations. */ 1774 struct bw_calcs_dceip *bw_dceip; 1775 struct bw_calcs_vbios *bw_vbios; 1776 struct dcn_soc_bounding_box *dcn_soc; 1777 struct dcn_ip_params *dcn_ip; 1778 struct display_mode_lib dml; 1779 1780 /* HW functions */ 1781 struct hw_sequencer_funcs hwss; 1782 struct dce_hwseq *hwseq; 1783 1784 /* Require to optimize clocks and bandwidth for added/removed planes */ 1785 bool optimized_required; 1786 bool idle_optimizations_allowed; 1787 bool enable_c20_dtm_b0; 1788 1789 /* Require to maintain clocks and bandwidth for UEFI enabled HW */ 1790 1791 /* For eDP to know the switching state of SmartMux */ 1792 bool is_switch_in_progress_orig; 1793 bool is_switch_in_progress_dest; 1794 1795 /* FBC compressor */ 1796 struct compressor *fbc_compressor; 1797 1798 struct dc_debug_data debug_data; 1799 struct dpcd_vendor_signature vendor_signature; 1800 1801 const char *build_id; 1802 struct vm_helper *vm_helper; 1803 1804 uint32_t *dcn_reg_offsets; 1805 uint32_t *nbio_reg_offsets; 1806 uint32_t *clk_reg_offsets; 1807 1808 /* Scratch memory */ 1809 struct { 1810 struct { 1811 /* 1812 * For matching clock_limits table in driver with table 1813 * from PMFW. 1814 */ 1815 struct _vcs_dpi_voltage_scaling_st clock_limits[DC__VOLTAGE_STATES]; 1816 } update_bw_bounding_box; 1817 struct dc_scratch_space current_state; 1818 struct dc_scratch_space new_state; 1819 struct dc_stream_state temp_stream; // Used so we don't need to allocate stream on the stack 1820 struct dc_link temp_link; 1821 bool pipes_to_unlock_first[MAX_PIPES]; /* Any of the pipes indicated here should be unlocked first */ 1822 } scratch; 1823 1824 struct dml2_configuration_options dml2_options; 1825 struct dml2_configuration_options dml2_dc_power_options; 1826 enum dc_acpi_cm_power_state power_state; 1827 struct soc_and_ip_translator *soc_and_ip_translator; 1828 }; 1829 1830 struct dc_scaling_info { 1831 struct rect src_rect; 1832 struct rect dst_rect; 1833 struct rect clip_rect; 1834 struct scaling_taps scaling_quality; 1835 }; 1836 1837 struct dc_fast_update { 1838 const struct dc_flip_addrs *flip_addr; 1839 const struct dc_gamma *gamma; 1840 const struct colorspace_transform *gamut_remap_matrix; 1841 const struct dc_csc_transform *input_csc_color_matrix; 1842 const struct fixed31_32 *coeff_reduction_factor; 1843 struct dc_transfer_func *out_transfer_func; 1844 struct dc_csc_transform *output_csc_transform; 1845 const struct dc_csc_transform *cursor_csc_color_matrix; 1846 }; 1847 1848 struct dc_surface_update { 1849 struct dc_plane_state *surface; 1850 1851 /* isr safe update parameters. null means no updates */ 1852 const struct dc_flip_addrs *flip_addr; 1853 const struct dc_plane_info *plane_info; 1854 const struct dc_scaling_info *scaling_info; 1855 struct fixed31_32 hdr_mult; 1856 /* following updates require alloc/sleep/spin that is not isr safe, 1857 * null means no updates 1858 */ 1859 const struct dc_gamma *gamma; 1860 const struct dc_transfer_func *in_transfer_func; 1861 1862 const struct dc_csc_transform *input_csc_color_matrix; 1863 const struct fixed31_32 *coeff_reduction_factor; 1864 const struct dc_transfer_func *func_shaper; 1865 const struct dc_3dlut *lut3d_func; 1866 const struct dc_transfer_func *blend_tf; 1867 const struct colorspace_transform *gamut_remap_matrix; 1868 /* 1869 * Color Transformations for pre-blend MCM (Shaper, 3DLUT, 1DLUT) 1870 * 1871 * change cm2_params.component_settings: Full update 1872 * change cm2_params.cm2_luts: Fast update 1873 */ 1874 const struct dc_cm2_parameters *cm2_params; 1875 const struct dc_csc_transform *cursor_csc_color_matrix; 1876 unsigned int sdr_white_level_nits; 1877 struct dc_bias_and_scale bias_and_scale; 1878 }; 1879 1880 struct dc_underflow_debug_data { 1881 struct dcn_hubbub_reg_state *hubbub_reg_state; 1882 struct dcn_hubp_reg_state *hubp_reg_state[MAX_PIPES]; 1883 struct dcn_dpp_reg_state *dpp_reg_state[MAX_PIPES]; 1884 struct dcn_mpc_reg_state *mpc_reg_state[MAX_PIPES]; 1885 struct dcn_opp_reg_state *opp_reg_state[MAX_PIPES]; 1886 struct dcn_dsc_reg_state *dsc_reg_state[MAX_PIPES]; 1887 struct dcn_optc_reg_state *optc_reg_state[MAX_PIPES]; 1888 struct dcn_dccg_reg_state *dccg_reg_state[MAX_PIPES]; 1889 }; 1890 1891 struct power_features { 1892 bool ips; 1893 bool rcg; 1894 bool replay; 1895 bool dds; 1896 bool sprs; 1897 bool psr; 1898 bool fams; 1899 bool mpo; 1900 bool uclk_p_state; 1901 }; 1902 1903 /* 1904 * Create a new surface with default parameters; 1905 */ 1906 void dc_gamma_retain(struct dc_gamma *dc_gamma); 1907 void dc_gamma_release(struct dc_gamma **dc_gamma); 1908 struct dc_gamma *dc_create_gamma(void); 1909 1910 void dc_transfer_func_retain(struct dc_transfer_func *dc_tf); 1911 void dc_transfer_func_release(struct dc_transfer_func *dc_tf); 1912 struct dc_transfer_func *dc_create_transfer_func(void); 1913 1914 struct dc_3dlut *dc_create_3dlut_func(void); 1915 void dc_3dlut_func_release(struct dc_3dlut *lut); 1916 void dc_3dlut_func_retain(struct dc_3dlut *lut); 1917 1918 void dc_post_update_surfaces_to_stream( 1919 struct dc *dc); 1920 1921 /** 1922 * struct dc_validation_set - Struct to store surface/stream associations for validation 1923 */ 1924 struct dc_validation_set { 1925 /** 1926 * @stream: Stream state properties 1927 */ 1928 struct dc_stream_state *stream; 1929 1930 /** 1931 * @plane_states: Surface state 1932 */ 1933 struct dc_plane_state *plane_states[MAX_SURFACES]; 1934 1935 /** 1936 * @plane_count: Total of active planes 1937 */ 1938 uint8_t plane_count; 1939 }; 1940 1941 bool dc_validate_boot_timing(const struct dc *dc, 1942 const struct dc_sink *sink, 1943 struct dc_crtc_timing *crtc_timing); 1944 1945 enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state); 1946 1947 enum dc_status dc_validate_with_context(struct dc *dc, 1948 const struct dc_validation_set set[], 1949 int set_count, 1950 struct dc_state *context, 1951 enum dc_validate_mode validate_mode); 1952 1953 bool dc_set_generic_gpio_for_stereo(bool enable, 1954 struct gpio_service *gpio_service); 1955 1956 enum dc_status dc_validate_global_state( 1957 struct dc *dc, 1958 struct dc_state *new_ctx, 1959 enum dc_validate_mode validate_mode); 1960 1961 bool dc_acquire_release_mpc_3dlut( 1962 struct dc *dc, bool acquire, 1963 struct dc_stream_state *stream, 1964 struct dc_3dlut **lut, 1965 struct dc_transfer_func **shaper); 1966 1967 bool dc_resource_is_dsc_encoding_supported(const struct dc *dc); 1968 void get_audio_check(struct audio_info *aud_modes, 1969 struct audio_check *aud_chk); 1970 1971 bool fast_nonaddr_updates_exist(struct dc_fast_update *fast_update, int surface_count); 1972 void populate_fast_updates(struct dc_fast_update *fast_update, 1973 struct dc_surface_update *srf_updates, 1974 int surface_count, 1975 struct dc_stream_update *stream_update); 1976 /* 1977 * Set up streams and links associated to drive sinks 1978 * The streams parameter is an absolute set of all active streams. 1979 * 1980 * After this call: 1981 * Phy, Encoder, Timing Generator are programmed and enabled. 1982 * New streams are enabled with blank stream; no memory read. 1983 */ 1984 enum dc_status dc_commit_streams(struct dc *dc, struct dc_commit_streams_params *params); 1985 1986 1987 struct dc_plane_state *dc_get_surface_for_mpcc(struct dc *dc, 1988 struct dc_stream_state *stream, 1989 int mpcc_inst); 1990 1991 1992 uint32_t dc_get_opp_for_plane(struct dc *dc, struct dc_plane_state *plane); 1993 1994 void dc_set_disable_128b_132b_stream_overhead(bool disable); 1995 1996 /* The function returns minimum bandwidth required to drive a given timing 1997 * return - minimum required timing bandwidth in kbps. 1998 */ 1999 uint32_t dc_bandwidth_in_kbps_from_timing( 2000 const struct dc_crtc_timing *timing, 2001 const enum dc_link_encoding_format link_encoding); 2002 2003 /* Link Interfaces */ 2004 /* Return an enumerated dc_link. 2005 * dc_link order is constant and determined at 2006 * boot time. They cannot be created or destroyed. 2007 * Use dc_get_caps() to get number of links. 2008 */ 2009 struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index); 2010 2011 /* Return instance id of the edp link. Inst 0 is primary edp link. */ 2012 bool dc_get_edp_link_panel_inst(const struct dc *dc, 2013 const struct dc_link *link, 2014 unsigned int *inst_out); 2015 2016 /* Return an array of link pointers to edp links. */ 2017 void dc_get_edp_links(const struct dc *dc, 2018 struct dc_link **edp_links, 2019 int *edp_num); 2020 2021 void dc_set_edp_power(const struct dc *dc, struct dc_link *edp_link, 2022 bool powerOn); 2023 2024 /* The function initiates detection handshake over the given link. It first 2025 * determines if there are display connections over the link. If so it initiates 2026 * detection protocols supported by the connected receiver device. The function 2027 * contains protocol specific handshake sequences which are sometimes mandatory 2028 * to establish a proper connection between TX and RX. So it is always 2029 * recommended to call this function as the first link operation upon HPD event 2030 * or power up event. Upon completion, the function will update link structure 2031 * in place based on latest RX capabilities. The function may also cause dpms 2032 * to be reset to off for all currently enabled streams to the link. It is DM's 2033 * responsibility to serialize detection and DPMS updates. 2034 * 2035 * @reason - Indicate which event triggers this detection. dc may customize 2036 * detection flow depending on the triggering events. 2037 * return false - if detection is not fully completed. This could happen when 2038 * there is an unrecoverable error during detection or detection is partially 2039 * completed (detection has been delegated to dm mst manager ie. 2040 * link->connection_type == dc_connection_mst_branch when returning false). 2041 * return true - detection is completed, link has been fully updated with latest 2042 * detection result. 2043 */ 2044 bool dc_link_detect(struct dc_link *link, enum dc_detect_reason reason); 2045 2046 struct dc_sink_init_data; 2047 2048 /* When link connection type is dc_connection_mst_branch, remote sink can be 2049 * added to the link. The interface creates a remote sink and associates it with 2050 * current link. The sink will be retained by link until remove remote sink is 2051 * called. 2052 * 2053 * @dc_link - link the remote sink will be added to. 2054 * @edid - byte array of EDID raw data. 2055 * @len - size of the edid in byte 2056 * @init_data - 2057 */ 2058 struct dc_sink *dc_link_add_remote_sink( 2059 struct dc_link *dc_link, 2060 const uint8_t *edid, 2061 int len, 2062 struct dc_sink_init_data *init_data); 2063 2064 /* Remove remote sink from a link with dc_connection_mst_branch connection type. 2065 * @link - link the sink should be removed from 2066 * @sink - sink to be removed. 2067 */ 2068 void dc_link_remove_remote_sink( 2069 struct dc_link *link, 2070 struct dc_sink *sink); 2071 2072 /* Enable HPD interrupt handler for a given link */ 2073 void dc_link_enable_hpd(const struct dc_link *link); 2074 2075 /* Disable HPD interrupt handler for a given link */ 2076 void dc_link_disable_hpd(const struct dc_link *link); 2077 2078 /* determine if there is a sink connected to the link 2079 * 2080 * @type - dc_connection_single if connected, dc_connection_none otherwise. 2081 * return - false if an unexpected error occurs, true otherwise. 2082 * 2083 * NOTE: This function doesn't detect downstream sink connections i.e 2084 * dc_connection_mst_branch, dc_connection_sst_branch. In this case, it will 2085 * return dc_connection_single if the branch device is connected despite of 2086 * downstream sink's connection status. 2087 */ 2088 bool dc_link_detect_connection_type(struct dc_link *link, 2089 enum dc_connection_type *type); 2090 2091 /* query current hpd pin value 2092 * return - true HPD is asserted (HPD high), false otherwise (HPD low) 2093 * 2094 */ 2095 bool dc_link_get_hpd_state(struct dc_link *link); 2096 2097 /* Getter for cached link status from given link */ 2098 const struct dc_link_status *dc_link_get_status(const struct dc_link *link); 2099 2100 /* enable/disable hardware HPD filter. 2101 * 2102 * @link - The link the HPD pin is associated with. 2103 * @enable = true - enable hardware HPD filter. HPD event will only queued to irq 2104 * handler once after no HPD change has been detected within dc default HPD 2105 * filtering interval since last HPD event. i.e if display keeps toggling hpd 2106 * pulses within default HPD interval, no HPD event will be received until HPD 2107 * toggles have stopped. Then HPD event will be queued to irq handler once after 2108 * dc default HPD filtering interval since last HPD event. 2109 * 2110 * @enable = false - disable hardware HPD filter. HPD event will be queued 2111 * immediately to irq handler after no HPD change has been detected within 2112 * IRQ_HPD (aka HPD short pulse) interval (i.e 2ms). 2113 */ 2114 void dc_link_enable_hpd_filter(struct dc_link *link, bool enable); 2115 2116 /* submit i2c read/write payloads through ddc channel 2117 * @link_index - index to a link with ddc in i2c mode 2118 * @cmd - i2c command structure 2119 * return - true if success, false otherwise. 2120 */ 2121 bool dc_submit_i2c( 2122 struct dc *dc, 2123 uint32_t link_index, 2124 struct i2c_command *cmd); 2125 2126 /* submit i2c read/write payloads through oem channel 2127 * @link_index - index to a link with ddc in i2c mode 2128 * @cmd - i2c command structure 2129 * return - true if success, false otherwise. 2130 */ 2131 bool dc_submit_i2c_oem( 2132 struct dc *dc, 2133 struct i2c_command *cmd); 2134 2135 enum aux_return_code_type; 2136 /* Attempt to transfer the given aux payload. This function does not perform 2137 * retries or handle error states. The reply is returned in the payload->reply 2138 * and the result through operation_result. Returns the number of bytes 2139 * transferred,or -1 on a failure. 2140 */ 2141 int dc_link_aux_transfer_raw(struct ddc_service *ddc, 2142 struct aux_payload *payload, 2143 enum aux_return_code_type *operation_result); 2144 2145 struct ddc_service * 2146 dc_get_oem_i2c_device(struct dc *dc); 2147 2148 bool dc_is_oem_i2c_device_present( 2149 struct dc *dc, 2150 size_t slave_address 2151 ); 2152 2153 /* return true if the connected receiver supports the hdcp version */ 2154 bool dc_link_is_hdcp14(struct dc_link *link, enum signal_type signal); 2155 bool dc_link_is_hdcp22(struct dc_link *link, enum signal_type signal); 2156 2157 /* Notify DC about DP RX Interrupt (aka DP IRQ_HPD). 2158 * 2159 * TODO - When defer_handling is true the function will have a different purpose. 2160 * It no longer does complete hpd rx irq handling. We should create a separate 2161 * interface specifically for this case. 2162 * 2163 * Return: 2164 * true - Downstream port status changed. DM should call DC to do the 2165 * detection. 2166 * false - no change in Downstream port status. No further action required 2167 * from DM. 2168 */ 2169 bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link, 2170 union hpd_irq_data *hpd_irq_dpcd_data, bool *out_link_loss, 2171 bool defer_handling, bool *has_left_work); 2172 /* handle DP specs define test automation sequence*/ 2173 void dc_link_dp_handle_automated_test(struct dc_link *link); 2174 2175 /* handle DP Link loss sequence and try to recover RX link loss with best 2176 * effort 2177 */ 2178 void dc_link_dp_handle_link_loss(struct dc_link *link); 2179 2180 /* Determine if hpd rx irq should be handled or ignored 2181 * return true - hpd rx irq should be handled. 2182 * return false - it is safe to ignore hpd rx irq event 2183 */ 2184 bool dc_link_dp_allow_hpd_rx_irq(const struct dc_link *link); 2185 2186 /* Determine if link loss is indicated with a given hpd_irq_dpcd_data. 2187 * @link - link the hpd irq data associated with 2188 * @hpd_irq_dpcd_data - input hpd irq data 2189 * return - true if hpd irq data indicates a link lost 2190 */ 2191 bool dc_link_check_link_loss_status(struct dc_link *link, 2192 union hpd_irq_data *hpd_irq_dpcd_data); 2193 2194 /* Read hpd rx irq data from a given link 2195 * @link - link where the hpd irq data should be read from 2196 * @irq_data - output hpd irq data 2197 * return - DC_OK if hpd irq data is read successfully, otherwise hpd irq data 2198 * read has failed. 2199 */ 2200 enum dc_status dc_link_dp_read_hpd_rx_irq_data( 2201 struct dc_link *link, 2202 union hpd_irq_data *irq_data); 2203 2204 /* The function clears recorded DP RX states in the link. DM should call this 2205 * function when it is resuming from S3 power state to previously connected links. 2206 * 2207 * TODO - in the future we should consider to expand link resume interface to 2208 * support clearing previous rx states. So we don't have to rely on dm to call 2209 * this interface explicitly. 2210 */ 2211 void dc_link_clear_dprx_states(struct dc_link *link); 2212 2213 /* Destruct the mst topology of the link and reset the allocated payload table 2214 * 2215 * NOTE: this should only be called if DM chooses not to call dc_link_detect but 2216 * still wants to reset MST topology on an unplug event */ 2217 bool dc_link_reset_cur_dp_mst_topology(struct dc_link *link); 2218 2219 /* The function calculates effective DP link bandwidth when a given link is 2220 * using the given link settings. 2221 * 2222 * return - total effective link bandwidth in kbps. 2223 */ 2224 uint32_t dc_link_bandwidth_kbps( 2225 const struct dc_link *link, 2226 const struct dc_link_settings *link_setting); 2227 2228 struct dp_audio_bandwidth_params { 2229 const struct dc_crtc_timing *crtc_timing; 2230 enum dp_link_encoding link_encoding; 2231 uint32_t channel_count; 2232 uint32_t sample_rate_hz; 2233 }; 2234 2235 /* The function calculates the minimum size of hblank (in bytes) needed to 2236 * support the specified channel count and sample rate combination, given the 2237 * link encoding and timing to be used. This calculation is not supported 2238 * for 8b/10b SST. 2239 * 2240 * return - min hblank size in bytes, 0 if 8b/10b SST. 2241 */ 2242 uint32_t dc_link_required_hblank_size_bytes( 2243 const struct dc_link *link, 2244 struct dp_audio_bandwidth_params *audio_params); 2245 2246 /* The function takes a snapshot of current link resource allocation state 2247 * @dc: pointer to dc of the dm calling this 2248 * @map: a dc link resource snapshot defined internally to dc. 2249 * 2250 * DM needs to capture a snapshot of current link resource allocation mapping 2251 * and store it in its persistent storage. 2252 * 2253 * Some of the link resource is using first come first serve policy. 2254 * The allocation mapping depends on original hotplug order. This information 2255 * is lost after driver is loaded next time. The snapshot is used in order to 2256 * restore link resource to its previous state so user will get consistent 2257 * link capability allocation across reboot. 2258 * 2259 */ 2260 void dc_get_cur_link_res_map(const struct dc *dc, uint32_t *map); 2261 2262 /* This function restores link resource allocation state from a snapshot 2263 * @dc: pointer to dc of the dm calling this 2264 * @map: a dc link resource snapshot defined internally to dc. 2265 * 2266 * DM needs to call this function after initial link detection on boot and 2267 * before first commit streams to restore link resource allocation state 2268 * from previous boot session. 2269 * 2270 * Some of the link resource is using first come first serve policy. 2271 * The allocation mapping depends on original hotplug order. This information 2272 * is lost after driver is loaded next time. The snapshot is used in order to 2273 * restore link resource to its previous state so user will get consistent 2274 * link capability allocation across reboot. 2275 * 2276 */ 2277 void dc_restore_link_res_map(const struct dc *dc, uint32_t *map); 2278 2279 /* TODO: this is not meant to be exposed to DM. Should switch to stream update 2280 * interface i.e stream_update->dsc_config 2281 */ 2282 bool dc_link_update_dsc_config(struct pipe_ctx *pipe_ctx); 2283 2284 /* translate a raw link rate data to bandwidth in kbps */ 2285 uint32_t dc_link_bw_kbps_from_raw_frl_link_rate_data(const struct dc *dc, uint8_t bw); 2286 2287 /* determine the optimal bandwidth given link and required bw. 2288 * @link - current detected link 2289 * @req_bw - requested bandwidth in kbps 2290 * @link_settings - returned most optimal link settings that can fit the 2291 * requested bandwidth 2292 * return - false if link can't support requested bandwidth, true if link 2293 * settings is found. 2294 */ 2295 bool dc_link_decide_edp_link_settings(struct dc_link *link, 2296 struct dc_link_settings *link_settings, 2297 uint32_t req_bw); 2298 2299 /* return the max dp link settings can be driven by the link without considering 2300 * connected RX device and its capability 2301 */ 2302 bool dc_link_dp_get_max_link_enc_cap(const struct dc_link *link, 2303 struct dc_link_settings *max_link_enc_cap); 2304 2305 /* determine when the link is driving MST mode, what DP link channel coding 2306 * format will be used. The decision will remain unchanged until next HPD event. 2307 * 2308 * @link - a link with DP RX connection 2309 * return - if stream is committed to this link with MST signal type, type of 2310 * channel coding format dc will choose. 2311 */ 2312 enum dp_link_encoding dc_link_dp_mst_decide_link_encoding_format( 2313 const struct dc_link *link); 2314 2315 /* get max dp link settings the link can enable with all things considered. (i.e 2316 * TX/RX/Cable capabilities and dp override policies. 2317 * 2318 * @link - a link with DP RX connection 2319 * return - max dp link settings the link can enable. 2320 * 2321 */ 2322 const struct dc_link_settings *dc_link_get_link_cap(const struct dc_link *link); 2323 2324 /* Get the highest encoding format that the link supports; highest meaning the 2325 * encoding format which supports the maximum bandwidth. 2326 * 2327 * @link - a link with DP RX connection 2328 * return - highest encoding format link supports. 2329 */ 2330 enum dc_link_encoding_format dc_link_get_highest_encoding_format(const struct dc_link *link); 2331 2332 /* Check if a RX (ex. DP sink, MST hub, passive or active dongle) is connected 2333 * to a link with dp connector signal type. 2334 * @link - a link with dp connector signal type 2335 * return - true if connected, false otherwise 2336 */ 2337 bool dc_link_is_dp_sink_present(struct dc_link *link); 2338 2339 /* Force DP lane settings update to main-link video signal and notify the change 2340 * to DP RX via DPCD. This is a debug interface used for video signal integrity 2341 * tuning purpose. The interface assumes link has already been enabled with DP 2342 * signal. 2343 * 2344 * @lt_settings - a container structure with desired hw_lane_settings 2345 */ 2346 void dc_link_set_drive_settings(struct dc *dc, 2347 struct link_training_settings *lt_settings, 2348 struct dc_link *link); 2349 2350 /* Enable a test pattern in Link or PHY layer in an active link for compliance 2351 * test or debugging purpose. The test pattern will remain until next un-plug. 2352 * 2353 * @link - active link with DP signal output enabled. 2354 * @test_pattern - desired test pattern to output. 2355 * NOTE: set to DP_TEST_PATTERN_VIDEO_MODE to disable previous test pattern. 2356 * @test_pattern_color_space - for video test pattern choose a desired color 2357 * space. 2358 * @p_link_settings - For PHY pattern choose a desired link settings 2359 * @p_custom_pattern - some test pattern will require a custom input to 2360 * customize some pattern details. Otherwise keep it to NULL. 2361 * @cust_pattern_size - size of the custom pattern input. 2362 * 2363 */ 2364 bool dc_link_dp_set_test_pattern( 2365 struct dc_link *link, 2366 enum dp_test_pattern test_pattern, 2367 enum dp_test_pattern_color_space test_pattern_color_space, 2368 const struct link_training_settings *p_link_settings, 2369 const unsigned char *p_custom_pattern, 2370 unsigned int cust_pattern_size); 2371 2372 /* Force DP link settings to always use a specific value until reboot to a 2373 * specific link. If link has already been enabled, the interface will also 2374 * switch to desired link settings immediately. This is a debug interface to 2375 * generic dp issue trouble shooting. 2376 */ 2377 void dc_link_set_preferred_link_settings(struct dc *dc, 2378 struct dc_link_settings *link_setting, 2379 struct dc_link *link); 2380 2381 /* Force DP link to customize a specific link training behavior by overriding to 2382 * standard DP specs defined protocol. This is a debug interface to trouble shoot 2383 * display specific link training issues or apply some display specific 2384 * workaround in link training. 2385 * 2386 * @link_settings - if not NULL, force preferred link settings to the link. 2387 * @lt_override - a set of override pointers. If any pointer is none NULL, dc 2388 * will apply this particular override in future link training. If NULL is 2389 * passed in, dc resets previous overrides. 2390 * NOTE: DM must keep the memory from override pointers until DM resets preferred 2391 * training settings. 2392 */ 2393 void dc_link_set_preferred_training_settings(struct dc *dc, 2394 struct dc_link_settings *link_setting, 2395 struct dc_link_training_overrides *lt_overrides, 2396 struct dc_link *link, 2397 bool skip_immediate_retrain); 2398 2399 /* return - true if FEC is supported with connected DP RX, false otherwise */ 2400 bool dc_link_is_fec_supported(const struct dc_link *link); 2401 2402 /* query FEC enablement policy to determine if FEC will be enabled by dc during 2403 * link enablement. 2404 * return - true if FEC should be enabled, false otherwise. 2405 */ 2406 bool dc_link_should_enable_fec(const struct dc_link *link); 2407 2408 /* determine lttpr mode the current link should be enabled with a specific link 2409 * settings. 2410 */ 2411 enum lttpr_mode dc_link_decide_lttpr_mode(struct dc_link *link, 2412 struct dc_link_settings *link_setting); 2413 2414 /* Force DP RX to update its power state. 2415 * NOTE: this interface doesn't update dp main-link. Calling this function will 2416 * cause DP TX main-link and DP RX power states out of sync. DM has to restore 2417 * RX power state back upon finish DM specific execution requiring DP RX in a 2418 * specific power state. 2419 * @on - true to set DP RX in D0 power state, false to set DP RX in D3 power 2420 * state. 2421 */ 2422 void dc_link_dp_receiver_power_ctrl(struct dc_link *link, bool on); 2423 2424 /* Force link to read base dp receiver caps from dpcd 000h - 00Fh and overwrite 2425 * current value read from extended receiver cap from 02200h - 0220Fh. 2426 * Some DP RX has problems of providing accurate DP receiver caps from extended 2427 * field, this interface is a workaround to revert link back to use base caps. 2428 */ 2429 void dc_link_overwrite_extended_receiver_cap( 2430 struct dc_link *link); 2431 2432 void dc_link_edp_panel_backlight_power_on(struct dc_link *link, 2433 bool wait_for_hpd); 2434 2435 /* Set backlight level of an embedded panel (eDP, LVDS). 2436 * backlight_pwm_u16_16 is unsigned 32 bit with 16 bit integer 2437 * and 16 bit fractional, where 1.0 is max backlight value. 2438 */ 2439 bool dc_link_set_backlight_level(const struct dc_link *dc_link, 2440 struct set_backlight_level_params *backlight_level_params); 2441 2442 /* Set/get nits-based backlight level of an embedded panel (eDP, LVDS). */ 2443 bool dc_link_set_backlight_level_nits(struct dc_link *link, 2444 bool isHDR, 2445 uint32_t backlight_millinits, 2446 uint32_t transition_time_in_ms); 2447 2448 bool dc_link_get_backlight_level_nits(struct dc_link *link, 2449 uint32_t *backlight_millinits, 2450 uint32_t *backlight_millinits_peak); 2451 2452 int dc_link_get_backlight_level(const struct dc_link *dc_link); 2453 2454 int dc_link_get_target_backlight_pwm(const struct dc_link *link); 2455 2456 bool dc_link_set_psr_allow_active(struct dc_link *dc_link, const bool *enable, 2457 bool wait, bool force_static, const unsigned int *power_opts); 2458 2459 bool dc_link_get_psr_state(const struct dc_link *dc_link, enum dc_psr_state *state); 2460 2461 bool dc_link_setup_psr(struct dc_link *dc_link, 2462 const struct dc_stream_state *stream, struct psr_config *psr_config, 2463 struct psr_context *psr_context); 2464 2465 /* 2466 * Communicate with DMUB to allow or disallow Panel Replay on the specified link: 2467 * 2468 * @link: pointer to the dc_link struct instance 2469 * @enable: enable(active) or disable(inactive) replay 2470 * @wait: state transition need to wait the active set completed. 2471 * @force_static: force disable(inactive) the replay 2472 * @power_opts: set power optimazation parameters to DMUB. 2473 * 2474 * return: allow Replay active will return true, else will return false. 2475 */ 2476 bool dc_link_set_replay_allow_active(struct dc_link *dc_link, const bool *enable, 2477 bool wait, bool force_static, const unsigned int *power_opts); 2478 2479 bool dc_link_get_replay_state(const struct dc_link *dc_link, uint64_t *state); 2480 2481 /* 2482 * Enable or disable Panel Replay on the specified link: 2483 * 2484 * @link: pointer to the dc_link struct instance 2485 * @enable: enable or disable Panel Replay 2486 * 2487 * return: true if successful, false otherwise 2488 */ 2489 bool dc_link_set_pr_enable(struct dc_link *link, bool enable); 2490 2491 /* 2492 * Update Panel Replay state parameters: 2493 * 2494 * @link: pointer to the dc_link struct instance 2495 * @update_state_data: pointer to state update data structure 2496 * 2497 * return: true if successful, false otherwise 2498 */ 2499 bool dc_link_update_pr_state(struct dc_link *link, 2500 struct dmub_cmd_pr_update_state_data *update_state_data); 2501 2502 /* 2503 * Send general command to Panel Replay firmware: 2504 * 2505 * @link: pointer to the dc_link struct instance 2506 * @general_cmd_data: pointer to general command data structure 2507 * 2508 * return: true if successful, false otherwise 2509 */ 2510 bool dc_link_set_pr_general_cmd(struct dc_link *link, 2511 struct dmub_cmd_pr_general_cmd_data *general_cmd_data); 2512 2513 /* 2514 * Get Panel Replay state: 2515 * 2516 * @link: pointer to the dc_link struct instance 2517 * @state: pointer to store the Panel Replay state 2518 * 2519 * return: true if successful, false otherwise 2520 */ 2521 bool dc_link_get_pr_state(const struct dc_link *link, uint64_t *state); 2522 2523 /* On eDP links this function call will stall until T12 has elapsed. 2524 * If the panel is not in power off state, this function will return 2525 * immediately. 2526 */ 2527 bool dc_link_wait_for_t12(struct dc_link *link); 2528 2529 /* Determine if dp trace has been initialized to reflect upto date result * 2530 * return - true if trace is initialized and has valid data. False dp trace 2531 * doesn't have valid result. 2532 */ 2533 bool dc_dp_trace_is_initialized(struct dc_link *link); 2534 2535 /* Query a dp trace flag to indicate if the current dp trace data has been 2536 * logged before 2537 */ 2538 bool dc_dp_trace_is_logged(struct dc_link *link, 2539 bool in_detection); 2540 2541 /* Set dp trace flag to indicate whether DM has already logged the current dp 2542 * trace data. DM can set is_logged to true upon logging and check 2543 * dc_dp_trace_is_logged before logging to avoid logging the same result twice. 2544 */ 2545 void dc_dp_trace_set_is_logged_flag(struct dc_link *link, 2546 bool in_detection, 2547 bool is_logged); 2548 2549 /* Obtain driver time stamp for last dp link training end. The time stamp is 2550 * formatted based on dm_get_timestamp DM function. 2551 * @in_detection - true to get link training end time stamp of last link 2552 * training in detection sequence. false to get link training end time stamp 2553 * of last link training in commit (dpms) sequence 2554 */ 2555 unsigned long long dc_dp_trace_get_lt_end_timestamp(struct dc_link *link, 2556 bool in_detection); 2557 2558 /* Get how many link training attempts dc has done with latest sequence. 2559 * @in_detection - true to get link training count of last link 2560 * training in detection sequence. false to get link training count of last link 2561 * training in commit (dpms) sequence 2562 */ 2563 const struct dp_trace_lt_counts *dc_dp_trace_get_lt_counts(struct dc_link *link, 2564 bool in_detection); 2565 2566 /* Get how many link loss has happened since last link training attempts */ 2567 unsigned int dc_dp_trace_get_link_loss_count(struct dc_link *link); 2568 2569 /* 2570 * USB4 DPIA BW ALLOCATION PUBLIC FUNCTIONS 2571 */ 2572 /* 2573 * Send a request from DP-Tx requesting to allocate BW remotely after 2574 * allocating it locally. This will get processed by CM and a CB function 2575 * will be called. 2576 * 2577 * @link: pointer to the dc_link struct instance 2578 * @req_bw: The requested bw in Kbyte to allocated 2579 * 2580 * return: none 2581 */ 2582 void dc_link_set_usb4_req_bw_req(struct dc_link *link, int req_bw); 2583 2584 /* 2585 * Handle the USB4 BW Allocation related functionality here: 2586 * Plug => Try to allocate max bw from timing parameters supported by the sink 2587 * Unplug => de-allocate bw 2588 * 2589 * @link: pointer to the dc_link struct instance 2590 * @peak_bw: Peak bw used by the link/sink 2591 * 2592 */ 2593 void dc_link_dp_dpia_handle_usb4_bandwidth_allocation_for_link( 2594 struct dc_link *link, int peak_bw); 2595 2596 /* 2597 * Calculates the DP tunneling bandwidth required for the stream timing 2598 * and aggregates the stream bandwidth for the respective DP tunneling link 2599 * 2600 * return: dc_status 2601 */ 2602 enum dc_status dc_link_validate_dp_tunneling_bandwidth(const struct dc *dc, const struct dc_state *new_ctx); 2603 2604 /* 2605 * Get if ALPM is supported by the link 2606 */ 2607 void dc_link_get_alpm_support(struct dc_link *link, bool *auxless_support, 2608 bool *auxwake_support); 2609 2610 /* Sink Interfaces - A sink corresponds to a display output device */ 2611 2612 struct dc_container_id { 2613 // 128bit GUID in binary form 2614 unsigned char guid[16]; 2615 // 8 byte port ID -> ELD.PortID 2616 unsigned int portId[2]; 2617 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName 2618 unsigned short manufacturerName; 2619 // 2 byte product code -> ELD.ProductCode 2620 unsigned short productCode; 2621 }; 2622 2623 2624 struct dc_sink_dsc_caps { 2625 // 'true' if these are virtual DPCD's DSC caps (immediately upstream of sink in MST topology), 2626 // 'false' if they are sink's DSC caps 2627 bool is_virtual_dpcd_dsc; 2628 // 'true' if MST topology supports DSC passthrough for sink 2629 // 'false' if MST topology does not support DSC passthrough 2630 bool is_dsc_passthrough_supported; 2631 struct dsc_dec_dpcd_caps dsc_dec_caps; 2632 }; 2633 2634 struct dc_sink_hblank_expansion_caps { 2635 // 'true' if these are virtual DPCD's HBlank expansion caps (immediately upstream of sink in MST topology), 2636 // 'false' if they are sink's HBlank expansion caps 2637 bool is_virtual_dpcd_hblank_expansion; 2638 struct hblank_expansion_dpcd_caps dpcd_caps; 2639 }; 2640 2641 struct dc_sink_fec_caps { 2642 bool is_rx_fec_supported; 2643 bool is_topology_fec_supported; 2644 }; 2645 2646 struct scdc_caps { 2647 union hdmi_scdc_manufacturer_OUI_data manufacturer_OUI; 2648 union hdmi_scdc_device_id_data device_id; 2649 }; 2650 2651 /* 2652 * The sink structure contains EDID and other display device properties 2653 */ 2654 struct dc_sink { 2655 enum signal_type sink_signal; 2656 struct dc_edid dc_edid; /* raw edid */ 2657 struct dc_edid_caps edid_caps; /* parse display caps */ 2658 struct dc_container_id *dc_container_id; 2659 uint32_t dongle_max_pix_clk; 2660 void *priv; 2661 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX]; 2662 bool converter_disable_audio; 2663 2664 struct scdc_caps scdc_caps; 2665 struct dc_sink_dsc_caps dsc_caps; 2666 struct dc_sink_fec_caps fec_caps; 2667 struct dc_sink_hblank_expansion_caps hblank_expansion_caps; 2668 2669 bool is_vsc_sdp_colorimetry_supported; 2670 2671 /* private to DC core */ 2672 struct dc_link *link; 2673 struct dc_context *ctx; 2674 2675 uint32_t sink_id; 2676 2677 /* private to dc_sink.c */ 2678 // refcount must be the last member in dc_sink, since we want the 2679 // sink structure to be logically cloneable up to (but not including) 2680 // refcount 2681 struct kref refcount; 2682 }; 2683 2684 void dc_sink_retain(struct dc_sink *sink); 2685 void dc_sink_release(struct dc_sink *sink); 2686 2687 struct dc_sink_init_data { 2688 enum signal_type sink_signal; 2689 struct dc_link *link; 2690 uint32_t dongle_max_pix_clk; 2691 bool converter_disable_audio; 2692 }; 2693 2694 struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params); 2695 2696 /* Newer interfaces */ 2697 struct dc_cursor { 2698 struct dc_plane_address address; 2699 struct dc_cursor_attributes attributes; 2700 }; 2701 2702 2703 /* Interrupt interfaces */ 2704 enum dc_irq_source dc_interrupt_to_irq_source( 2705 struct dc *dc, 2706 uint32_t src_id, 2707 uint32_t ext_id); 2708 bool dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable); 2709 void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src); 2710 enum dc_irq_source dc_get_hpd_irq_source_at_index( 2711 struct dc *dc, uint32_t link_index); 2712 2713 void dc_notify_vsync_int_state(struct dc *dc, struct dc_stream_state *stream, bool enable); 2714 2715 /* Power Interfaces */ 2716 2717 void dc_set_power_state( 2718 struct dc *dc, 2719 enum dc_acpi_cm_power_state power_state); 2720 void dc_resume(struct dc *dc); 2721 2722 void dc_power_down_on_boot(struct dc *dc); 2723 2724 /* 2725 * HDCP Interfaces 2726 */ 2727 enum hdcp_message_status dc_process_hdcp_msg( 2728 enum signal_type signal, 2729 struct dc_link *link, 2730 struct hdcp_protection_message *message_info); 2731 bool dc_is_dmcu_initialized(struct dc *dc); 2732 2733 enum dc_status dc_set_clock(struct dc *dc, enum dc_clock_type clock_type, uint32_t clk_khz, uint32_t stepping); 2734 void dc_get_clock(struct dc *dc, enum dc_clock_type clock_type, struct dc_clock_config *clock_cfg); 2735 2736 bool dc_is_plane_eligible_for_idle_optimizations(struct dc *dc, 2737 unsigned int pitch, 2738 unsigned int height, 2739 enum surface_pixel_format format, 2740 struct dc_cursor_attributes *cursor_attr); 2741 2742 #define dc_allow_idle_optimizations(dc, allow) dc_allow_idle_optimizations_internal(dc, allow, __func__) 2743 #define dc_exit_ips_for_hw_access(dc) dc_exit_ips_for_hw_access_internal(dc, __func__) 2744 2745 void dc_allow_idle_optimizations_internal(struct dc *dc, bool allow, const char *caller_name); 2746 void dc_exit_ips_for_hw_access_internal(struct dc *dc, const char *caller_name); 2747 bool dc_dmub_is_ips_idle_state(struct dc *dc); 2748 2749 /* set min and max memory clock to lowest and highest DPM level, respectively */ 2750 void dc_unlock_memory_clock_frequency(struct dc *dc); 2751 2752 /* set min memory clock to the min required for current mode, max to maxDPM */ 2753 void dc_lock_memory_clock_frequency(struct dc *dc); 2754 2755 /* set soft max for memclk, to be used for AC/DC switching clock limitations */ 2756 void dc_enable_dcmode_clk_limit(struct dc *dc, bool enable); 2757 2758 /* cleanup on driver unload */ 2759 void dc_hardware_release(struct dc *dc); 2760 2761 /* disables fw based mclk switch */ 2762 void dc_mclk_switch_using_fw_based_vblank_stretch_shut_down(struct dc *dc); 2763 2764 bool dc_set_psr_allow_active(struct dc *dc, bool enable); 2765 2766 bool dc_set_replay_allow_active(struct dc *dc, bool active); 2767 2768 bool dc_set_ips_disable(struct dc *dc, unsigned int disable_ips); 2769 2770 void dc_z10_restore(const struct dc *dc); 2771 void dc_z10_save_init(struct dc *dc); 2772 2773 bool dc_is_dmub_outbox_supported(struct dc *dc); 2774 bool dc_enable_dmub_notifications(struct dc *dc); 2775 2776 bool dc_abm_save_restore( 2777 struct dc *dc, 2778 struct dc_stream_state *stream, 2779 struct abm_save_restore *pData); 2780 2781 void dc_enable_dmub_outbox(struct dc *dc); 2782 2783 bool dc_process_dmub_aux_transfer_async(struct dc *dc, 2784 uint32_t link_index, 2785 struct aux_payload *payload); 2786 2787 /* 2788 * smart power OLED Interfaces 2789 */ 2790 bool dc_smart_power_oled_enable(const struct dc_link *link, bool enable, uint16_t peak_nits, 2791 uint8_t debug_control, uint16_t fixed_CLL, uint32_t triggerline); 2792 bool dc_smart_power_oled_get_max_cll(const struct dc_link *link, unsigned int *pCurrent_MaxCLL); 2793 2794 /* Get dc link index from dpia port index */ 2795 uint8_t get_link_index_from_dpia_port_index(const struct dc *dc, 2796 uint8_t dpia_port_index); 2797 2798 bool dc_process_dmub_set_config_async(struct dc *dc, 2799 uint32_t link_index, 2800 struct set_config_cmd_payload *payload, 2801 struct dmub_notification *notify); 2802 2803 enum dc_status dc_process_dmub_set_mst_slots(const struct dc *dc, 2804 uint32_t link_index, 2805 uint8_t mst_alloc_slots, 2806 uint8_t *mst_slots_in_use); 2807 2808 void dc_process_dmub_dpia_set_tps_notification(const struct dc *dc, uint32_t link_index, uint8_t tps); 2809 2810 void dc_process_dmub_dpia_hpd_int_enable(const struct dc *dc, 2811 uint32_t hpd_int_enable); 2812 2813 void dc_print_dmub_diagnostic_data(const struct dc *dc); 2814 2815 void dc_query_current_properties(struct dc *dc, struct dc_current_properties *properties); 2816 2817 struct dc_power_profile { 2818 int power_level; /* Lower is better */ 2819 }; 2820 2821 struct dc_power_profile dc_get_power_profile_for_dc_state(const struct dc_state *context); 2822 2823 unsigned int dc_get_det_buffer_size_from_state(const struct dc_state *context); 2824 2825 bool dc_get_host_router_index(const struct dc_link *link, unsigned int *host_router_index); 2826 2827 void dc_log_preos_dmcub_info(const struct dc *dc); 2828 2829 /* DSC Interfaces */ 2830 #include "dc_dsc.h" 2831 2832 void dc_get_visual_confirm_for_stream( 2833 struct dc *dc, 2834 struct dc_stream_state *stream_state, 2835 struct tg_color *color); 2836 2837 /* Disable acc mode Interfaces */ 2838 void dc_disable_accelerated_mode(struct dc *dc); 2839 2840 bool dc_is_timing_changed(struct dc_stream_state *cur_stream, 2841 struct dc_stream_state *new_stream); 2842 2843 bool dc_is_cursor_limit_pending(struct dc *dc); 2844 bool dc_can_clear_cursor_limit(const struct dc *dc); 2845 2846 /** 2847 * dc_get_underflow_debug_data_for_otg() - Retrieve underflow debug data. 2848 * 2849 * @dc: Pointer to the display core context. 2850 * @primary_otg_inst: Instance index of the primary OTG that underflowed. 2851 * @out_data: Pointer to a dc_underflow_debug_data struct to be filled with debug information. 2852 * 2853 * This function collects and logs underflow-related HW states when underflow happens, 2854 * including OTG underflow status, current read positions, frame count, and per-HUBP debug data. 2855 * The results are stored in the provided out_data structure for further analysis or logging. 2856 */ 2857 void dc_get_underflow_debug_data_for_otg(struct dc *dc, int primary_otg_inst, struct dc_underflow_debug_data *out_data); 2858 2859 void dc_get_power_feature_status(struct dc *dc, int primary_otg_inst, struct power_features *out_data); 2860 2861 /* 2862 * Software state variables used to program register fields across the display pipeline 2863 */ 2864 struct dc_register_software_state { 2865 /* HUBP register programming variables for each pipe */ 2866 struct { 2867 bool valid_plane_state; 2868 bool valid_stream; 2869 bool min_dc_gfx_version9; 2870 uint32_t vtg_sel; /* DCHUBP_CNTL->HUBP_VTG_SEL from pipe_ctx->stream_res.tg->inst */ 2871 uint32_t hubp_clock_enable; /* HUBP_CLK_CNTL->HUBP_CLOCK_ENABLE from power management */ 2872 uint32_t surface_pixel_format; /* DCSURF_SURFACE_CONFIG->SURFACE_PIXEL_FORMAT from plane_state->format */ 2873 uint32_t rotation_angle; /* DCSURF_SURFACE_CONFIG->ROTATION_ANGLE from plane_state->rotation */ 2874 uint32_t h_mirror_en; /* DCSURF_SURFACE_CONFIG->H_MIRROR_EN from plane_state->horizontal_mirror */ 2875 uint32_t surface_dcc_en; /* DCSURF_SURFACE_CONTROL->PRIMARY_SURFACE_DCC_EN from dcc->enable */ 2876 uint32_t surface_size_width; /* HUBP_SIZE->SURFACE_SIZE_WIDTH from plane_size.surface_size.width */ 2877 uint32_t surface_size_height; /* HUBP_SIZE->SURFACE_SIZE_HEIGHT from plane_size.surface_size.height */ 2878 uint32_t pri_viewport_width; /* DCSURF_PRI_VIEWPORT_DIMENSION->PRI_VIEWPORT_WIDTH from scaler_data.viewport.width */ 2879 uint32_t pri_viewport_height; /* DCSURF_PRI_VIEWPORT_DIMENSION->PRI_VIEWPORT_HEIGHT from scaler_data.viewport.height */ 2880 uint32_t pri_viewport_x_start; /* DCSURF_PRI_VIEWPORT_START->PRI_VIEWPORT_X_START from scaler_data.viewport.x */ 2881 uint32_t pri_viewport_y_start; /* DCSURF_PRI_VIEWPORT_START->PRI_VIEWPORT_Y_START from scaler_data.viewport.y */ 2882 uint32_t cursor_enable; /* CURSOR_CONTROL->CURSOR_ENABLE from cursor_attributes.enable */ 2883 uint32_t cursor_width; /* CURSOR_SETTINGS->CURSOR_WIDTH from cursor_position.width */ 2884 uint32_t cursor_height; /* CURSOR_SETTINGS->CURSOR_HEIGHT from cursor_position.height */ 2885 2886 /* Additional DCC configuration */ 2887 uint32_t surface_dcc_ind_64b_blk; /* DCSURF_SURFACE_CONTROL->PRIMARY_SURFACE_DCC_IND_64B_BLK from dcc.independent_64b_blks */ 2888 uint32_t surface_dcc_ind_128b_blk; /* DCSURF_SURFACE_CONTROL->PRIMARY_SURFACE_DCC_IND_128B_BLK from dcc.independent_128b_blks */ 2889 2890 /* Surface pitch configuration */ 2891 uint32_t surface_pitch; /* DCSURF_SURFACE_PITCH->PITCH from plane_size.surface_pitch */ 2892 uint32_t meta_pitch; /* DCSURF_SURFACE_PITCH->META_PITCH from dcc.meta_pitch */ 2893 uint32_t chroma_pitch; /* DCSURF_SURFACE_PITCH_C->PITCH_C from plane_size.chroma_pitch */ 2894 uint32_t meta_pitch_c; /* DCSURF_SURFACE_PITCH_C->META_PITCH_C from dcc.meta_pitch_c */ 2895 2896 /* Surface addresses */ 2897 uint32_t primary_surface_address_low; /* DCSURF_PRIMARY_SURFACE_ADDRESS->PRIMARY_SURFACE_ADDRESS from address.grph.addr.low_part */ 2898 uint32_t primary_surface_address_high; /* DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH->PRIMARY_SURFACE_ADDRESS_HIGH from address.grph.addr.high_part */ 2899 uint32_t primary_meta_surface_address_low; /* DCSURF_PRIMARY_META_SURFACE_ADDRESS->PRIMARY_META_SURFACE_ADDRESS from address.grph.meta_addr.low_part */ 2900 uint32_t primary_meta_surface_address_high; /* DCSURF_PRIMARY_META_SURFACE_ADDRESS_HIGH->PRIMARY_META_SURFACE_ADDRESS_HIGH from address.grph.meta_addr.high_part */ 2901 2902 /* TMZ configuration */ 2903 uint32_t primary_surface_tmz; /* DCSURF_SURFACE_CONTROL->PRIMARY_SURFACE_TMZ from address.tmz_surface */ 2904 uint32_t primary_meta_surface_tmz; /* DCSURF_SURFACE_CONTROL->PRIMARY_META_SURFACE_TMZ from address.tmz_surface */ 2905 2906 /* Tiling configuration */ 2907 uint32_t sw_mode; /* DCSURF_TILING_CONFIG->SW_MODE from tiling_info.gfx9.swizzle */ 2908 uint32_t num_pipes; /* DCSURF_ADDR_CONFIG->NUM_PIPES from tiling_info.gfx9.num_pipes */ 2909 uint32_t num_banks; /* DCSURF_ADDR_CONFIG->NUM_BANKS from tiling_info.gfx9.num_banks */ 2910 uint32_t pipe_interleave; /* DCSURF_ADDR_CONFIG->PIPE_INTERLEAVE from tiling_info.gfx9.pipe_interleave */ 2911 uint32_t num_shader_engines; /* DCSURF_ADDR_CONFIG->NUM_SE from tiling_info.gfx9.num_shader_engines */ 2912 uint32_t num_rb_per_se; /* DCSURF_ADDR_CONFIG->NUM_RB_PER_SE from tiling_info.gfx9.num_rb_per_se */ 2913 uint32_t num_pkrs; /* DCSURF_ADDR_CONFIG->NUM_PKRS from tiling_info.gfx9.num_pkrs */ 2914 2915 /* DML Request Size Configuration - Luma */ 2916 uint32_t rq_chunk_size; /* DCHUBP_REQ_SIZE_CONFIG->CHUNK_SIZE from rq_regs.rq_regs_l.chunk_size */ 2917 uint32_t rq_min_chunk_size; /* DCHUBP_REQ_SIZE_CONFIG->MIN_CHUNK_SIZE from rq_regs.rq_regs_l.min_chunk_size */ 2918 uint32_t rq_meta_chunk_size; /* DCHUBP_REQ_SIZE_CONFIG->META_CHUNK_SIZE from rq_regs.rq_regs_l.meta_chunk_size */ 2919 uint32_t rq_min_meta_chunk_size; /* DCHUBP_REQ_SIZE_CONFIG->MIN_META_CHUNK_SIZE from rq_regs.rq_regs_l.min_meta_chunk_size */ 2920 uint32_t rq_dpte_group_size; /* DCHUBP_REQ_SIZE_CONFIG->DPTE_GROUP_SIZE from rq_regs.rq_regs_l.dpte_group_size */ 2921 uint32_t rq_mpte_group_size; /* DCHUBP_REQ_SIZE_CONFIG->MPTE_GROUP_SIZE from rq_regs.rq_regs_l.mpte_group_size */ 2922 uint32_t rq_swath_height_l; /* DCHUBP_REQ_SIZE_CONFIG->SWATH_HEIGHT_L from rq_regs.rq_regs_l.swath_height */ 2923 uint32_t rq_pte_row_height_l; /* DCHUBP_REQ_SIZE_CONFIG->PTE_ROW_HEIGHT_L from rq_regs.rq_regs_l.pte_row_height */ 2924 2925 /* DML Request Size Configuration - Chroma */ 2926 uint32_t rq_chunk_size_c; /* DCHUBP_REQ_SIZE_CONFIG_C->CHUNK_SIZE_C from rq_regs.rq_regs_c.chunk_size */ 2927 uint32_t rq_min_chunk_size_c; /* DCHUBP_REQ_SIZE_CONFIG_C->MIN_CHUNK_SIZE_C from rq_regs.rq_regs_c.min_chunk_size */ 2928 uint32_t rq_meta_chunk_size_c; /* DCHUBP_REQ_SIZE_CONFIG_C->META_CHUNK_SIZE_C from rq_regs.rq_regs_c.meta_chunk_size */ 2929 uint32_t rq_min_meta_chunk_size_c; /* DCHUBP_REQ_SIZE_CONFIG_C->MIN_META_CHUNK_SIZE_C from rq_regs.rq_regs_c.min_meta_chunk_size */ 2930 uint32_t rq_dpte_group_size_c; /* DCHUBP_REQ_SIZE_CONFIG_C->DPTE_GROUP_SIZE_C from rq_regs.rq_regs_c.dpte_group_size */ 2931 uint32_t rq_mpte_group_size_c; /* DCHUBP_REQ_SIZE_CONFIG_C->MPTE_GROUP_SIZE_C from rq_regs.rq_regs_c.mpte_group_size */ 2932 uint32_t rq_swath_height_c; /* DCHUBP_REQ_SIZE_CONFIG_C->SWATH_HEIGHT_C from rq_regs.rq_regs_c.swath_height */ 2933 uint32_t rq_pte_row_height_c; /* DCHUBP_REQ_SIZE_CONFIG_C->PTE_ROW_HEIGHT_C from rq_regs.rq_regs_c.pte_row_height */ 2934 2935 /* DML Expansion Modes */ 2936 uint32_t drq_expansion_mode; /* DCN_EXPANSION_MODE->DRQ_EXPANSION_MODE from rq_regs.drq_expansion_mode */ 2937 uint32_t prq_expansion_mode; /* DCN_EXPANSION_MODE->PRQ_EXPANSION_MODE from rq_regs.prq_expansion_mode */ 2938 uint32_t mrq_expansion_mode; /* DCN_EXPANSION_MODE->MRQ_EXPANSION_MODE from rq_regs.mrq_expansion_mode */ 2939 uint32_t crq_expansion_mode; /* DCN_EXPANSION_MODE->CRQ_EXPANSION_MODE from rq_regs.crq_expansion_mode */ 2940 2941 /* DML DLG parameters - nominal */ 2942 uint32_t dst_y_per_vm_vblank; /* NOM_PARAMETERS_0->DST_Y_PER_VM_VBLANK from dlg_regs.dst_y_per_vm_vblank */ 2943 uint32_t dst_y_per_row_vblank; /* NOM_PARAMETERS_0->DST_Y_PER_ROW_VBLANK from dlg_regs.dst_y_per_row_vblank */ 2944 uint32_t dst_y_per_vm_flip; /* NOM_PARAMETERS_1->DST_Y_PER_VM_FLIP from dlg_regs.dst_y_per_vm_flip */ 2945 uint32_t dst_y_per_row_flip; /* NOM_PARAMETERS_1->DST_Y_PER_ROW_FLIP from dlg_regs.dst_y_per_row_flip */ 2946 2947 /* DML prefetch settings */ 2948 uint32_t dst_y_prefetch; /* PREFETCH_SETTINS->DST_Y_PREFETCH from dlg_regs.dst_y_prefetch */ 2949 uint32_t vratio_prefetch; /* PREFETCH_SETTINS->VRATIO_PREFETCH from dlg_regs.vratio_prefetch */ 2950 uint32_t vratio_prefetch_c; /* PREFETCH_SETTINS_C->VRATIO_PREFETCH_C from dlg_regs.vratio_prefetch_c */ 2951 2952 /* TTU parameters */ 2953 uint32_t qos_level_low_wm; /* TTU_CNTL1->QoSLevelLowWaterMark from ttu_regs.qos_level_low_wm */ 2954 uint32_t qos_level_high_wm; /* TTU_CNTL1->QoSLevelHighWaterMark from ttu_regs.qos_level_high_wm */ 2955 uint32_t qos_level_flip; /* TTU_CNTL2->QoS_LEVEL_FLIP_L from ttu_regs.qos_level_flip */ 2956 uint32_t min_ttu_vblank; /* DCN_GLOBAL_TTU_CNTL->MIN_TTU_VBLANK from ttu_regs.min_ttu_vblank */ 2957 } hubp[MAX_PIPES]; 2958 2959 /* HUBBUB register programming variables */ 2960 struct { 2961 /* Individual DET buffer control per pipe - software state that programs DET registers */ 2962 uint32_t det0_size; /* DCHUBBUB_DET0_CTRL->DET0_SIZE from hubbub->funcs->program_det_size(hubbub, 0, det_buffer_size_kb) */ 2963 uint32_t det1_size; /* DCHUBBUB_DET1_CTRL->DET1_SIZE from hubbub->funcs->program_det_size(hubbub, 1, det_buffer_size_kb) */ 2964 uint32_t det2_size; /* DCHUBBUB_DET2_CTRL->DET2_SIZE from hubbub->funcs->program_det_size(hubbub, 2, det_buffer_size_kb) */ 2965 uint32_t det3_size; /* DCHUBBUB_DET3_CTRL->DET3_SIZE from hubbub->funcs->program_det_size(hubbub, 3, det_buffer_size_kb) */ 2966 2967 /* Compression buffer control - software state that programs COMPBUF registers */ 2968 uint32_t compbuf_size; /* DCHUBBUB_COMPBUF_CTRL->COMPBUF_SIZE from hubbub->funcs->program_compbuf_size(hubbub, compbuf_size_kb, safe_to_increase) */ 2969 uint32_t compbuf_reserved_space_64b; /* COMPBUF_RESERVED_SPACE->COMPBUF_RESERVED_SPACE_64B from hubbub2->pixel_chunk_size / 32 */ 2970 uint32_t compbuf_reserved_space_zs; /* COMPBUF_RESERVED_SPACE->COMPBUF_RESERVED_SPACE_ZS from hubbub2->pixel_chunk_size / 128 */ 2971 } hubbub; 2972 2973 /* DPP register programming variables for each pipe (simplified for available fields) */ 2974 struct { 2975 uint32_t dpp_clock_enable; /* DPP_CONTROL->DPP_CLOCK_ENABLE from dppclk_enable */ 2976 2977 /* Recout (Rectangle of Interest) configuration */ 2978 uint32_t recout_start_x; /* RECOUT_START->RECOUT_START_X from pipe_ctx->plane_res.scl_data.recout.x */ 2979 uint32_t recout_start_y; /* RECOUT_START->RECOUT_START_Y from pipe_ctx->plane_res.scl_data.recout.y */ 2980 uint32_t recout_width; /* RECOUT_SIZE->RECOUT_WIDTH from pipe_ctx->plane_res.scl_data.recout.width */ 2981 uint32_t recout_height; /* RECOUT_SIZE->RECOUT_HEIGHT from pipe_ctx->plane_res.scl_data.recout.height */ 2982 2983 /* MPC (Multiple Pipe/Plane Combiner) size configuration */ 2984 uint32_t mpc_width; /* MPC_SIZE->MPC_WIDTH from pipe_ctx->plane_res.scl_data.h_active */ 2985 uint32_t mpc_height; /* MPC_SIZE->MPC_HEIGHT from pipe_ctx->plane_res.scl_data.v_active */ 2986 2987 /* DSCL mode configuration */ 2988 uint32_t dscl_mode; /* SCL_MODE->DSCL_MODE from pipe_ctx->plane_res.scl_data.dscl_prog_data.dscl_mode */ 2989 2990 /* Scaler ratios (simplified to integer parts) */ 2991 uint32_t horz_ratio_int; /* SCL_HORZ_FILTER_SCALE_RATIO->SCL_H_SCALE_RATIO integer part from ratios.horz */ 2992 uint32_t vert_ratio_int; /* SCL_VERT_FILTER_SCALE_RATIO->SCL_V_SCALE_RATIO integer part from ratios.vert */ 2993 2994 /* Basic scaler taps */ 2995 uint32_t h_taps; /* SCL_TAP_CONTROL->SCL_H_NUM_TAPS from taps.h_taps */ 2996 uint32_t v_taps; /* SCL_TAP_CONTROL->SCL_V_NUM_TAPS from taps.v_taps */ 2997 } dpp[MAX_PIPES]; 2998 2999 /* DCCG register programming variables */ 3000 struct { 3001 /* Core Display Clock Control */ 3002 uint32_t dispclk_khz; /* DENTIST_DISPCLK_CNTL->DENTIST_DISPCLK_WDIVIDER from clk_mgr.dispclk_khz */ 3003 uint32_t dc_mem_global_pwr_req_dis; /* DC_MEM_GLOBAL_PWR_REQ_CNTL->DC_MEM_GLOBAL_PWR_REQ_DIS from memory power management settings */ 3004 3005 /* DPP Clock Control - 4 fields per pipe */ 3006 uint32_t dppclk_khz[MAX_PIPES]; /* DPPCLK_CTRL->DPPCLK_R_GATE_DISABLE from dpp_clocks[pipe] */ 3007 uint32_t dppclk_enable[MAX_PIPES]; /* DPPCLK_CTRL->DPPCLK0_EN,DPPCLK1_EN,DPPCLK2_EN,DPPCLK3_EN from dccg31_update_dpp_dto() */ 3008 uint32_t dppclk_dto_enable[MAX_PIPES]; /* DPPCLK_DTO_CTRL->DPPCLK_DTO_ENABLE from dccg->dpp_clock_gated[dpp_inst] state */ 3009 uint32_t dppclk_dto_phase[MAX_PIPES]; /* DPPCLK0_DTO_PARAM->DPPCLK0_DTO_PHASE from phase calculation req_dppclk/ref_dppclk */ 3010 uint32_t dppclk_dto_modulo[MAX_PIPES]; /* DPPCLK0_DTO_PARAM->DPPCLK0_DTO_MODULO from modulo = 0xff */ 3011 3012 /* DSC Clock Control - 4 fields per DSC resource */ 3013 uint32_t dscclk_khz[MAX_PIPES]; /* DSCCLK_DTO_CTRL->DSCCLK_DTO_ENABLE from dsc_clocks */ 3014 uint32_t dscclk_dto_enable[MAX_PIPES]; /* DSCCLK_DTO_CTRL->DSCCLK0_DTO_ENABLE,DSCCLK1_DTO_ENABLE,DSCCLK2_DTO_ENABLE,DSCCLK3_DTO_ENABLE */ 3015 uint32_t dscclk_dto_phase[MAX_PIPES]; /* DSCCLK0_DTO_PARAM->DSCCLK0_DTO_PHASE from dccg31_enable_dscclk() */ 3016 uint32_t dscclk_dto_modulo[MAX_PIPES]; /* DSCCLK0_DTO_PARAM->DSCCLK0_DTO_MODULO from dccg31_enable_dscclk() */ 3017 3018 /* Pixel Clock Control - per pipe */ 3019 uint32_t pixclk_khz[MAX_PIPES]; /* PIXCLK_RESYNC_CNTL->PIXCLK_RESYNC_ENABLE from stream.timing.pix_clk_100hz */ 3020 uint32_t otg_pixel_rate_div[MAX_PIPES]; /* OTG_PIXEL_RATE_DIV->OTG_PIXEL_RATE_DIV from OTG pixel rate divider control */ 3021 uint32_t dtbclk_dto_enable[MAX_PIPES]; /* OTG0_PIXEL_RATE_CNTL->DTBCLK_DTO_ENABLE from dccg31_set_dtbclk_dto() */ 3022 uint32_t pipe_dto_src_sel[MAX_PIPES]; /* OTG0_PIXEL_RATE_CNTL->PIPE_DTO_SRC_SEL from dccg31_set_dtbclk_dto() source selection */ 3023 uint32_t dtbclk_dto_div[MAX_PIPES]; /* OTG0_PIXEL_RATE_CNTL->DTBCLK_DTO_DIV from dtbdto_div calculation */ 3024 uint32_t otg_add_pixel[MAX_PIPES]; /* OTG0_PIXEL_RATE_CNTL->OTG_ADD_PIXEL from dccg31_otg_add_pixel() */ 3025 uint32_t otg_drop_pixel[MAX_PIPES]; /* OTG0_PIXEL_RATE_CNTL->OTG_DROP_PIXEL from dccg31_otg_drop_pixel() */ 3026 3027 /* DTBCLK DTO Control - 4 DTOs */ 3028 uint32_t dtbclk_dto_modulo[4]; /* DTBCLK_DTO0_MODULO->DTBCLK_DTO0_MODULO from dccg31_set_dtbclk_dto() modulo calculation */ 3029 uint32_t dtbclk_dto_phase[4]; /* DTBCLK_DTO0_PHASE->DTBCLK_DTO0_PHASE from phase calculation pixclk_khz/ref_dtbclk_khz */ 3030 uint32_t dtbclk_dto_dbuf_en; /* DTBCLK_DTO_DBUF_EN->DTBCLK DTO data buffer enable */ 3031 3032 /* DP Stream Clock Control - 4 pipes */ 3033 uint32_t dpstreamclk_enable[MAX_PIPES]; /* DPSTREAMCLK_CNTL->DPSTREAMCLK_PIPE0_EN,DPSTREAMCLK_PIPE1_EN,DPSTREAMCLK_PIPE2_EN,DPSTREAMCLK_PIPE3_EN */ 3034 uint32_t dp_dto_modulo[4]; /* DP_DTO0_MODULO->DP_DTO0_MODULO from DP stream DTO programming */ 3035 uint32_t dp_dto_phase[4]; /* DP_DTO0_PHASE->DP_DTO0_PHASE from DP stream DTO programming */ 3036 uint32_t dp_dto_dbuf_en; /* DP_DTO_DBUF_EN->DP DTO data buffer enable */ 3037 3038 /* PHY Symbol Clock Control - 5 PHYs (A,B,C,D,E) */ 3039 uint32_t phy_symclk_force_en[5]; /* PHYASYMCLK_CLOCK_CNTL->PHYASYMCLK_FORCE_EN from dccg31_set_physymclk() force_enable */ 3040 uint32_t phy_symclk_force_src_sel[5]; /* PHYASYMCLK_CLOCK_CNTL->PHYASYMCLK_FORCE_SRC_SEL from dccg31_set_physymclk() clk_src */ 3041 uint32_t phy_symclk_gate_disable[5]; /* DCCG_GATE_DISABLE_CNTL2->PHYASYMCLK_GATE_DISABLE from debug.root_clock_optimization.bits.physymclk */ 3042 3043 /* SYMCLK32 SE Control - 4 instances */ 3044 uint32_t symclk32_se_src_sel[4]; /* SYMCLK32_SE_CNTL->SYMCLK32_SE0_SRC_SEL from dccg31_enable_symclk32_se() with get_phy_mux_symclk() mapping */ 3045 uint32_t symclk32_se_enable[4]; /* SYMCLK32_SE_CNTL->SYMCLK32_SE0_EN from dccg31_enable_symclk32_se() enable */ 3046 uint32_t symclk32_se_gate_disable[4]; /* DCCG_GATE_DISABLE_CNTL3->SYMCLK32_SE0_GATE_DISABLE from debug.root_clock_optimization.bits.symclk32_se */ 3047 3048 /* SYMCLK32 LE Control - 2 instances */ 3049 uint32_t symclk32_le_src_sel[2]; /* SYMCLK32_LE_CNTL->SYMCLK32_LE0_SRC_SEL from dccg31_enable_symclk32_le() phyd32clk source */ 3050 uint32_t symclk32_le_enable[2]; /* SYMCLK32_LE_CNTL->SYMCLK32_LE0_EN from dccg31_enable_symclk32_le() enable */ 3051 uint32_t symclk32_le_gate_disable[2]; /* DCCG_GATE_DISABLE_CNTL3->SYMCLK32_LE0_GATE_DISABLE from debug.root_clock_optimization.bits.symclk32_le */ 3052 3053 /* DPIA Clock Control */ 3054 uint32_t dpiaclk_540m_dto_modulo; /* DPIACLK_540M_DTO_MODULO->DPIA 540MHz DTO modulo */ 3055 uint32_t dpiaclk_540m_dto_phase; /* DPIACLK_540M_DTO_PHASE->DPIA 540MHz DTO phase */ 3056 uint32_t dpiaclk_810m_dto_modulo; /* DPIACLK_810M_DTO_MODULO->DPIA 810MHz DTO modulo */ 3057 uint32_t dpiaclk_810m_dto_phase; /* DPIACLK_810M_DTO_PHASE->DPIA 810MHz DTO phase */ 3058 uint32_t dpiaclk_dto_cntl; /* DPIACLK_DTO_CNTL->DPIA clock DTO control */ 3059 uint32_t dpiasymclk_cntl; /* DPIASYMCLK_CNTL->DPIA symbol clock control */ 3060 3061 /* Clock Gating Control */ 3062 uint32_t dccg_gate_disable_cntl; /* DCCG_GATE_DISABLE_CNTL->Clock gate disable control from dccg31_init() */ 3063 uint32_t dpstreamclk_gate_disable; /* DCCG_GATE_DISABLE_CNTL3->DPSTREAMCLK_GATE_DISABLE from debug.root_clock_optimization.bits.dpstream */ 3064 uint32_t dpstreamclk_root_gate_disable; /* DCCG_GATE_DISABLE_CNTL3->DPSTREAMCLK_ROOT_GATE_DISABLE from debug.root_clock_optimization.bits.dpstream */ 3065 3066 /* VSync Control */ 3067 uint32_t vsync_cnt_ctrl; /* DCCG_VSYNC_CNT_CTRL->VSync counter control */ 3068 uint32_t vsync_cnt_int_ctrl; /* DCCG_VSYNC_CNT_INT_CTRL->VSync counter interrupt control */ 3069 uint32_t vsync_otg_latch_value[6]; /* DCCG_VSYNC_OTG0_LATCH_VALUE->OTG0 VSync latch value (for OTG0-5) */ 3070 3071 /* Time Base Control */ 3072 uint32_t microsecond_time_base_div; /* MICROSECOND_TIME_BASE_DIV->Microsecond time base divider */ 3073 uint32_t millisecond_time_base_div; /* MILLISECOND_TIME_BASE_DIV->Millisecond time base divider */ 3074 } dccg; 3075 3076 /* DSC essential configuration for underflow analysis */ 3077 struct { 3078 /* DSC active state - critical for bandwidth analysis */ 3079 uint32_t dsc_clock_enable; /* DSC enabled - affects bandwidth requirements */ 3080 3081 /* DSC configuration affecting bandwidth and timing */ 3082 uint32_t dsc_num_slices_h; /* Horizontal slice count - affects throughput */ 3083 uint32_t dsc_num_slices_v; /* Vertical slice count - affects throughput */ 3084 uint32_t dsc_bits_per_pixel; /* Compression ratio - affects bandwidth */ 3085 3086 /* OPP integration - affects pipeline flow */ 3087 uint32_t dscrm_dsc_forward_enable; /* DSC forwarding to OPP enabled */ 3088 uint32_t dscrm_dsc_opp_pipe_source; /* Which OPP receives DSC output */ 3089 } dsc[MAX_PIPES]; 3090 3091 /* MPC register programming variables */ 3092 struct { 3093 /* MPCC blending tree and mode control */ 3094 uint32_t mpcc_mode[MAX_PIPES]; /* MPCC_CONTROL->MPCC_MODE from blend_cfg.blend_mode */ 3095 uint32_t mpcc_alpha_blend_mode[MAX_PIPES]; /* MPCC_CONTROL->MPCC_ALPHA_BLND_MODE from blend_cfg.alpha_mode */ 3096 uint32_t mpcc_alpha_multiplied_mode[MAX_PIPES]; /* MPCC_CONTROL->MPCC_ALPHA_MULTIPLIED_MODE from blend_cfg.pre_multiplied_alpha */ 3097 uint32_t mpcc_blnd_active_overlap_only[MAX_PIPES]; /* MPCC_CONTROL->MPCC_BLND_ACTIVE_OVERLAP_ONLY from blend_cfg.overlap_only */ 3098 uint32_t mpcc_global_alpha[MAX_PIPES]; /* MPCC_CONTROL->MPCC_GLOBAL_ALPHA from blend_cfg.global_alpha */ 3099 uint32_t mpcc_global_gain[MAX_PIPES]; /* MPCC_CONTROL->MPCC_GLOBAL_GAIN from blend_cfg.global_gain */ 3100 uint32_t mpcc_bg_bpc[MAX_PIPES]; /* MPCC_CONTROL->MPCC_BG_BPC from background color depth */ 3101 uint32_t mpcc_bot_gain_mode[MAX_PIPES]; /* MPCC_CONTROL->MPCC_BOT_GAIN_MODE from bottom layer gain control */ 3102 3103 /* MPCC blending tree connections */ 3104 uint32_t mpcc_bot_sel[MAX_PIPES]; /* MPCC_BOT_SEL->MPCC_BOT_SEL from mpcc_state->bot_sel */ 3105 uint32_t mpcc_top_sel[MAX_PIPES]; /* MPCC_TOP_SEL->MPCC_TOP_SEL from mpcc_state->dpp_id */ 3106 3107 /* MPCC output gamma control */ 3108 uint32_t mpcc_ogam_mode[MAX_PIPES]; /* MPCC_OGAM_CONTROL->MPCC_OGAM_MODE from output gamma mode */ 3109 uint32_t mpcc_ogam_select[MAX_PIPES]; /* MPCC_OGAM_CONTROL->MPCC_OGAM_SELECT from gamma LUT bank selection */ 3110 uint32_t mpcc_ogam_pwl_disable[MAX_PIPES]; /* MPCC_OGAM_CONTROL->MPCC_OGAM_PWL_DISABLE from PWL control */ 3111 3112 /* MPCC pipe assignment and status */ 3113 uint32_t mpcc_opp_id[MAX_PIPES]; /* MPCC_OPP_ID->MPCC_OPP_ID from mpcc_state->opp_id */ 3114 uint32_t mpcc_idle[MAX_PIPES]; /* MPCC_STATUS->MPCC_IDLE from mpcc idle status */ 3115 uint32_t mpcc_busy[MAX_PIPES]; /* MPCC_STATUS->MPCC_BUSY from mpcc busy status */ 3116 3117 /* MPC output processing */ 3118 uint32_t mpc_out_csc_mode; /* MPC_OUT_CSC_COEF->MPC_OUT_CSC_MODE from output_csc */ 3119 uint32_t mpc_out_gamma_mode; /* MPC_OUT_GAMMA_LUT->MPC_OUT_GAMMA_MODE from output_gamma */ 3120 } mpc; 3121 3122 /* OPP register programming variables for each pipe */ 3123 struct { 3124 /* Display Pattern Generator (DPG) Control - 19 fields from DPG_CONTROL register */ 3125 uint32_t dpg_enable; /* DPG_CONTROL->DPG_EN from test_pattern parameter (enable/disable) */ 3126 3127 /* Format Control (FMT) - 18 fields from FMT_CONTROL register */ 3128 uint32_t fmt_pixel_encoding; /* FMT_CONTROL->FMT_PIXEL_ENCODING from clamping->pixel_encoding */ 3129 uint32_t fmt_subsampling_mode; /* FMT_CONTROL->FMT_SUBSAMPLING_MODE from force_chroma_subsampling_1tap */ 3130 uint32_t fmt_cbcr_bit_reduction_bypass; /* FMT_CONTROL->FMT_CBCR_BIT_REDUCTION_BYPASS from pixel_encoding bypass control */ 3131 uint32_t fmt_stereosync_override; /* FMT_CONTROL->FMT_STEREOSYNC_OVERRIDE from stereo timing override */ 3132 uint32_t fmt_spatial_dither_frame_counter_max; /* FMT_CONTROL->FMT_SPATIAL_DITHER_FRAME_COUNTER_MAX from fmt_bit_depth->flags */ 3133 uint32_t fmt_spatial_dither_frame_counter_bit_swap; /* FMT_CONTROL->FMT_SPATIAL_DITHER_FRAME_COUNTER_BIT_SWAP from dither control */ 3134 uint32_t fmt_truncate_enable; /* FMT_CONTROL->FMT_TRUNCATE_EN from fmt_bit_depth->flags.TRUNCATE_ENABLED */ 3135 uint32_t fmt_truncate_depth; /* FMT_CONTROL->FMT_TRUNCATE_DEPTH from fmt_bit_depth->flags.TRUNCATE_DEPTH */ 3136 uint32_t fmt_truncate_mode; /* FMT_CONTROL->FMT_TRUNCATE_MODE from fmt_bit_depth->flags.TRUNCATE_MODE */ 3137 uint32_t fmt_spatial_dither_enable; /* FMT_CONTROL->FMT_SPATIAL_DITHER_EN from fmt_bit_depth->flags.SPATIAL_DITHER_ENABLED */ 3138 uint32_t fmt_spatial_dither_mode; /* FMT_CONTROL->FMT_SPATIAL_DITHER_MODE from fmt_bit_depth->flags.SPATIAL_DITHER_MODE */ 3139 uint32_t fmt_spatial_dither_depth; /* FMT_CONTROL->FMT_SPATIAL_DITHER_DEPTH from fmt_bit_depth->flags.SPATIAL_DITHER_DEPTH */ 3140 uint32_t fmt_temporal_dither_enable; /* FMT_CONTROL->FMT_TEMPORAL_DITHER_EN from fmt_bit_depth->flags.TEMPORAL_DITHER_ENABLED */ 3141 uint32_t fmt_clamp_data_enable; /* FMT_CONTROL->FMT_CLAMP_DATA_EN from clamping->clamping_range enable */ 3142 uint32_t fmt_clamp_color_format; /* FMT_CONTROL->FMT_CLAMP_COLOR_FORMAT from clamping->color_format */ 3143 uint32_t fmt_dynamic_exp_enable; /* FMT_CONTROL->FMT_DYNAMIC_EXP_EN from color_sp/color_dpth/signal */ 3144 uint32_t fmt_dynamic_exp_mode; /* FMT_CONTROL->FMT_DYNAMIC_EXP_MODE from color space mode mapping */ 3145 uint32_t fmt_bit_depth_control; /* Legacy field - kept for compatibility */ 3146 3147 /* OPP Pipe Control - 1 field from OPP_PIPE_CONTROL register */ 3148 uint32_t opp_pipe_clock_enable; /* OPP_PIPE_CONTROL->OPP_PIPE_CLOCK_EN from enable parameter (bool) */ 3149 3150 /* OPP CRC Control - 3 fields from OPP_PIPE_CRC_CONTROL register */ 3151 uint32_t opp_crc_enable; /* OPP_PIPE_CRC_CONTROL->CRC_EN from CRC enable control */ 3152 uint32_t opp_crc_select_source; /* OPP_PIPE_CRC_CONTROL->CRC_SELECT_SOURCE from CRC source selection */ 3153 uint32_t opp_crc_stereo_cont; /* OPP_PIPE_CRC_CONTROL->CRC_STEREO_CONT from stereo continuous CRC */ 3154 3155 /* Output Buffer (OPPBUF) Control - 6 fields from OPPBUF_CONTROL register */ 3156 uint32_t oppbuf_active_width; /* OPPBUF_CONTROL->OPPBUF_ACTIVE_WIDTH from oppbuf_params->active_width */ 3157 uint32_t oppbuf_pixel_repetition; /* OPPBUF_CONTROL->OPPBUF_PIXEL_REPETITION from oppbuf_params->pixel_repetition */ 3158 uint32_t oppbuf_display_segmentation; /* OPPBUF_CONTROL->OPPBUF_DISPLAY_SEGMENTATION from oppbuf_params->mso_segmentation */ 3159 uint32_t oppbuf_overlap_pixel_num; /* OPPBUF_CONTROL->OPPBUF_OVERLAP_PIXEL_NUM from oppbuf_params->mso_overlap_pixel_num */ 3160 uint32_t oppbuf_3d_vact_space1_size; /* OPPBUF_CONTROL->OPPBUF_3D_VACT_SPACE1_SIZE from 3D timing space1_size */ 3161 uint32_t oppbuf_3d_vact_space2_size; /* OPPBUF_CONTROL->OPPBUF_3D_VACT_SPACE2_SIZE from 3D timing space2_size */ 3162 3163 /* DSC Forward Config - 3 fields from DSCRM_DSC_FORWARD_CONFIG register */ 3164 uint32_t dscrm_dsc_forward_enable; /* DSCRM_DSC_FORWARD_CONFIG->DSCRM_DSC_FORWARD_EN from DSC forward enable control */ 3165 uint32_t dscrm_dsc_opp_pipe_source; /* DSCRM_DSC_FORWARD_CONFIG->DSCRM_DSC_OPP_PIPE_SOURCE from opp_pipe parameter */ 3166 uint32_t dscrm_dsc_forward_enable_status; /* DSCRM_DSC_FORWARD_CONFIG->DSCRM_DSC_FORWARD_EN_STATUS from DSC forward status (read-only) */ 3167 } opp[MAX_PIPES]; 3168 3169 /* OPTC register programming variables for each pipe */ 3170 struct { 3171 uint32_t otg_master_inst; 3172 3173 /* OTG_CONTROL register - 5 fields for OTG control */ 3174 uint32_t otg_master_enable; /* OTG_CONTROL->OTG_MASTER_EN from timing enable/disable control */ 3175 uint32_t otg_disable_point_cntl; /* OTG_CONTROL->OTG_DISABLE_POINT_CNTL from disable timing control */ 3176 uint32_t otg_start_point_cntl; /* OTG_CONTROL->OTG_START_POINT_CNTL from start timing control */ 3177 uint32_t otg_field_number_cntl; /* OTG_CONTROL->OTG_FIELD_NUMBER_CNTL from interlace field control */ 3178 uint32_t otg_out_mux; /* OTG_CONTROL->OTG_OUT_MUX from output mux selection */ 3179 3180 /* OTG Horizontal Timing - 7 fields */ 3181 uint32_t otg_h_total; /* OTG_H_TOTAL->OTG_H_TOTAL from dc_crtc_timing->h_total */ 3182 uint32_t otg_h_blank_start; /* OTG_H_BLANK_START_END->OTG_H_BLANK_START from dc_crtc_timing->h_front_porch */ 3183 uint32_t otg_h_blank_end; /* OTG_H_BLANK_START_END->OTG_H_BLANK_END from dc_crtc_timing->h_addressable_video_pixel_width */ 3184 uint32_t otg_h_sync_start; /* OTG_H_SYNC_A->OTG_H_SYNC_A_START from dc_crtc_timing->h_sync_width */ 3185 uint32_t otg_h_sync_end; /* OTG_H_SYNC_A->OTG_H_SYNC_A_END from calculated sync end position */ 3186 uint32_t otg_h_sync_polarity; /* OTG_H_SYNC_A_CNTL->OTG_H_SYNC_A_POL from dc_crtc_timing->flags.HSYNC_POSITIVE_POLARITY */ 3187 uint32_t otg_h_timing_div_mode; /* OTG_H_TIMING_CNTL->OTG_H_TIMING_DIV_MODE from horizontal timing division mode */ 3188 3189 /* OTG Vertical Timing - 7 fields */ 3190 uint32_t otg_v_total; /* OTG_V_TOTAL->OTG_V_TOTAL from dc_crtc_timing->v_total */ 3191 uint32_t otg_v_blank_start; /* OTG_V_BLANK_START_END->OTG_V_BLANK_START from dc_crtc_timing->v_front_porch */ 3192 uint32_t otg_v_blank_end; /* OTG_V_BLANK_START_END->OTG_V_BLANK_END from dc_crtc_timing->v_addressable_video_line_width */ 3193 uint32_t otg_v_sync_start; /* OTG_V_SYNC_A->OTG_V_SYNC_A_START from dc_crtc_timing->v_sync_width */ 3194 uint32_t otg_v_sync_end; /* OTG_V_SYNC_A->OTG_V_SYNC_A_END from calculated sync end position */ 3195 uint32_t otg_v_sync_polarity; /* OTG_V_SYNC_A_CNTL->OTG_V_SYNC_A_POL from dc_crtc_timing->flags.VSYNC_POSITIVE_POLARITY */ 3196 uint32_t otg_v_sync_mode; /* OTG_V_SYNC_A_CNTL->OTG_V_SYNC_MODE from sync mode selection */ 3197 3198 /* OTG DRR (Dynamic Refresh Rate) Control - 8 fields */ 3199 uint32_t otg_v_total_max; /* OTG_V_TOTAL_MAX->OTG_V_TOTAL_MAX from drr_params->vertical_total_max */ 3200 uint32_t otg_v_total_min; /* OTG_V_TOTAL_MIN->OTG_V_TOTAL_MIN from drr_params->vertical_total_min */ 3201 uint32_t otg_v_total_mid; /* OTG_V_TOTAL_MID->OTG_V_TOTAL_MID from drr_params->vertical_total_mid */ 3202 uint32_t otg_v_total_max_sel; /* OTG_V_TOTAL_CONTROL->OTG_V_TOTAL_MAX_SEL from DRR max selection enable */ 3203 uint32_t otg_v_total_min_sel; /* OTG_V_TOTAL_CONTROL->OTG_V_TOTAL_MIN_SEL from DRR min selection enable */ 3204 uint32_t otg_vtotal_mid_replacing_max_en; /* OTG_V_TOTAL_CONTROL->OTG_VTOTAL_MID_REPLACING_MAX_EN from DRR mid-frame enable */ 3205 uint32_t otg_vtotal_mid_frame_num; /* OTG_V_TOTAL_CONTROL->OTG_VTOTAL_MID_FRAME_NUM from drr_params->vertical_total_mid_frame_num */ 3206 uint32_t otg_set_v_total_min_mask; /* OTG_V_TOTAL_CONTROL->OTG_SET_V_TOTAL_MIN_MASK from DRR trigger mask */ 3207 uint32_t otg_force_lock_on_event; /* OTG_V_TOTAL_CONTROL->OTG_FORCE_LOCK_ON_EVENT from DRR force lock control */ 3208 3209 /* OPTC Data Source and ODM - 6 fields */ 3210 uint32_t optc_seg0_src_sel; /* OPTC_DATA_SOURCE_SELECT->OPTC_SEG0_SRC_SEL from opp_id[0] ODM segment 0 source */ 3211 uint32_t optc_seg1_src_sel; /* OPTC_DATA_SOURCE_SELECT->OPTC_SEG1_SRC_SEL from opp_id[1] ODM segment 1 source */ 3212 uint32_t optc_seg2_src_sel; /* OPTC_DATA_SOURCE_SELECT->OPTC_SEG2_SRC_SEL from opp_id[2] ODM segment 2 source */ 3213 uint32_t optc_seg3_src_sel; /* OPTC_DATA_SOURCE_SELECT->OPTC_SEG3_SRC_SEL from opp_id[3] ODM segment 3 source */ 3214 uint32_t optc_num_of_input_segment; /* OPTC_DATA_SOURCE_SELECT->OPTC_NUM_OF_INPUT_SEGMENT from opp_cnt-1 number of input segments */ 3215 uint32_t optc_mem_sel; /* OPTC_MEMORY_CONFIG->OPTC_MEM_SEL from memory_mask ODM memory selection */ 3216 3217 /* OPTC Data Format and DSC - 4 fields */ 3218 uint32_t optc_data_format; /* OPTC_DATA_FORMAT_CONTROL->OPTC_DATA_FORMAT from data format selection */ 3219 uint32_t optc_dsc_mode; /* OPTC_DATA_FORMAT_CONTROL->OPTC_DSC_MODE from dsc_mode parameter */ 3220 uint32_t optc_dsc_bytes_per_pixel; /* OPTC_BYTES_PER_PIXEL->OPTC_DSC_BYTES_PER_PIXEL from dsc_bytes_per_pixel parameter */ 3221 uint32_t optc_segment_width; /* OPTC_WIDTH_CONTROL->OPTC_SEGMENT_WIDTH from segment_width parameter */ 3222 uint32_t optc_dsc_slice_width; /* OPTC_WIDTH_CONTROL->OPTC_DSC_SLICE_WIDTH from dsc_slice_width parameter */ 3223 3224 /* OPTC Clock and Underflow Control - 4 fields */ 3225 uint32_t optc_input_pix_clk_en; /* OPTC_INPUT_CLOCK_CONTROL->OPTC_INPUT_PIX_CLK_EN from pixel clock enable */ 3226 uint32_t optc_underflow_occurred_status; /* OPTC_INPUT_GLOBAL_CONTROL->OPTC_UNDERFLOW_OCCURRED_STATUS from underflow status (read-only) */ 3227 uint32_t optc_underflow_clear; /* OPTC_INPUT_GLOBAL_CONTROL->OPTC_UNDERFLOW_CLEAR from underflow clear control */ 3228 uint32_t otg_clock_enable; /* OTG_CLOCK_CONTROL->OTG_CLOCK_EN from OTG clock enable */ 3229 uint32_t otg_clock_gate_dis; /* OTG_CLOCK_CONTROL->OTG_CLOCK_GATE_DIS from clock gate disable */ 3230 3231 /* OTG Stereo and 3D Control - 6 fields */ 3232 uint32_t otg_stereo_enable; /* OTG_STEREO_CONTROL->OTG_STEREO_EN from stereo enable control */ 3233 uint32_t otg_stereo_sync_output_line_num; /* OTG_STEREO_CONTROL->OTG_STEREO_SYNC_OUTPUT_LINE_NUM from timing->stereo_3d_format line num */ 3234 uint32_t otg_stereo_sync_output_polarity; /* OTG_STEREO_CONTROL->OTG_STEREO_SYNC_OUTPUT_POLARITY from stereo polarity control */ 3235 uint32_t otg_3d_structure_en; /* OTG_3D_STRUCTURE_CONTROL->OTG_3D_STRUCTURE_EN from 3D structure enable */ 3236 uint32_t otg_3d_structure_v_update_mode; /* OTG_3D_STRUCTURE_CONTROL->OTG_3D_STRUCTURE_V_UPDATE_MODE from 3D vertical update mode */ 3237 uint32_t otg_3d_structure_stereo_sel_ovr; /* OTG_3D_STRUCTURE_CONTROL->OTG_3D_STRUCTURE_STEREO_SEL_OVR from 3D stereo selection override */ 3238 uint32_t otg_interlace_enable; /* OTG_INTERLACE_CONTROL->OTG_INTERLACE_ENABLE from dc_crtc_timing->flags.INTERLACE */ 3239 3240 /* OTG GSL (Global Sync Lock) Control - 5 fields */ 3241 uint32_t otg_gsl0_en; /* OTG_GSL_CONTROL->OTG_GSL0_EN from GSL group 0 enable */ 3242 uint32_t otg_gsl1_en; /* OTG_GSL_CONTROL->OTG_GSL1_EN from GSL group 1 enable */ 3243 uint32_t otg_gsl2_en; /* OTG_GSL_CONTROL->OTG_GSL2_EN from GSL group 2 enable */ 3244 uint32_t otg_gsl_master_en; /* OTG_GSL_CONTROL->OTG_GSL_MASTER_EN from GSL master enable */ 3245 uint32_t otg_gsl_master_mode; /* OTG_GSL_CONTROL->OTG_GSL_MASTER_MODE from gsl_params->gsl_master mode */ 3246 3247 /* OTG DRR Advanced Control - 4 fields */ 3248 uint32_t otg_v_total_last_used_by_drr; /* OTG_DRR_CONTROL->OTG_V_TOTAL_LAST_USED_BY_DRR from last used DRR V_TOTAL (read-only) */ 3249 uint32_t otg_drr_trigger_window_start_x; /* OTG_DRR_TRIGGER_WINDOW->OTG_DRR_TRIGGER_WINDOW_START_X from window_start parameter */ 3250 uint32_t otg_drr_trigger_window_end_x; /* OTG_DRR_TRIGGER_WINDOW->OTG_DRR_TRIGGER_WINDOW_END_X from window_end parameter */ 3251 uint32_t otg_drr_v_total_change_limit; /* OTG_DRR_V_TOTAL_CHANGE->OTG_DRR_V_TOTAL_CHANGE_LIMIT from limit parameter */ 3252 3253 /* OTG DSC Position Control - 2 fields */ 3254 uint32_t otg_dsc_start_position_x; /* OTG_DSC_START_POSITION->OTG_DSC_START_POSITION_X from DSC start X position */ 3255 uint32_t otg_dsc_start_position_line_num; /* OTG_DSC_START_POSITION->OTG_DSC_START_POSITION_LINE_NUM from DSC start line number */ 3256 3257 /* OTG Double Buffer Control - 2 fields */ 3258 uint32_t otg_drr_timing_dbuf_update_mode; /* OTG_DOUBLE_BUFFER_CONTROL->OTG_DRR_TIMING_DBUF_UPDATE_MODE from DRR double buffer mode */ 3259 uint32_t otg_blank_data_double_buffer_en; /* OTG_DOUBLE_BUFFER_CONTROL->OTG_BLANK_DATA_DOUBLE_BUFFER_EN from blank data double buffer enable */ 3260 3261 /* OTG Vertical Interrupts - 6 fields */ 3262 uint32_t otg_vertical_interrupt0_int_enable; /* OTG_VERTICAL_INTERRUPT0_CONTROL->OTG_VERTICAL_INTERRUPT0_INT_ENABLE from interrupt 0 enable */ 3263 uint32_t otg_vertical_interrupt0_line_start; /* OTG_VERTICAL_INTERRUPT0_POSITION->OTG_VERTICAL_INTERRUPT0_LINE_START from start_line parameter */ 3264 uint32_t otg_vertical_interrupt1_int_enable; /* OTG_VERTICAL_INTERRUPT1_CONTROL->OTG_VERTICAL_INTERRUPT1_INT_ENABLE from interrupt 1 enable */ 3265 uint32_t otg_vertical_interrupt1_line_start; /* OTG_VERTICAL_INTERRUPT1_POSITION->OTG_VERTICAL_INTERRUPT1_LINE_START from start_line parameter */ 3266 uint32_t otg_vertical_interrupt2_int_enable; /* OTG_VERTICAL_INTERRUPT2_CONTROL->OTG_VERTICAL_INTERRUPT2_INT_ENABLE from interrupt 2 enable */ 3267 uint32_t otg_vertical_interrupt2_line_start; /* OTG_VERTICAL_INTERRUPT2_POSITION->OTG_VERTICAL_INTERRUPT2_LINE_START from start_line parameter */ 3268 3269 /* OTG Global Sync Parameters - 6 fields */ 3270 uint32_t otg_vready_offset; /* OTG_VREADY_PARAM->OTG_VREADY_OFFSET from vready_offset parameter */ 3271 uint32_t otg_vstartup_start; /* OTG_VSTARTUP_PARAM->OTG_VSTARTUP_START from vstartup_start parameter */ 3272 uint32_t otg_vupdate_offset; /* OTG_VUPDATE_PARAM->OTG_VUPDATE_OFFSET from vupdate_offset parameter */ 3273 uint32_t otg_vupdate_width; /* OTG_VUPDATE_PARAM->OTG_VUPDATE_WIDTH from vupdate_width parameter */ 3274 uint32_t master_update_lock_vupdate_keepout_start_offset; /* OTG_VUPDATE_KEEPOUT->MASTER_UPDATE_LOCK_VUPDATE_KEEPOUT_START_OFFSET from pstate_keepout start */ 3275 uint32_t master_update_lock_vupdate_keepout_end_offset; /* OTG_VUPDATE_KEEPOUT->MASTER_UPDATE_LOCK_VUPDATE_KEEPOUT_END_OFFSET from pstate_keepout end */ 3276 3277 /* OTG Manual Trigger Control - 11 fields */ 3278 uint32_t otg_triga_source_select; /* OTG_TRIGA_CNTL->OTG_TRIGA_SOURCE_SELECT from trigger A source selection */ 3279 uint32_t otg_triga_source_pipe_select; /* OTG_TRIGA_CNTL->OTG_TRIGA_SOURCE_PIPE_SELECT from trigger A pipe selection */ 3280 uint32_t otg_triga_rising_edge_detect_cntl; /* OTG_TRIGA_CNTL->OTG_TRIGA_RISING_EDGE_DETECT_CNTL from trigger A rising edge detect */ 3281 uint32_t otg_triga_falling_edge_detect_cntl; /* OTG_TRIGA_CNTL->OTG_TRIGA_FALLING_EDGE_DETECT_CNTL from trigger A falling edge detect */ 3282 uint32_t otg_triga_polarity_select; /* OTG_TRIGA_CNTL->OTG_TRIGA_POLARITY_SELECT from trigger A polarity selection */ 3283 uint32_t otg_triga_frequency_select; /* OTG_TRIGA_CNTL->OTG_TRIGA_FREQUENCY_SELECT from trigger A frequency selection */ 3284 uint32_t otg_triga_delay; /* OTG_TRIGA_CNTL->OTG_TRIGA_DELAY from trigger A delay */ 3285 uint32_t otg_triga_clear; /* OTG_TRIGA_CNTL->OTG_TRIGA_CLEAR from trigger A clear */ 3286 uint32_t otg_triga_manual_trig; /* OTG_TRIGA_MANUAL_TRIG->OTG_TRIGA_MANUAL_TRIG from manual trigger A */ 3287 uint32_t otg_trigb_source_select; /* OTG_TRIGB_CNTL->OTG_TRIGB_SOURCE_SELECT from trigger B source selection */ 3288 uint32_t otg_trigb_polarity_select; /* OTG_TRIGB_CNTL->OTG_TRIGB_POLARITY_SELECT from trigger B polarity selection */ 3289 uint32_t otg_trigb_manual_trig; /* OTG_TRIGB_MANUAL_TRIG->OTG_TRIGB_MANUAL_TRIG from manual trigger B */ 3290 3291 /* OTG Static Screen and Update Control - 6 fields */ 3292 uint32_t otg_static_screen_event_mask; /* OTG_STATIC_SCREEN_CONTROL->OTG_STATIC_SCREEN_EVENT_MASK from event_triggers parameter */ 3293 uint32_t otg_static_screen_frame_count; /* OTG_STATIC_SCREEN_CONTROL->OTG_STATIC_SCREEN_FRAME_COUNT from num_frames parameter */ 3294 uint32_t master_update_lock; /* OTG_MASTER_UPDATE_LOCK->MASTER_UPDATE_LOCK from update lock control */ 3295 uint32_t master_update_mode; /* OTG_MASTER_UPDATE_MODE->MASTER_UPDATE_MODE from update mode selection */ 3296 uint32_t otg_force_count_now_mode; /* OTG_FORCE_COUNT_NOW_CNTL->OTG_FORCE_COUNT_NOW_MODE from force count mode */ 3297 uint32_t otg_force_count_now_clear; /* OTG_FORCE_COUNT_NOW_CNTL->OTG_FORCE_COUNT_NOW_CLEAR from force count clear */ 3298 3299 /* VTG Control - 3 fields */ 3300 uint32_t vtg0_enable; /* CONTROL->VTG0_ENABLE from VTG enable control */ 3301 uint32_t vtg0_fp2; /* CONTROL->VTG0_FP2 from VTG front porch 2 */ 3302 uint32_t vtg0_vcount_init; /* CONTROL->VTG0_VCOUNT_INIT from VTG vertical count init */ 3303 3304 /* OTG Status (Read-Only) - 12 fields */ 3305 uint32_t otg_v_blank; /* OTG_STATUS->OTG_V_BLANK from vertical blank status (read-only) */ 3306 uint32_t otg_v_active_disp; /* OTG_STATUS->OTG_V_ACTIVE_DISP from vertical active display (read-only) */ 3307 uint32_t otg_frame_count; /* OTG_STATUS_FRAME_COUNT->OTG_FRAME_COUNT from frame count (read-only) */ 3308 uint32_t otg_horz_count; /* OTG_STATUS_POSITION->OTG_HORZ_COUNT from horizontal position (read-only) */ 3309 uint32_t otg_vert_count; /* OTG_STATUS_POSITION->OTG_VERT_COUNT from vertical position (read-only) */ 3310 uint32_t otg_horz_count_hv; /* OTG_STATUS_HV_COUNT->OTG_HORZ_COUNT from horizontal count (read-only) */ 3311 uint32_t otg_vert_count_nom; /* OTG_STATUS_HV_COUNT->OTG_VERT_COUNT_NOM from vertical count nominal (read-only) */ 3312 uint32_t otg_flip_pending; /* OTG_PIPE_UPDATE_STATUS->OTG_FLIP_PENDING from flip pending status (read-only) */ 3313 uint32_t otg_dc_reg_update_pending; /* OTG_PIPE_UPDATE_STATUS->OTG_DC_REG_UPDATE_PENDING from DC register update pending (read-only) */ 3314 uint32_t otg_cursor_update_pending; /* OTG_PIPE_UPDATE_STATUS->OTG_CURSOR_UPDATE_PENDING from cursor update pending (read-only) */ 3315 uint32_t otg_vupdate_keepout_status; /* OTG_PIPE_UPDATE_STATUS->OTG_VUPDATE_KEEPOUT_STATUS from VUPDATE keepout status (read-only) */ 3316 } optc[MAX_PIPES]; 3317 3318 /* Metadata */ 3319 uint32_t active_pipe_count; 3320 uint32_t active_stream_count; 3321 bool state_valid; 3322 }; 3323 3324 /** 3325 * dc_capture_register_software_state() - Capture software state for register programming 3326 * @dc: DC context containing current display configuration 3327 * @state: Pointer to dc_register_software_state structure to populate 3328 * 3329 * Extracts all software state variables that are used to program hardware register 3330 * fields across the display driver pipeline. This provides a complete snapshot 3331 * of the software configuration that drives hardware register programming. 3332 * 3333 * The function traverses the DC context and extracts values from: 3334 * - Stream configurations (timing, format, DSC settings) 3335 * - Plane states (surface format, rotation, scaling, cursor) 3336 * - Pipe contexts (resource allocation, blending, viewport) 3337 * - Clock manager (display clocks, DPP clocks, pixel clocks) 3338 * - Resource context (DET buffer allocation, ODM configuration) 3339 * 3340 * This is essential for underflow debugging as it captures the exact software 3341 * state that determines how registers are programmed, allowing analysis of 3342 * whether underflow is caused by incorrect register programming or timing issues. 3343 * 3344 * Return: true if state was successfully captured, false on error 3345 */ 3346 bool dc_capture_register_software_state(struct dc *dc, struct dc_register_software_state *state); 3347 3348 /** 3349 * dc_get_qos_info() - Retrieve Quality of Service (QoS) information from display core 3350 * @dc: DC context containing current display configuration 3351 * @info: Pointer to dc_qos_info structure to populate with QoS metrics 3352 * 3353 * This function retrieves QoS metrics from the display core that can be used by 3354 * benchmark tools to analyze display system performance. The function may take 3355 * several milliseconds to execute due to hardware measurement requirements. 3356 * 3357 * QoS information includes: 3358 * - Bandwidth bounds (lower limits in Mbps) 3359 * - Latency bounds (upper limits in nanoseconds) 3360 * - Hardware-measured bandwidth metrics (peak/average in Mbps) 3361 * - Hardware-measured latency metrics (maximum/average in nanoseconds) 3362 * 3363 * The function will populate the provided dc_qos_info structure with current 3364 * QoS measurements. If hardware measurement functions are not available for 3365 * the current DCN version, the function returns false with zero'd info structure. 3366 * 3367 * Return: true if QoS information was successfully retrieved, false if measurement 3368 * functions are unavailable or hardware measurements cannot be performed 3369 */ 3370 bool dc_get_qos_info(struct dc *dc, struct dc_qos_info *info); 3371 3372 #endif /* DC_INTERFACE_H_ */ 3373