1 /* SPDX-License-Identifier: GPL-2.0 */
2 /*
3 * pci.h
4 *
5 * PCI defines and function prototypes
6 * Copyright 1994, Drew Eckhardt
7 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
8 *
9 * PCI Express ASPM defines and function prototypes
10 * Copyright (c) 2007 Intel Corp.
11 * Zhang Yanmin (yanmin.zhang@intel.com)
12 * Shaohua Li (shaohua.li@intel.com)
13 *
14 * For more information, please consult the following manuals (look at
15 * http://www.pcisig.com/ for how to get them):
16 *
17 * PCI BIOS Specification
18 * PCI Local Bus Specification
19 * PCI to PCI Bridge Specification
20 * PCI Express Specification
21 * PCI System Design Guide
22 */
23 #ifndef LINUX_PCI_H
24 #define LINUX_PCI_H
25
26 #include <linux/args.h>
27 #include <linux/mod_devicetable.h>
28
29 #include <linux/types.h>
30 #include <linux/init.h>
31 #include <linux/ioport.h>
32 #include <linux/list.h>
33 #include <linux/compiler.h>
34 #include <linux/errno.h>
35 #include <linux/kobject.h>
36 #include <linux/atomic.h>
37 #include <linux/device.h>
38 #include <linux/interrupt.h>
39 #include <linux/io.h>
40 #include <linux/resource_ext.h>
41 #include <linux/msi_api.h>
42 #include <uapi/linux/pci.h>
43
44 #include <linux/pci_ids.h>
45
46 #define PCI_STATUS_ERROR_BITS (PCI_STATUS_DETECTED_PARITY | \
47 PCI_STATUS_SIG_SYSTEM_ERROR | \
48 PCI_STATUS_REC_MASTER_ABORT | \
49 PCI_STATUS_REC_TARGET_ABORT | \
50 PCI_STATUS_SIG_TARGET_ABORT | \
51 PCI_STATUS_PARITY)
52
53 /* Number of reset methods used in pci_reset_fn_methods array in pci.c */
54 #define PCI_NUM_RESET_METHODS 8
55
56 #define PCI_RESET_PROBE true
57 #define PCI_RESET_DO_RESET false
58
59 /*
60 * The PCI interface treats multi-function devices as independent
61 * devices. The slot/function address of each device is encoded
62 * in a single byte as follows:
63 *
64 * 7:3 = slot
65 * 2:0 = function
66 *
67 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
68 * In the interest of not exposing interfaces to user-space unnecessarily,
69 * the following kernel-only defines are being added here.
70 */
71 #define PCI_DEVID(bus, devfn) ((((u16)(bus)) << 8) | (devfn))
72 /* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
73 #define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
74
75 /* pci_slot represents a physical slot */
76 struct pci_slot {
77 struct pci_bus *bus; /* Bus this slot is on */
78 struct list_head list; /* Node in list of slots */
79 struct hotplug_slot *hotplug; /* Hotplug info (move here) */
80 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
81 struct kobject kobj;
82 };
83
pci_slot_name(const struct pci_slot * slot)84 static inline const char *pci_slot_name(const struct pci_slot *slot)
85 {
86 return kobject_name(&slot->kobj);
87 }
88
89 /* File state for mmap()s on /proc/bus/pci/X/Y */
90 enum pci_mmap_state {
91 pci_mmap_io,
92 pci_mmap_mem
93 };
94
95 /* For PCI devices, the region numbers are assigned this way: */
96 enum {
97 /* #0-5: standard PCI resources */
98 PCI_STD_RESOURCES,
99 PCI_STD_RESOURCE_END = PCI_STD_RESOURCES + PCI_STD_NUM_BARS - 1,
100
101 /* #6: expansion ROM resource */
102 PCI_ROM_RESOURCE,
103
104 /* Device-specific resources */
105 #ifdef CONFIG_PCI_IOV
106 PCI_IOV_RESOURCES,
107 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
108 #endif
109
110 /* PCI-to-PCI (P2P) bridge windows */
111 #define PCI_BRIDGE_IO_WINDOW (PCI_BRIDGE_RESOURCES + 0)
112 #define PCI_BRIDGE_MEM_WINDOW (PCI_BRIDGE_RESOURCES + 1)
113 #define PCI_BRIDGE_PREF_MEM_WINDOW (PCI_BRIDGE_RESOURCES + 2)
114
115 /* CardBus bridge windows */
116 #define PCI_CB_BRIDGE_IO_0_WINDOW (PCI_BRIDGE_RESOURCES + 0)
117 #define PCI_CB_BRIDGE_IO_1_WINDOW (PCI_BRIDGE_RESOURCES + 1)
118 #define PCI_CB_BRIDGE_MEM_0_WINDOW (PCI_BRIDGE_RESOURCES + 2)
119 #define PCI_CB_BRIDGE_MEM_1_WINDOW (PCI_BRIDGE_RESOURCES + 3)
120
121 /* Total number of bridge resources for P2P and CardBus */
122 #define PCI_P2P_BRIDGE_RESOURCE_NUM 3
123 #define PCI_BRIDGE_RESOURCE_NUM 4
124
125 /* Resources assigned to buses behind the bridge */
126 PCI_BRIDGE_RESOURCES,
127 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
128 PCI_BRIDGE_RESOURCE_NUM - 1,
129
130 /* Total resources associated with a PCI device */
131 PCI_NUM_RESOURCES,
132
133 /* Preserve this for compatibility */
134 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
135 };
136
137 /**
138 * enum pci_interrupt_pin - PCI INTx interrupt values
139 * @PCI_INTERRUPT_UNKNOWN: Unknown or unassigned interrupt
140 * @PCI_INTERRUPT_INTA: PCI INTA pin
141 * @PCI_INTERRUPT_INTB: PCI INTB pin
142 * @PCI_INTERRUPT_INTC: PCI INTC pin
143 * @PCI_INTERRUPT_INTD: PCI INTD pin
144 *
145 * Corresponds to values for legacy PCI INTx interrupts, as can be found in the
146 * PCI_INTERRUPT_PIN register.
147 */
148 enum pci_interrupt_pin {
149 PCI_INTERRUPT_UNKNOWN,
150 PCI_INTERRUPT_INTA,
151 PCI_INTERRUPT_INTB,
152 PCI_INTERRUPT_INTC,
153 PCI_INTERRUPT_INTD,
154 };
155
156 /* The number of legacy PCI INTx interrupts */
157 #define PCI_NUM_INTX 4
158
159 /*
160 * Reading from a device that doesn't respond typically returns ~0. A
161 * successful read from a device may also return ~0, so you need additional
162 * information to reliably identify errors.
163 */
164 #define PCI_ERROR_RESPONSE (~0ULL)
165 #define PCI_SET_ERROR_RESPONSE(val) (*(val) = ((typeof(*(val))) PCI_ERROR_RESPONSE))
166 #define PCI_POSSIBLE_ERROR(val) ((val) == ((typeof(val)) PCI_ERROR_RESPONSE))
167
168 /*
169 * pci_power_t values must match the bits in the Capabilities PME_Support
170 * and Control/Status PowerState fields in the Power Management capability.
171 */
172 typedef int __bitwise pci_power_t;
173
174 #define PCI_D0 ((pci_power_t __force) 0)
175 #define PCI_D1 ((pci_power_t __force) 1)
176 #define PCI_D2 ((pci_power_t __force) 2)
177 #define PCI_D3hot ((pci_power_t __force) 3)
178 #define PCI_D3cold ((pci_power_t __force) 4)
179 #define PCI_UNKNOWN ((pci_power_t __force) 5)
180 #define PCI_POWER_ERROR ((pci_power_t __force) -1)
181
182 /* Remember to update this when the list above changes! */
183 extern const char *pci_power_names[];
184
pci_power_name(pci_power_t state)185 static inline const char *pci_power_name(pci_power_t state)
186 {
187 return pci_power_names[1 + (__force int) state];
188 }
189
190 /**
191 * typedef pci_channel_state_t
192 *
193 * The pci_channel state describes connectivity between the CPU and
194 * the PCI device. If some PCI bus between here and the PCI device
195 * has crashed or locked up, this info is reflected here.
196 */
197 typedef unsigned int __bitwise pci_channel_state_t;
198
199 enum {
200 /* I/O channel is in normal state */
201 pci_channel_io_normal = (__force pci_channel_state_t) 1,
202
203 /* I/O to channel is blocked */
204 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
205
206 /* PCI card is dead */
207 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
208 };
209
210 typedef unsigned int __bitwise pcie_reset_state_t;
211
212 enum pcie_reset_state {
213 /* Reset is NOT asserted (Use to deassert reset) */
214 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
215
216 /* Use #PERST to reset PCIe device */
217 pcie_warm_reset = (__force pcie_reset_state_t) 2,
218
219 /* Use PCIe Hot Reset to reset device */
220 pcie_hot_reset = (__force pcie_reset_state_t) 3
221 };
222
223 typedef unsigned short __bitwise pci_dev_flags_t;
224 enum pci_dev_flags {
225 /* INTX_DISABLE in PCI_COMMAND register disables MSI too */
226 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
227 /* Device configuration is irrevocably lost if disabled into D3 */
228 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
229 /* Provide indication device is assigned by a Virtual Machine Manager */
230 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
231 /* Flag for quirk use to store if quirk-specific ACS is enabled */
232 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
233 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
234 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
235 /* Do not use bus resets for device */
236 PCI_DEV_FLAGS_NO_BUS_RESET = (__force pci_dev_flags_t) (1 << 6),
237 /* Do not use PM reset even if device advertises NoSoftRst- */
238 PCI_DEV_FLAGS_NO_PM_RESET = (__force pci_dev_flags_t) (1 << 7),
239 /* Get VPD from function 0 VPD */
240 PCI_DEV_FLAGS_VPD_REF_F0 = (__force pci_dev_flags_t) (1 << 8),
241 /* A non-root bridge where translation occurs, stop alias search here */
242 PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT = (__force pci_dev_flags_t) (1 << 9),
243 /* Do not use FLR even if device advertises PCI_AF_CAP */
244 PCI_DEV_FLAGS_NO_FLR_RESET = (__force pci_dev_flags_t) (1 << 10),
245 /* Don't use Relaxed Ordering for TLPs directed at this device */
246 PCI_DEV_FLAGS_NO_RELAXED_ORDERING = (__force pci_dev_flags_t) (1 << 11),
247 /* Device does honor MSI masking despite saying otherwise */
248 PCI_DEV_FLAGS_HAS_MSI_MASKING = (__force pci_dev_flags_t) (1 << 12),
249 /* Device requires write to PCI_MSIX_ENTRY_DATA before any MSIX reads */
250 PCI_DEV_FLAGS_MSIX_TOUCH_ENTRY_DATA_FIRST = (__force pci_dev_flags_t) (1 << 13),
251 };
252
253 enum pci_irq_reroute_variant {
254 INTEL_IRQ_REROUTE_VARIANT = 1,
255 MAX_IRQ_REROUTE_VARIANTS = 3
256 };
257
258 typedef unsigned short __bitwise pci_bus_flags_t;
259 enum pci_bus_flags {
260 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
261 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
262 PCI_BUS_FLAGS_NO_AERSID = (__force pci_bus_flags_t) 4,
263 PCI_BUS_FLAGS_NO_EXTCFG = (__force pci_bus_flags_t) 8,
264 };
265
266 /* Values from Link Status register, PCIe r3.1, sec 7.8.8 */
267 enum pcie_link_width {
268 PCIE_LNK_WIDTH_RESRV = 0x00,
269 PCIE_LNK_X1 = 0x01,
270 PCIE_LNK_X2 = 0x02,
271 PCIE_LNK_X4 = 0x04,
272 PCIE_LNK_X8 = 0x08,
273 PCIE_LNK_X12 = 0x0c,
274 PCIE_LNK_X16 = 0x10,
275 PCIE_LNK_X32 = 0x20,
276 PCIE_LNK_WIDTH_UNKNOWN = 0xff,
277 };
278
279 /* See matching string table in pci_speed_string() */
280 enum pci_bus_speed {
281 PCI_SPEED_33MHz = 0x00,
282 PCI_SPEED_66MHz = 0x01,
283 PCI_SPEED_66MHz_PCIX = 0x02,
284 PCI_SPEED_100MHz_PCIX = 0x03,
285 PCI_SPEED_133MHz_PCIX = 0x04,
286 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
287 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
288 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
289 PCI_SPEED_66MHz_PCIX_266 = 0x09,
290 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
291 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
292 AGP_UNKNOWN = 0x0c,
293 AGP_1X = 0x0d,
294 AGP_2X = 0x0e,
295 AGP_4X = 0x0f,
296 AGP_8X = 0x10,
297 PCI_SPEED_66MHz_PCIX_533 = 0x11,
298 PCI_SPEED_100MHz_PCIX_533 = 0x12,
299 PCI_SPEED_133MHz_PCIX_533 = 0x13,
300 PCIE_SPEED_2_5GT = 0x14,
301 PCIE_SPEED_5_0GT = 0x15,
302 PCIE_SPEED_8_0GT = 0x16,
303 PCIE_SPEED_16_0GT = 0x17,
304 PCIE_SPEED_32_0GT = 0x18,
305 PCIE_SPEED_64_0GT = 0x19,
306 PCI_SPEED_UNKNOWN = 0xff,
307 };
308
309 enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev);
310 enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev);
311
312 struct pci_vpd {
313 struct mutex lock;
314 unsigned int len;
315 u8 cap;
316 };
317
318 struct irq_affinity;
319 struct pcie_bwctrl_data;
320 struct pcie_link_state;
321 struct pci_sriov;
322 struct pci_p2pdma;
323 struct rcec_ea;
324
325 /* struct pci_dev - describes a PCI device
326 *
327 * @supported_speeds: PCIe Supported Link Speeds Vector (+ reserved 0 at
328 * LSB). 0 when the supported speeds cannot be
329 * determined (e.g., for Root Complex Integrated
330 * Endpoints without the relevant Capability
331 * Registers).
332 * @is_hotplug_bridge: Hotplug bridge of any kind (e.g. PCIe Hot-Plug Capable,
333 * Conventional PCI Hot-Plug, ACPI slot).
334 * Such bridges are allocated additional MMIO and bus
335 * number resources to allow for hierarchy expansion.
336 * @is_pciehp: PCIe Hot-Plug Capable bridge.
337 */
338 struct pci_dev {
339 struct list_head bus_list; /* Node in per-bus list */
340 struct pci_bus *bus; /* Bus this device is on */
341 struct pci_bus *subordinate; /* Bus this device bridges to */
342
343 void *sysdata; /* Hook for sys-specific extension */
344 struct proc_dir_entry *procent; /* Device entry in /proc/bus/pci */
345 struct pci_slot *slot; /* Physical slot this device is in */
346
347 unsigned int devfn; /* Encoded device & function index */
348 unsigned short vendor;
349 unsigned short device;
350 unsigned short subsystem_vendor;
351 unsigned short subsystem_device;
352 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
353 u8 revision; /* PCI revision, low byte of class word */
354 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
355 #ifdef CONFIG_PCIEAER
356 u16 aer_cap; /* AER capability offset */
357 struct aer_info *aer_info; /* AER info for this device */
358 #endif
359 #ifdef CONFIG_PCIEPORTBUS
360 struct rcec_ea *rcec_ea; /* RCEC cached endpoint association */
361 struct pci_dev *rcec; /* Associated RCEC device */
362 #endif
363 u32 devcap; /* PCIe Device Capabilities */
364 u16 rebar_cap; /* Resizable BAR capability offset */
365 u8 pcie_cap; /* PCIe capability offset */
366 u8 msi_cap; /* MSI capability offset */
367 u8 msix_cap; /* MSI-X capability offset */
368 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
369 u8 rom_base_reg; /* Config register controlling ROM */
370 u8 pin; /* Interrupt pin this device uses */
371 u16 pcie_flags_reg; /* Cached PCIe Capabilities Register */
372 unsigned long *dma_alias_mask;/* Mask of enabled devfn aliases */
373
374 struct pci_driver *driver; /* Driver bound to this device */
375 u64 dma_mask; /* Mask of the bits of bus address this
376 device implements. Normally this is
377 0xffffffff. You only need to change
378 this if your device has broken DMA
379 or supports 64-bit transfers. */
380
381 struct device_dma_parameters dma_parms;
382
383 pci_power_t current_state; /* Current operating state. In ACPI,
384 this is D0-D3, D0 being fully
385 functional, and D3 being off. */
386 u8 pm_cap; /* PM capability offset */
387 unsigned int pme_support:5; /* Bitmask of states from which PME#
388 can be generated */
389 unsigned int pme_poll:1; /* Poll device's PME status bit */
390 unsigned int pinned:1; /* Whether this dev is pinned */
391 unsigned int config_rrs_sv:1; /* Config RRS software visibility */
392 unsigned int imm_ready:1; /* Supports Immediate Readiness */
393 unsigned int d1_support:1; /* Low power state D1 is supported */
394 unsigned int d2_support:1; /* Low power state D2 is supported */
395 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
396 unsigned int no_d3cold:1; /* D3cold is forbidden */
397 unsigned int bridge_d3:1; /* Allow D3 for bridge */
398 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
399 unsigned int mmio_always_on:1; /* Disallow turning off io/mem
400 decoding during BAR sizing */
401 unsigned int wakeup_prepared:1;
402 unsigned int skip_bus_pm:1; /* Internal: Skip bus-level PM */
403 unsigned int ignore_hotplug:1; /* Ignore hotplug events */
404 unsigned int hotplug_user_indicators:1; /* SlotCtl indicators
405 controlled exclusively by
406 user sysfs */
407 unsigned int clear_retrain_link:1; /* Need to clear Retrain Link
408 bit manually */
409 unsigned int d3hot_delay; /* D3hot->D0 transition time in ms */
410 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
411
412 u16 l1ss; /* L1SS Capability pointer */
413 #ifdef CONFIG_PCIEASPM
414 struct pcie_link_state *link_state; /* ASPM link state */
415 unsigned int aspm_l0s_support:1; /* ASPM L0s support */
416 unsigned int aspm_l1_support:1; /* ASPM L1 support */
417 unsigned int ltr_path:1; /* Latency Tolerance Reporting
418 supported from root to here */
419 #endif
420 unsigned int pasid_no_tlp:1; /* PASID works without TLP Prefix */
421 unsigned int eetlp_prefix_max:3; /* Max # of End-End TLP Prefixes, 0=not supported */
422
423 pci_channel_state_t error_state; /* Current connectivity state */
424 struct device dev; /* Generic device interface */
425
426 int cfg_size; /* Size of config space */
427
428 /*
429 * Instead of touching interrupt line and base address registers
430 * directly, use the values stored here. They might be different!
431 */
432 unsigned int irq;
433 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
434 struct resource driver_exclusive_resource; /* driver exclusive resource ranges */
435
436 unsigned int transparent:1; /* Subtractive decode bridge */
437 unsigned int io_window:1; /* Bridge has I/O window */
438 unsigned int pref_window:1; /* Bridge has pref mem window */
439 unsigned int pref_64_window:1; /* Pref mem window is 64-bit */
440 unsigned int multifunction:1; /* Multi-function device */
441
442 unsigned int is_busmaster:1; /* Is busmaster */
443 unsigned int no_msi:1; /* May not use MSI */
444 unsigned int no_64bit_msi:1; /* May only use 32-bit MSIs */
445 unsigned int block_cfg_access:1; /* Config space access blocked */
446 unsigned int broken_parity_status:1; /* Generates false positive parity */
447 unsigned int irq_reroute_variant:2; /* Needs IRQ rerouting variant */
448 unsigned int msi_enabled:1;
449 unsigned int msix_enabled:1;
450 unsigned int ari_enabled:1; /* ARI forwarding */
451 unsigned int ats_enabled:1; /* Address Translation Svc */
452 unsigned int pasid_enabled:1; /* Process Address Space ID */
453 unsigned int pri_enabled:1; /* Page Request Interface */
454 unsigned int tph_enabled:1; /* TLP Processing Hints */
455 unsigned int is_managed:1; /* Managed via devres */
456 unsigned int is_msi_managed:1; /* MSI release via devres installed */
457 unsigned int needs_freset:1; /* Requires fundamental reset */
458 unsigned int state_saved:1;
459 unsigned int is_physfn:1;
460 unsigned int is_virtfn:1;
461 unsigned int is_hotplug_bridge:1;
462 unsigned int is_pciehp:1;
463 unsigned int shpc_managed:1; /* SHPC owned by shpchp */
464 unsigned int is_thunderbolt:1; /* Thunderbolt controller */
465 /*
466 * Devices marked being untrusted are the ones that can potentially
467 * execute DMA attacks and similar. They are typically connected
468 * through external ports such as Thunderbolt but not limited to
469 * that. When an IOMMU is enabled they should be getting full
470 * mappings to make sure they cannot access arbitrary memory.
471 */
472 unsigned int untrusted:1;
473 /*
474 * Info from the platform, e.g., ACPI or device tree, may mark a
475 * device as "external-facing". An external-facing device is
476 * itself internal but devices downstream from it are external.
477 */
478 unsigned int external_facing:1;
479 unsigned int broken_intx_masking:1; /* INTx masking can't be used */
480 unsigned int io_window_1k:1; /* Intel bridge 1K I/O windows */
481 unsigned int irq_managed:1;
482 unsigned int non_compliant_bars:1; /* Broken BARs; ignore them */
483 unsigned int is_probed:1; /* Device probing in progress */
484 unsigned int link_active_reporting:1;/* Device capable of reporting link active */
485 unsigned int no_vf_scan:1; /* Don't scan for VFs after IOV enablement */
486 unsigned int no_command_memory:1; /* No PCI_COMMAND_MEMORY */
487 unsigned int rom_bar_overlap:1; /* ROM BAR disable broken */
488 unsigned int rom_attr_enabled:1; /* Display of ROM attribute enabled? */
489 unsigned int non_mappable_bars:1; /* BARs can't be mapped to user-space */
490 pci_dev_flags_t dev_flags;
491 atomic_t enable_cnt; /* pci_enable_device has been called */
492
493 spinlock_t pcie_cap_lock; /* Protects RMW ops in capability accessors */
494 u32 saved_config_space[16]; /* Config space saved at suspend time */
495 struct hlist_head saved_cap_space;
496 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
497 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
498
499 #ifdef CONFIG_HOTPLUG_PCI_PCIE
500 unsigned int broken_cmd_compl:1; /* No compl for some cmds */
501 #endif
502 #ifdef CONFIG_PCIE_PTM
503 u16 ptm_cap; /* PTM Capability */
504 unsigned int ptm_root:1;
505 unsigned int ptm_responder:1;
506 unsigned int ptm_requester:1;
507 unsigned int ptm_enabled:1;
508 u8 ptm_granularity;
509 #endif
510 #ifdef CONFIG_PCI_MSI
511 void __iomem *msix_base;
512 raw_spinlock_t msi_lock;
513 #endif
514 struct pci_vpd vpd;
515 #ifdef CONFIG_PCIE_DPC
516 u16 dpc_cap;
517 unsigned int dpc_rp_extensions:1;
518 u8 dpc_rp_log_size;
519 #endif
520 struct pcie_bwctrl_data *link_bwctrl;
521 #ifdef CONFIG_PCI_ATS
522 union {
523 struct pci_sriov *sriov; /* PF: SR-IOV info */
524 struct pci_dev *physfn; /* VF: related PF */
525 };
526 u16 ats_cap; /* ATS Capability offset */
527 u8 ats_stu; /* ATS Smallest Translation Unit */
528 #endif
529 #ifdef CONFIG_PCI_PRI
530 u16 pri_cap; /* PRI Capability offset */
531 u32 pri_reqs_alloc; /* Number of PRI requests allocated */
532 unsigned int pasid_required:1; /* PRG Response PASID Required */
533 #endif
534 #ifdef CONFIG_PCI_PASID
535 u16 pasid_cap; /* PASID Capability offset */
536 u16 pasid_features;
537 #endif
538 #ifdef CONFIG_PCI_P2PDMA
539 struct pci_p2pdma __rcu *p2pdma;
540 #endif
541 #ifdef CONFIG_PCI_DOE
542 struct xarray doe_mbs; /* Data Object Exchange mailboxes */
543 #endif
544 #ifdef CONFIG_PCI_NPEM
545 struct npem *npem; /* Native PCIe Enclosure Management */
546 #endif
547 u16 acs_cap; /* ACS Capability offset */
548 u8 supported_speeds; /* Supported Link Speeds Vector */
549 phys_addr_t rom; /* Physical address if not from BAR */
550 size_t romlen; /* Length if not from BAR */
551 /*
552 * Driver name to force a match. Do not set directly, because core
553 * frees it. Use driver_set_override() to set or clear it.
554 */
555 const char *driver_override;
556
557 unsigned long priv_flags; /* Private flags for the PCI driver */
558
559 /* These methods index pci_reset_fn_methods[] */
560 u8 reset_methods[PCI_NUM_RESET_METHODS]; /* In priority order */
561
562 #ifdef CONFIG_PCIE_TPH
563 u16 tph_cap; /* TPH capability offset */
564 u8 tph_mode; /* TPH mode */
565 u8 tph_req_type; /* TPH requester type */
566 #endif
567 };
568
pci_physfn(struct pci_dev * dev)569 static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
570 {
571 #ifdef CONFIG_PCI_IOV
572 if (dev->is_virtfn)
573 dev = dev->physfn;
574 #endif
575 return dev;
576 }
577
578 struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
579
580 #define to_pci_dev(n) container_of(n, struct pci_dev, dev)
581 #define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
582
pci_channel_offline(struct pci_dev * pdev)583 static inline int pci_channel_offline(struct pci_dev *pdev)
584 {
585 return (pdev->error_state != pci_channel_io_normal);
586 }
587
588 /*
589 * Currently in ACPI spec, for each PCI host bridge, PCI Segment
590 * Group number is limited to a 16-bit value, therefore (int)-1 is
591 * not a valid PCI domain number, and can be used as a sentinel
592 * value indicating ->domain_nr is not set by the driver (and
593 * CONFIG_PCI_DOMAINS_GENERIC=y archs will set it with
594 * pci_bus_find_domain_nr()).
595 */
596 #define PCI_DOMAIN_NR_NOT_SET (-1)
597
598 struct pci_host_bridge {
599 struct device dev;
600 struct pci_bus *bus; /* Root bus */
601 struct pci_ops *ops;
602 struct pci_ops *child_ops;
603 void *sysdata;
604 int busnr;
605 int domain_nr;
606 struct list_head windows; /* resource_entry */
607 struct list_head dma_ranges; /* dma ranges resource list */
608 u8 (*swizzle_irq)(struct pci_dev *, u8 *); /* Platform IRQ swizzler */
609 int (*map_irq)(const struct pci_dev *, u8, u8);
610 void (*release_fn)(struct pci_host_bridge *);
611 int (*enable_device)(struct pci_host_bridge *bridge, struct pci_dev *dev);
612 void (*disable_device)(struct pci_host_bridge *bridge, struct pci_dev *dev);
613 void *release_data;
614 unsigned int ignore_reset_delay:1; /* For entire hierarchy */
615 unsigned int no_ext_tags:1; /* No Extended Tags */
616 unsigned int no_inc_mrrs:1; /* No Increase MRRS */
617 unsigned int native_aer:1; /* OS may use PCIe AER */
618 unsigned int native_pcie_hotplug:1; /* OS may use PCIe hotplug */
619 unsigned int native_shpc_hotplug:1; /* OS may use SHPC hotplug */
620 unsigned int native_pme:1; /* OS may use PCIe PME */
621 unsigned int native_ltr:1; /* OS may use PCIe LTR */
622 unsigned int native_dpc:1; /* OS may use PCIe DPC */
623 unsigned int native_cxl_error:1; /* OS may use CXL RAS/Events */
624 unsigned int preserve_config:1; /* Preserve FW resource setup */
625 unsigned int size_windows:1; /* Enable root bus sizing */
626 unsigned int msi_domain:1; /* Bridge wants MSI domain */
627
628 /* Resource alignment requirements */
629 resource_size_t (*align_resource)(struct pci_dev *dev,
630 const struct resource *res,
631 resource_size_t start,
632 resource_size_t size,
633 resource_size_t align);
634 unsigned long private[] ____cacheline_aligned;
635 };
636
637 #define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
638
pci_host_bridge_priv(struct pci_host_bridge * bridge)639 static inline void *pci_host_bridge_priv(struct pci_host_bridge *bridge)
640 {
641 return (void *)bridge->private;
642 }
643
pci_host_bridge_from_priv(void * priv)644 static inline struct pci_host_bridge *pci_host_bridge_from_priv(void *priv)
645 {
646 return container_of(priv, struct pci_host_bridge, private);
647 }
648
649 struct pci_host_bridge *pci_alloc_host_bridge(size_t priv);
650 struct pci_host_bridge *devm_pci_alloc_host_bridge(struct device *dev,
651 size_t priv);
652 void pci_free_host_bridge(struct pci_host_bridge *bridge);
653 struct device *pci_get_host_bridge_device(struct pci_dev *dev);
654 struct pci_host_bridge *pci_find_host_bridge(struct pci_bus *bus);
655
656 void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
657 void (*release_fn)(struct pci_host_bridge *),
658 void *release_data);
659
660 int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
661
662 #define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
663
664 struct pci_bus {
665 struct list_head node; /* Node in list of buses */
666 struct pci_bus *parent; /* Parent bus this bridge is on */
667 struct list_head children; /* List of child buses */
668 struct list_head devices; /* List of devices on this bus */
669 struct pci_dev *self; /* Bridge device as seen by parent */
670 struct list_head slots; /* List of slots on this bus;
671 protected by pci_slot_mutex */
672 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
673 struct list_head resources; /* Address space routed to this bus */
674 struct resource busn_res; /* Bus numbers routed to this bus */
675
676 struct pci_ops *ops; /* Configuration access functions */
677 void *sysdata; /* Hook for sys-specific extension */
678 struct proc_dir_entry *procdir; /* Directory entry in /proc/bus/pci */
679
680 unsigned char number; /* Bus number */
681 unsigned char primary; /* Number of primary bridge */
682 unsigned char max_bus_speed; /* enum pci_bus_speed */
683 unsigned char cur_bus_speed; /* enum pci_bus_speed */
684 #ifdef CONFIG_PCI_DOMAINS_GENERIC
685 int domain_nr;
686 #endif
687
688 char name[48];
689
690 unsigned short bridge_ctl; /* Manage NO_ISA/FBB/et al behaviors */
691 pci_bus_flags_t bus_flags; /* Inherited by child buses */
692 struct device *bridge;
693 struct device dev;
694 struct bin_attribute *legacy_io; /* Legacy I/O for this bus */
695 struct bin_attribute *legacy_mem; /* Legacy mem */
696 unsigned int is_added:1;
697 unsigned int unsafe_warn:1; /* warned about RW1C config write */
698 unsigned int flit_mode:1; /* Link in Flit mode */
699 };
700
701 #define to_pci_bus(n) container_of(n, struct pci_bus, dev)
702
pci_dev_id(struct pci_dev * dev)703 static inline u16 pci_dev_id(struct pci_dev *dev)
704 {
705 return PCI_DEVID(dev->bus->number, dev->devfn);
706 }
707
708 /*
709 * Returns true if the PCI bus is root (behind host-PCI bridge),
710 * false otherwise
711 *
712 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
713 * This is incorrect because "virtual" buses added for SR-IOV (via
714 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
715 */
pci_is_root_bus(struct pci_bus * pbus)716 static inline bool pci_is_root_bus(struct pci_bus *pbus)
717 {
718 return !(pbus->parent);
719 }
720
721 /**
722 * pci_is_bridge - check if the PCI device is a bridge
723 * @dev: PCI device
724 *
725 * Return true if the PCI device is bridge whether it has subordinate
726 * or not.
727 */
pci_is_bridge(struct pci_dev * dev)728 static inline bool pci_is_bridge(struct pci_dev *dev)
729 {
730 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
731 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
732 }
733
734 /**
735 * pci_is_vga - check if the PCI device is a VGA device
736 * @pdev: PCI device
737 *
738 * The PCI Code and ID Assignment spec, r1.15, secs 1.4 and 1.1, define
739 * VGA Base Class and Sub-Classes:
740 *
741 * 03 00 PCI_CLASS_DISPLAY_VGA VGA-compatible or 8514-compatible
742 * 00 01 PCI_CLASS_NOT_DEFINED_VGA VGA-compatible (before Class Code)
743 *
744 * Return true if the PCI device is a VGA device and uses the legacy VGA
745 * resources ([mem 0xa0000-0xbffff], [io 0x3b0-0x3bb], [io 0x3c0-0x3df] and
746 * aliases).
747 */
pci_is_vga(struct pci_dev * pdev)748 static inline bool pci_is_vga(struct pci_dev *pdev)
749 {
750 if ((pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
751 return true;
752
753 if ((pdev->class >> 8) == PCI_CLASS_NOT_DEFINED_VGA)
754 return true;
755
756 return false;
757 }
758
759 /**
760 * pci_is_display - check if the PCI device is a display controller
761 * @pdev: PCI device
762 *
763 * Determine whether the given PCI device corresponds to a display
764 * controller. Display controllers are typically used for graphical output
765 * and are identified based on their class code.
766 *
767 * Return: true if the PCI device is a display controller, false otherwise.
768 */
pci_is_display(struct pci_dev * pdev)769 static inline bool pci_is_display(struct pci_dev *pdev)
770 {
771 return (pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY;
772 }
773
774 #define for_each_pci_bridge(dev, bus) \
775 list_for_each_entry(dev, &bus->devices, bus_list) \
776 if (!pci_is_bridge(dev)) {} else
777
pci_upstream_bridge(struct pci_dev * dev)778 static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
779 {
780 dev = pci_physfn(dev);
781 if (pci_is_root_bus(dev->bus))
782 return NULL;
783
784 return dev->bus->self;
785 }
786
787 #ifdef CONFIG_PCI_MSI
pci_dev_msi_enabled(struct pci_dev * pci_dev)788 static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
789 {
790 return pci_dev->msi_enabled || pci_dev->msix_enabled;
791 }
792 #else
pci_dev_msi_enabled(struct pci_dev * pci_dev)793 static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
794 #endif
795
796 /* Error values that may be returned by PCI functions */
797 #define PCIBIOS_SUCCESSFUL 0x00
798 #define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
799 #define PCIBIOS_BAD_VENDOR_ID 0x83
800 #define PCIBIOS_DEVICE_NOT_FOUND 0x86
801 #define PCIBIOS_BAD_REGISTER_NUMBER 0x87
802 #define PCIBIOS_SET_FAILED 0x88
803 #define PCIBIOS_BUFFER_TOO_SMALL 0x89
804
805 /* Translate above to generic errno for passing back through non-PCI code */
pcibios_err_to_errno(int err)806 static inline int pcibios_err_to_errno(int err)
807 {
808 if (err <= PCIBIOS_SUCCESSFUL)
809 return err; /* Assume already errno */
810
811 switch (err) {
812 case PCIBIOS_FUNC_NOT_SUPPORTED:
813 return -ENOENT;
814 case PCIBIOS_BAD_VENDOR_ID:
815 return -ENOTTY;
816 case PCIBIOS_DEVICE_NOT_FOUND:
817 return -ENODEV;
818 case PCIBIOS_BAD_REGISTER_NUMBER:
819 return -EFAULT;
820 case PCIBIOS_SET_FAILED:
821 return -EIO;
822 case PCIBIOS_BUFFER_TOO_SMALL:
823 return -ENOSPC;
824 }
825
826 return -ERANGE;
827 }
828
829 /* Low-level architecture-dependent routines */
830
831 struct pci_ops {
832 int (*add_bus)(struct pci_bus *bus);
833 void (*remove_bus)(struct pci_bus *bus);
834 void __iomem *(*map_bus)(struct pci_bus *bus, unsigned int devfn, int where);
835 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
836 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
837 int (*assert_perst)(struct pci_bus *bus, bool assert);
838 };
839
840 /*
841 * ACPI needs to be able to access PCI config space before we've done a
842 * PCI bus scan and created pci_bus structures.
843 */
844 int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
845 int reg, int len, u32 *val);
846 int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
847 int reg, int len, u32 val);
848
849 #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
850 typedef u64 pci_bus_addr_t;
851 #else
852 typedef u32 pci_bus_addr_t;
853 #endif
854
855 struct pci_bus_region {
856 pci_bus_addr_t start;
857 pci_bus_addr_t end;
858 };
859
860 struct pci_dynids {
861 spinlock_t lock; /* Protects list, index */
862 struct list_head list; /* For IDs added at runtime */
863 };
864
865
866 /*
867 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
868 * a set of callbacks in struct pci_error_handlers, that device driver
869 * will be notified of PCI bus errors, and will be driven to recovery
870 * when an error occurs.
871 */
872
873 typedef unsigned int __bitwise pci_ers_result_t;
874
875 enum pci_ers_result {
876 /* No result/none/not supported in device driver */
877 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
878
879 /* Device driver can recover without slot reset */
880 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
881
882 /* Device driver wants slot to be reset */
883 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
884
885 /* Device has completely failed, is unrecoverable */
886 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
887
888 /* Device driver is fully recovered and operational */
889 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
890
891 /* No AER capabilities registered for the driver */
892 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
893 };
894
895 /* PCI bus error event callbacks */
896 struct pci_error_handlers {
897 /* PCI bus error detected on this device */
898 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
899 pci_channel_state_t error);
900
901 /* MMIO has been re-enabled, but not DMA */
902 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
903
904 /* PCI slot has been reset */
905 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
906
907 /* PCI function reset prepare or completed */
908 void (*reset_prepare)(struct pci_dev *dev);
909 void (*reset_done)(struct pci_dev *dev);
910
911 /* Device driver may resume normal operations */
912 void (*resume)(struct pci_dev *dev);
913
914 /* Allow device driver to record more details of a correctable error */
915 void (*cor_error_detected)(struct pci_dev *dev);
916 };
917
918
919 struct module;
920
921 /**
922 * struct pci_driver - PCI driver structure
923 * @name: Driver name.
924 * @id_table: Pointer to table of device IDs the driver is
925 * interested in. Most drivers should export this
926 * table using MODULE_DEVICE_TABLE(pci,...).
927 * @probe: This probing function gets called (during execution
928 * of pci_register_driver() for already existing
929 * devices or later if a new device gets inserted) for
930 * all PCI devices which match the ID table and are not
931 * "owned" by the other drivers yet. This function gets
932 * passed a "struct pci_dev \*" for each device whose
933 * entry in the ID table matches the device. The probe
934 * function returns zero when the driver chooses to
935 * take "ownership" of the device or an error code
936 * (negative number) otherwise.
937 * The probe function always gets called from process
938 * context, so it can sleep.
939 * @remove: The remove() function gets called whenever a device
940 * being handled by this driver is removed (either during
941 * deregistration of the driver or when it's manually
942 * pulled out of a hot-pluggable slot).
943 * The remove function always gets called from process
944 * context, so it can sleep.
945 * @suspend: Put device into low power state.
946 * @resume: Wake device from low power state.
947 * (Please see Documentation/power/pci.rst for descriptions
948 * of PCI Power Management and the related functions.)
949 * @shutdown: Hook into reboot_notifier_list (kernel/sys.c).
950 * Intended to stop any idling DMA operations.
951 * Useful for enabling wake-on-lan (NIC) or changing
952 * the power state of a device before reboot.
953 * e.g. drivers/net/e100.c.
954 * @sriov_configure: Optional driver callback to allow configuration of
955 * number of VFs to enable via sysfs "sriov_numvfs" file.
956 * @sriov_set_msix_vec_count: PF Driver callback to change number of MSI-X
957 * vectors on a VF. Triggered via sysfs "sriov_vf_msix_count".
958 * This will change MSI-X Table Size in the VF Message Control
959 * registers.
960 * @sriov_get_vf_total_msix: PF driver callback to get the total number of
961 * MSI-X vectors available for distribution to the VFs.
962 * @err_handler: See Documentation/PCI/pci-error-recovery.rst
963 * @groups: Sysfs attribute groups.
964 * @dev_groups: Attributes attached to the device that will be
965 * created once it is bound to the driver.
966 * @driver: Driver model structure.
967 * @dynids: List of dynamically added device IDs.
968 * @driver_managed_dma: Device driver doesn't use kernel DMA API for DMA.
969 * For most device drivers, no need to care about this flag
970 * as long as all DMAs are handled through the kernel DMA API.
971 * For some special ones, for example VFIO drivers, they know
972 * how to manage the DMA themselves and set this flag so that
973 * the IOMMU layer will allow them to setup and manage their
974 * own I/O address space.
975 */
976 struct pci_driver {
977 const char *name;
978 const struct pci_device_id *id_table; /* Must be non-NULL for probe to be called */
979 int (*probe)(struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
980 void (*remove)(struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
981 int (*suspend)(struct pci_dev *dev, pm_message_t state); /* Device suspended */
982 int (*resume)(struct pci_dev *dev); /* Device woken up */
983 void (*shutdown)(struct pci_dev *dev);
984 int (*sriov_configure)(struct pci_dev *dev, int num_vfs); /* On PF */
985 int (*sriov_set_msix_vec_count)(struct pci_dev *vf, int msix_vec_count); /* On PF */
986 u32 (*sriov_get_vf_total_msix)(struct pci_dev *pf);
987 const struct pci_error_handlers *err_handler;
988 const struct attribute_group **groups;
989 const struct attribute_group **dev_groups;
990 struct device_driver driver;
991 struct pci_dynids dynids;
992 bool driver_managed_dma;
993 };
994
995 #define to_pci_driver(__drv) \
996 ( __drv ? container_of_const(__drv, struct pci_driver, driver) : NULL )
997
998 /**
999 * PCI_DEVICE - macro used to describe a specific PCI device
1000 * @vend: the 16 bit PCI Vendor ID
1001 * @dev: the 16 bit PCI Device ID
1002 *
1003 * This macro is used to create a struct pci_device_id that matches a
1004 * specific device. The subvendor and subdevice fields will be set to
1005 * PCI_ANY_ID.
1006 */
1007 #define PCI_DEVICE(vend,dev) \
1008 .vendor = (vend), .device = (dev), \
1009 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
1010
1011 /**
1012 * PCI_DEVICE_DRIVER_OVERRIDE - macro used to describe a PCI device with
1013 * override_only flags.
1014 * @vend: the 16 bit PCI Vendor ID
1015 * @dev: the 16 bit PCI Device ID
1016 * @driver_override: the 32 bit PCI Device override_only
1017 *
1018 * This macro is used to create a struct pci_device_id that matches only a
1019 * driver_override device. The subvendor and subdevice fields will be set to
1020 * PCI_ANY_ID.
1021 */
1022 #define PCI_DEVICE_DRIVER_OVERRIDE(vend, dev, driver_override) \
1023 .vendor = (vend), .device = (dev), .subvendor = PCI_ANY_ID, \
1024 .subdevice = PCI_ANY_ID, .override_only = (driver_override)
1025
1026 /**
1027 * PCI_DRIVER_OVERRIDE_DEVICE_VFIO - macro used to describe a VFIO
1028 * "driver_override" PCI device.
1029 * @vend: the 16 bit PCI Vendor ID
1030 * @dev: the 16 bit PCI Device ID
1031 *
1032 * This macro is used to create a struct pci_device_id that matches a
1033 * specific device. The subvendor and subdevice fields will be set to
1034 * PCI_ANY_ID and the driver_override will be set to
1035 * PCI_ID_F_VFIO_DRIVER_OVERRIDE.
1036 */
1037 #define PCI_DRIVER_OVERRIDE_DEVICE_VFIO(vend, dev) \
1038 PCI_DEVICE_DRIVER_OVERRIDE(vend, dev, PCI_ID_F_VFIO_DRIVER_OVERRIDE)
1039
1040 /**
1041 * PCI_DEVICE_SUB - macro used to describe a specific PCI device with subsystem
1042 * @vend: the 16 bit PCI Vendor ID
1043 * @dev: the 16 bit PCI Device ID
1044 * @subvend: the 16 bit PCI Subvendor ID
1045 * @subdev: the 16 bit PCI Subdevice ID
1046 *
1047 * This macro is used to create a struct pci_device_id that matches a
1048 * specific device with subsystem information.
1049 */
1050 #define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
1051 .vendor = (vend), .device = (dev), \
1052 .subvendor = (subvend), .subdevice = (subdev)
1053
1054 /**
1055 * PCI_DEVICE_CLASS - macro used to describe a specific PCI device class
1056 * @dev_class: the class, subclass, prog-if triple for this device
1057 * @dev_class_mask: the class mask for this device
1058 *
1059 * This macro is used to create a struct pci_device_id that matches a
1060 * specific PCI class. The vendor, device, subvendor, and subdevice
1061 * fields will be set to PCI_ANY_ID.
1062 */
1063 #define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
1064 .class = (dev_class), .class_mask = (dev_class_mask), \
1065 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
1066 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
1067
1068 /**
1069 * PCI_VDEVICE - macro used to describe a specific PCI device in short form
1070 * @vend: the vendor name
1071 * @dev: the 16 bit PCI Device ID
1072 *
1073 * This macro is used to create a struct pci_device_id that matches a
1074 * specific PCI device. The subvendor, and subdevice fields will be set
1075 * to PCI_ANY_ID. The macro allows the next field to follow as the device
1076 * private data.
1077 */
1078 #define PCI_VDEVICE(vend, dev) \
1079 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
1080 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1081
1082 /**
1083 * PCI_VDEVICE_SUB - describe a specific PCI device/subdevice in a short form
1084 * @vend: the vendor name
1085 * @dev: the 16 bit PCI Device ID
1086 * @subvend: the 16 bit PCI Subvendor ID
1087 * @subdev: the 16 bit PCI Subdevice ID
1088 *
1089 * Generate the pci_device_id struct layout for the specific PCI
1090 * device/subdevice. Private data may follow the output.
1091 */
1092 #define PCI_VDEVICE_SUB(vend, dev, subvend, subdev) \
1093 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
1094 .subvendor = (subvend), .subdevice = (subdev), 0, 0
1095
1096 /**
1097 * PCI_DEVICE_DATA - macro used to describe a specific PCI device in very short form
1098 * @vend: the vendor name (without PCI_VENDOR_ID_ prefix)
1099 * @dev: the device name (without PCI_DEVICE_ID_<vend>_ prefix)
1100 * @data: the driver data to be filled
1101 *
1102 * This macro is used to create a struct pci_device_id that matches a
1103 * specific PCI device. The subvendor, and subdevice fields will be set
1104 * to PCI_ANY_ID.
1105 */
1106 #define PCI_DEVICE_DATA(vend, dev, data) \
1107 .vendor = PCI_VENDOR_ID_##vend, .device = PCI_DEVICE_ID_##vend##_##dev, \
1108 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0, \
1109 .driver_data = (kernel_ulong_t)(data)
1110
1111 enum {
1112 PCI_REASSIGN_ALL_RSRC = 0x00000001, /* Ignore firmware setup */
1113 PCI_REASSIGN_ALL_BUS = 0x00000002, /* Reassign all bus numbers */
1114 PCI_PROBE_ONLY = 0x00000004, /* Use existing setup */
1115 PCI_CAN_SKIP_ISA_ALIGN = 0x00000008, /* Don't do ISA alignment */
1116 PCI_ENABLE_PROC_DOMAINS = 0x00000010, /* Enable domains in /proc */
1117 PCI_COMPAT_DOMAIN_0 = 0x00000020, /* ... except domain 0 */
1118 PCI_SCAN_ALL_PCIE_DEVS = 0x00000040, /* Scan all, not just dev 0 */
1119 };
1120
1121 #define PCI_IRQ_INTX (1 << 0) /* Allow INTx interrupts */
1122 #define PCI_IRQ_MSI (1 << 1) /* Allow MSI interrupts */
1123 #define PCI_IRQ_MSIX (1 << 2) /* Allow MSI-X interrupts */
1124 #define PCI_IRQ_AFFINITY (1 << 3) /* Auto-assign affinity */
1125
1126 /* These external functions are only available when PCI support is enabled */
1127 #ifdef CONFIG_PCI
1128
1129 extern unsigned int pci_flags;
1130
pci_set_flags(int flags)1131 static inline void pci_set_flags(int flags) { pci_flags = flags; }
pci_add_flags(int flags)1132 static inline void pci_add_flags(int flags) { pci_flags |= flags; }
pci_clear_flags(int flags)1133 static inline void pci_clear_flags(int flags) { pci_flags &= ~flags; }
pci_has_flag(int flag)1134 static inline int pci_has_flag(int flag) { return pci_flags & flag; }
1135
1136 void pcie_bus_configure_settings(struct pci_bus *bus);
1137
1138 enum pcie_bus_config_types {
1139 PCIE_BUS_TUNE_OFF, /* Don't touch MPS at all */
1140 PCIE_BUS_DEFAULT, /* Ensure MPS matches upstream bridge */
1141 PCIE_BUS_SAFE, /* Use largest MPS boot-time devices support */
1142 PCIE_BUS_PERFORMANCE, /* Use MPS and MRRS for best performance */
1143 PCIE_BUS_PEER2PEER, /* Set MPS = 128 for all devices */
1144 };
1145
1146 extern enum pcie_bus_config_types pcie_bus_config;
1147
1148 extern const struct bus_type pci_bus_type;
1149
1150 /* Do NOT directly access these two variables, unless you are arch-specific PCI
1151 * code, or PCI core code. */
1152 extern struct list_head pci_root_buses; /* List of all known PCI buses */
1153 /* Some device drivers need know if PCI is initiated */
1154 int no_pci_devices(void);
1155
1156 void pcibios_resource_survey_bus(struct pci_bus *bus);
1157 void pcibios_bus_add_device(struct pci_dev *pdev);
1158 void pcibios_add_bus(struct pci_bus *bus);
1159 void pcibios_remove_bus(struct pci_bus *bus);
1160 void pcibios_fixup_bus(struct pci_bus *);
1161 int __must_check pcibios_enable_device(struct pci_dev *, int mask);
1162 /* Architecture-specific versions may override this (weak) */
1163 char *pcibios_setup(char *str);
1164
1165 /* Used only when drivers/pci/setup.c is used */
1166 resource_size_t pcibios_align_resource(void *, const struct resource *,
1167 resource_size_t,
1168 resource_size_t);
1169
1170 /* Generic PCI functions used internally */
1171
1172 void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
1173 struct resource *res);
1174 void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
1175 struct pci_bus_region *region);
1176 void pcibios_scan_specific_bus(int busn);
1177 struct pci_bus *pci_find_bus(int domain, int busnr);
1178 void pci_bus_add_devices(const struct pci_bus *bus);
1179 struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
1180 struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1181 struct pci_ops *ops, void *sysdata,
1182 struct list_head *resources);
1183 int pci_host_probe(struct pci_host_bridge *bridge);
1184 int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
1185 int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
1186 void pci_bus_release_busn_res(struct pci_bus *b);
1187 struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
1188 struct pci_ops *ops, void *sysdata,
1189 struct list_head *resources);
1190 int pci_scan_root_bus_bridge(struct pci_host_bridge *bridge);
1191 struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
1192 int busnr);
1193 struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
1194 const char *name,
1195 struct hotplug_slot *hotplug);
1196 void pci_destroy_slot(struct pci_slot *slot);
1197 #ifdef CONFIG_SYSFS
1198 void pci_dev_assign_slot(struct pci_dev *dev);
1199 #else
pci_dev_assign_slot(struct pci_dev * dev)1200 static inline void pci_dev_assign_slot(struct pci_dev *dev) { }
1201 #endif
1202 int pci_scan_slot(struct pci_bus *bus, int devfn);
1203 struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
1204 void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1205 unsigned int pci_scan_child_bus(struct pci_bus *bus);
1206 void pci_bus_add_device(struct pci_dev *dev);
1207 void pci_read_bridge_bases(struct pci_bus *child);
1208 struct resource *pci_find_parent_resource(const struct pci_dev *dev,
1209 struct resource *res);
1210 u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1211 int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
1212 u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
1213 struct pci_dev *pci_dev_get(struct pci_dev *dev);
1214 void pci_dev_put(struct pci_dev *dev);
1215 DEFINE_FREE(pci_dev_put, struct pci_dev *, if (_T) pci_dev_put(_T))
1216 void pci_remove_bus(struct pci_bus *b);
1217 void pci_stop_and_remove_bus_device(struct pci_dev *dev);
1218 void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
1219 void pci_stop_root_bus(struct pci_bus *bus);
1220 void pci_remove_root_bus(struct pci_bus *bus);
1221 void pci_setup_cardbus(struct pci_bus *bus);
1222 void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type);
1223 void pci_sort_breadthfirst(void);
1224 #define dev_is_pci(d) ((d)->bus == &pci_bus_type)
1225 #define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
1226
1227 /* Generic PCI functions exported to card drivers */
1228
1229 u8 pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
1230 u8 pci_find_capability(struct pci_dev *dev, int cap);
1231 u8 pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
1232 u8 pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
1233 u8 pci_find_next_ht_capability(struct pci_dev *dev, u8 pos, int ht_cap);
1234 u16 pci_find_ext_capability(struct pci_dev *dev, int cap);
1235 u16 pci_find_next_ext_capability(struct pci_dev *dev, u16 pos, int cap);
1236 struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1237 u16 pci_find_vsec_capability(struct pci_dev *dev, u16 vendor, int cap);
1238 u16 pci_find_dvsec_capability(struct pci_dev *dev, u16 vendor, u16 dvsec);
1239
1240 u64 pci_get_dsn(struct pci_dev *dev);
1241
1242 struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
1243 struct pci_dev *from);
1244 struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1245 unsigned int ss_vendor, unsigned int ss_device,
1246 struct pci_dev *from);
1247 struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
1248 struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
1249 unsigned int devfn);
1250 struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1251 struct pci_dev *pci_get_base_class(unsigned int class, struct pci_dev *from);
1252
1253 int pci_dev_present(const struct pci_device_id *ids);
1254
1255 int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
1256 int where, u8 *val);
1257 int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
1258 int where, u16 *val);
1259 int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
1260 int where, u32 *val);
1261 int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
1262 int where, u8 val);
1263 int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
1264 int where, u16 val);
1265 int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
1266 int where, u32 val);
1267
1268 int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
1269 int where, int size, u32 *val);
1270 int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
1271 int where, int size, u32 val);
1272 int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
1273 int where, int size, u32 *val);
1274 int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
1275 int where, int size, u32 val);
1276
1277 struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1278
1279 int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val);
1280 int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val);
1281 int pci_read_config_dword(const struct pci_dev *dev, int where, u32 *val);
1282 int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val);
1283 int pci_write_config_word(const struct pci_dev *dev, int where, u16 val);
1284 int pci_write_config_dword(const struct pci_dev *dev, int where, u32 val);
1285 void pci_clear_and_set_config_dword(const struct pci_dev *dev, int pos,
1286 u32 clear, u32 set);
1287
1288 int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
1289 int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
1290 int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
1291 int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
1292 int pcie_capability_clear_and_set_word_unlocked(struct pci_dev *dev, int pos,
1293 u16 clear, u16 set);
1294 int pcie_capability_clear_and_set_word_locked(struct pci_dev *dev, int pos,
1295 u16 clear, u16 set);
1296 int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
1297 u32 clear, u32 set);
1298
1299 /**
1300 * pcie_capability_clear_and_set_word - RMW accessor for PCI Express Capability Registers
1301 * @dev: PCI device structure of the PCI Express device
1302 * @pos: PCI Express Capability Register
1303 * @clear: Clear bitmask
1304 * @set: Set bitmask
1305 *
1306 * Perform a Read-Modify-Write (RMW) operation using @clear and @set
1307 * bitmasks on PCI Express Capability Register at @pos. Certain PCI Express
1308 * Capability Registers are accessed concurrently in RMW fashion, hence
1309 * require locking which is handled transparently to the caller.
1310 */
pcie_capability_clear_and_set_word(struct pci_dev * dev,int pos,u16 clear,u16 set)1311 static inline int pcie_capability_clear_and_set_word(struct pci_dev *dev,
1312 int pos,
1313 u16 clear, u16 set)
1314 {
1315 switch (pos) {
1316 case PCI_EXP_LNKCTL:
1317 case PCI_EXP_LNKCTL2:
1318 case PCI_EXP_RTCTL:
1319 return pcie_capability_clear_and_set_word_locked(dev, pos,
1320 clear, set);
1321 default:
1322 return pcie_capability_clear_and_set_word_unlocked(dev, pos,
1323 clear, set);
1324 }
1325 }
1326
pcie_capability_set_word(struct pci_dev * dev,int pos,u16 set)1327 static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
1328 u16 set)
1329 {
1330 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
1331 }
1332
pcie_capability_set_dword(struct pci_dev * dev,int pos,u32 set)1333 static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
1334 u32 set)
1335 {
1336 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
1337 }
1338
pcie_capability_clear_word(struct pci_dev * dev,int pos,u16 clear)1339 static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
1340 u16 clear)
1341 {
1342 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
1343 }
1344
pcie_capability_clear_dword(struct pci_dev * dev,int pos,u32 clear)1345 static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
1346 u32 clear)
1347 {
1348 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
1349 }
1350
1351 /* User-space driven config access */
1352 int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
1353 int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
1354 int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
1355 int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
1356 int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
1357 int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
1358
1359 int __must_check pci_enable_device(struct pci_dev *dev);
1360 int __must_check pci_enable_device_mem(struct pci_dev *dev);
1361 int __must_check pci_reenable_device(struct pci_dev *);
1362 int __must_check pcim_enable_device(struct pci_dev *pdev);
1363 void pcim_pin_device(struct pci_dev *pdev);
1364
pci_intx_mask_supported(struct pci_dev * pdev)1365 static inline bool pci_intx_mask_supported(struct pci_dev *pdev)
1366 {
1367 /*
1368 * INTx masking is supported if PCI_COMMAND_INTX_DISABLE is
1369 * writable and no quirk has marked the feature broken.
1370 */
1371 return !pdev->broken_intx_masking;
1372 }
1373
pci_is_enabled(struct pci_dev * pdev)1374 static inline int pci_is_enabled(struct pci_dev *pdev)
1375 {
1376 return (atomic_read(&pdev->enable_cnt) > 0);
1377 }
1378
pci_is_managed(struct pci_dev * pdev)1379 static inline int pci_is_managed(struct pci_dev *pdev)
1380 {
1381 return pdev->is_managed;
1382 }
1383
1384 void pci_disable_device(struct pci_dev *dev);
1385
1386 extern unsigned int pcibios_max_latency;
1387 void pci_set_master(struct pci_dev *dev);
1388 void pci_clear_master(struct pci_dev *dev);
1389
1390 int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
1391 int pci_set_cacheline_size(struct pci_dev *dev);
1392 int __must_check pci_set_mwi(struct pci_dev *dev);
1393 int __must_check pcim_set_mwi(struct pci_dev *dev);
1394 int pci_try_set_mwi(struct pci_dev *dev);
1395 void pci_clear_mwi(struct pci_dev *dev);
1396 void pci_disable_parity(struct pci_dev *dev);
1397 void pci_intx(struct pci_dev *dev, int enable);
1398 bool pci_check_and_mask_intx(struct pci_dev *dev);
1399 bool pci_check_and_unmask_intx(struct pci_dev *dev);
1400 int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
1401 int pci_wait_for_pending_transaction(struct pci_dev *dev);
1402 int pcix_get_max_mmrbc(struct pci_dev *dev);
1403 int pcix_get_mmrbc(struct pci_dev *dev);
1404 int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
1405 int pcie_get_readrq(struct pci_dev *dev);
1406 int pcie_set_readrq(struct pci_dev *dev, int rq);
1407 int pcie_get_mps(struct pci_dev *dev);
1408 int pcie_set_mps(struct pci_dev *dev, int mps);
1409 u32 pcie_bandwidth_available(struct pci_dev *dev, struct pci_dev **limiting_dev,
1410 enum pci_bus_speed *speed,
1411 enum pcie_link_width *width);
1412 int pcie_link_speed_mbps(struct pci_dev *pdev);
1413 void pcie_print_link_status(struct pci_dev *dev);
1414 int pcie_reset_flr(struct pci_dev *dev, bool probe);
1415 int pcie_flr(struct pci_dev *dev);
1416 int __pci_reset_function_locked(struct pci_dev *dev);
1417 int pci_reset_function(struct pci_dev *dev);
1418 int pci_reset_function_locked(struct pci_dev *dev);
1419 int pci_try_reset_function(struct pci_dev *dev);
1420 int pci_probe_reset_slot(struct pci_slot *slot);
1421 int pci_probe_reset_bus(struct pci_bus *bus);
1422 int pci_reset_bus(struct pci_dev *dev);
1423 void pci_reset_secondary_bus(struct pci_dev *dev);
1424 void pcibios_reset_secondary_bus(struct pci_dev *dev);
1425 void pci_update_resource(struct pci_dev *dev, int resno);
1426 int __must_check pci_assign_resource(struct pci_dev *dev, int i);
1427 int pci_release_resource(struct pci_dev *dev, int resno);
1428
1429 /* Resizable BAR related routines */
1430 int pci_rebar_bytes_to_size(u64 bytes);
1431 resource_size_t pci_rebar_size_to_bytes(int size);
1432 u64 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar);
1433 bool pci_rebar_size_supported(struct pci_dev *pdev, int bar, int size);
1434 int pci_rebar_get_max_size(struct pci_dev *pdev, int bar);
1435 int __must_check pci_resize_resource(struct pci_dev *dev, int i, int size,
1436 int exclude_bars);
1437
1438 int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1439 bool pci_device_is_present(struct pci_dev *pdev);
1440 void pci_ignore_hotplug(struct pci_dev *dev);
1441 struct pci_dev *pci_real_dma_dev(struct pci_dev *dev);
1442 int pci_status_get_and_clear_errors(struct pci_dev *pdev);
1443
1444 int __printf(6, 7) pci_request_irq(struct pci_dev *dev, unsigned int nr,
1445 irq_handler_t handler, irq_handler_t thread_fn, void *dev_id,
1446 const char *fmt, ...);
1447 void pci_free_irq(struct pci_dev *dev, unsigned int nr, void *dev_id);
1448
1449 /* ROM control related routines */
1450 int pci_enable_rom(struct pci_dev *pdev);
1451 void pci_disable_rom(struct pci_dev *pdev);
1452 void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1453 void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
1454
1455 /* Power management related routines */
1456 int pci_save_state(struct pci_dev *dev);
1457 void pci_restore_state(struct pci_dev *dev);
1458 struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
1459 int pci_load_saved_state(struct pci_dev *dev,
1460 struct pci_saved_state *state);
1461 int pci_load_and_free_saved_state(struct pci_dev *dev,
1462 struct pci_saved_state **state);
1463 int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state);
1464 int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1465 int pci_set_power_state_locked(struct pci_dev *dev, pci_power_t state);
1466 pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
1467 bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
1468 void pci_pme_active(struct pci_dev *dev, bool enable);
1469 int pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable);
1470 int pci_wake_from_d3(struct pci_dev *dev, bool enable);
1471 int pci_prepare_to_sleep(struct pci_dev *dev);
1472 int pci_back_from_sleep(struct pci_dev *dev);
1473 bool pci_dev_run_wake(struct pci_dev *dev);
1474 void pci_d3cold_enable(struct pci_dev *dev);
1475 void pci_d3cold_disable(struct pci_dev *dev);
1476 bool pcie_relaxed_ordering_enabled(struct pci_dev *dev);
1477 void pci_resume_bus(struct pci_bus *bus);
1478 void pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state);
1479
1480 /* For use by arch with custom probe code */
1481 void set_pcie_port_type(struct pci_dev *pdev);
1482 void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1483
1484 /* Functions for PCI Hotplug drivers to use */
1485 unsigned int pci_rescan_bus(struct pci_bus *bus);
1486 void pci_lock_rescan_remove(void);
1487 void pci_unlock_rescan_remove(void);
1488
1489 /* Vital Product Data routines */
1490 ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1491 ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
1492 ssize_t pci_read_vpd_any(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1493 ssize_t pci_write_vpd_any(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
1494
1495 /* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
1496 resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
1497 void pci_bus_assign_resources(const struct pci_bus *bus);
1498 void pci_bus_claim_resources(struct pci_bus *bus);
1499 void pci_bus_size_bridges(struct pci_bus *bus);
1500 int pci_claim_resource(struct pci_dev *, int);
1501 int pci_claim_bridge_resource(struct pci_dev *bridge, int i);
1502 void pci_assign_unassigned_resources(void);
1503 void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
1504 void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
1505 void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1506 int pci_enable_resources(struct pci_dev *, int mask);
1507 void pci_assign_irq(struct pci_dev *dev);
1508 struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res);
1509 #define HAVE_PCI_REQ_REGIONS 2
1510 int __must_check pci_request_regions(struct pci_dev *, const char *);
1511 int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1512 void pci_release_regions(struct pci_dev *);
1513 int __must_check pci_request_region(struct pci_dev *, int, const char *);
1514 void pci_release_region(struct pci_dev *, int);
1515 int pci_request_selected_regions(struct pci_dev *, int, const char *);
1516 int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
1517 void pci_release_selected_regions(struct pci_dev *, int);
1518
1519 static inline __must_check struct resource *
pci_request_config_region_exclusive(struct pci_dev * pdev,unsigned int offset,unsigned int len,const char * name)1520 pci_request_config_region_exclusive(struct pci_dev *pdev, unsigned int offset,
1521 unsigned int len, const char *name)
1522 {
1523 return __request_region(&pdev->driver_exclusive_resource, offset, len,
1524 name, IORESOURCE_EXCLUSIVE);
1525 }
1526
pci_release_config_region(struct pci_dev * pdev,unsigned int offset,unsigned int len)1527 static inline void pci_release_config_region(struct pci_dev *pdev,
1528 unsigned int offset,
1529 unsigned int len)
1530 {
1531 __release_region(&pdev->driver_exclusive_resource, offset, len);
1532 }
1533
1534 /* drivers/pci/bus.c */
1535 void pci_add_resource(struct list_head *resources, struct resource *res);
1536 void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1537 resource_size_t offset);
1538 void pci_free_resource_list(struct list_head *resources);
1539 void pci_bus_add_resource(struct pci_bus *bus, struct resource *res);
1540 struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1541 void pci_bus_remove_resources(struct pci_bus *bus);
1542 void pci_bus_remove_resource(struct pci_bus *bus, struct resource *res);
1543 int devm_request_pci_bus_resources(struct device *dev,
1544 struct list_head *resources);
1545
1546 /* Temporary until new and working PCI SBR API in place */
1547 int pci_bridge_secondary_bus_reset(struct pci_dev *dev);
1548
1549 #define __pci_bus_for_each_res0(bus, res, ...) \
1550 for (unsigned int __b = 0; \
1551 (res = pci_bus_resource_n(bus, __b)) || __b < PCI_BRIDGE_RESOURCE_NUM; \
1552 __b++)
1553
1554 #define __pci_bus_for_each_res1(bus, res, __b) \
1555 for (__b = 0; \
1556 (res = pci_bus_resource_n(bus, __b)) || __b < PCI_BRIDGE_RESOURCE_NUM; \
1557 __b++)
1558
1559 /**
1560 * pci_bus_for_each_resource - iterate over PCI bus resources
1561 * @bus: the PCI bus
1562 * @res: pointer to the current resource
1563 * @...: optional index of the current resource
1564 *
1565 * Iterate over PCI bus resources. The first part is to go over PCI bus
1566 * resource array, which has at most the %PCI_BRIDGE_RESOURCE_NUM entries.
1567 * After that continue with the separate list of the additional resources,
1568 * if not empty. That's why the Logical OR is being used.
1569 *
1570 * Possible usage:
1571 *
1572 * struct pci_bus *bus = ...;
1573 * struct resource *res;
1574 * unsigned int i;
1575 *
1576 * // With optional index
1577 * pci_bus_for_each_resource(bus, res, i)
1578 * pr_info("PCI bus resource[%u]: %pR\n", i, res);
1579 *
1580 * // Without index
1581 * pci_bus_for_each_resource(bus, res)
1582 * _do_something_(res);
1583 */
1584 #define pci_bus_for_each_resource(bus, res, ...) \
1585 CONCATENATE(__pci_bus_for_each_res, COUNT_ARGS(__VA_ARGS__)) \
1586 (bus, res, __VA_ARGS__)
1587
1588 int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1589 struct resource *res, resource_size_t size,
1590 resource_size_t align, resource_size_t min,
1591 unsigned long type_mask,
1592 resource_alignf alignf,
1593 void *alignf_data);
1594
1595
1596 int pci_register_io_range(const struct fwnode_handle *fwnode, phys_addr_t addr,
1597 resource_size_t size);
1598 unsigned long pci_address_to_pio(phys_addr_t addr);
1599 phys_addr_t pci_pio_to_address(unsigned long pio);
1600 int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr);
1601 int devm_pci_remap_iospace(struct device *dev, const struct resource *res,
1602 phys_addr_t phys_addr);
1603 void pci_unmap_iospace(struct resource *res);
1604 void __iomem *devm_pci_remap_cfgspace(struct device *dev,
1605 resource_size_t offset,
1606 resource_size_t size);
1607 void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
1608 struct resource *res);
1609
pci_bus_address(struct pci_dev * pdev,int bar)1610 static inline pci_bus_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
1611 {
1612 struct pci_bus_region region;
1613
1614 pcibios_resource_to_bus(pdev->bus, ®ion, &pdev->resource[bar]);
1615 return region.start;
1616 }
1617
1618 /* Proper probing supporting hot-pluggable devices */
1619 int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1620 const char *mod_name);
1621
1622 /* pci_register_driver() must be a macro so KBUILD_MODNAME can be expanded */
1623 #define pci_register_driver(driver) \
1624 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
1625
1626 void pci_unregister_driver(struct pci_driver *dev);
1627
1628 /**
1629 * module_pci_driver() - Helper macro for registering a PCI driver
1630 * @__pci_driver: pci_driver struct
1631 *
1632 * Helper macro for PCI drivers which do not do anything special in module
1633 * init/exit. This eliminates a lot of boilerplate. Each module may only
1634 * use this macro once, and calling it replaces module_init() and module_exit()
1635 */
1636 #define module_pci_driver(__pci_driver) \
1637 module_driver(__pci_driver, pci_register_driver, pci_unregister_driver)
1638
1639 /**
1640 * builtin_pci_driver() - Helper macro for registering a PCI driver
1641 * @__pci_driver: pci_driver struct
1642 *
1643 * Helper macro for PCI drivers which do not do anything special in their
1644 * init code. This eliminates a lot of boilerplate. Each driver may only
1645 * use this macro once, and calling it replaces device_initcall(...)
1646 */
1647 #define builtin_pci_driver(__pci_driver) \
1648 builtin_driver(__pci_driver, pci_register_driver)
1649
1650 struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
1651 int pci_add_dynid(struct pci_driver *drv,
1652 unsigned int vendor, unsigned int device,
1653 unsigned int subvendor, unsigned int subdevice,
1654 unsigned int class, unsigned int class_mask,
1655 unsigned long driver_data);
1656 const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1657 struct pci_dev *dev);
1658 int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1659 int pass);
1660
1661 void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
1662 void *userdata);
1663 int pci_cfg_space_size(struct pci_dev *dev);
1664 unsigned char pci_bus_max_busnr(struct pci_bus *bus);
1665 resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1666 unsigned long type);
1667
1668 #define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1669 #define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1670
1671 int pci_set_vga_state(struct pci_dev *pdev, bool decode,
1672 unsigned int command_bits, u32 flags);
1673
1674 /*
1675 * Virtual interrupts allow for more interrupts to be allocated
1676 * than the device has interrupts for. These are not programmed
1677 * into the device's MSI-X table and must be handled by some
1678 * other driver means.
1679 */
1680 #define PCI_IRQ_VIRTUAL (1 << 4)
1681
1682 #define PCI_IRQ_ALL_TYPES (PCI_IRQ_INTX | PCI_IRQ_MSI | PCI_IRQ_MSIX)
1683
1684 #include <linux/dmapool.h>
1685
1686 struct msix_entry {
1687 u32 vector; /* Kernel uses to write allocated vector */
1688 u16 entry; /* Driver uses to specify entry, OS writes */
1689 };
1690
1691 #ifdef CONFIG_PCI_MSI
1692 int pci_msi_vec_count(struct pci_dev *dev);
1693 void pci_disable_msi(struct pci_dev *dev);
1694 int pci_msix_vec_count(struct pci_dev *dev);
1695 void pci_disable_msix(struct pci_dev *dev);
1696 void pci_restore_msi_state(struct pci_dev *dev);
1697 bool pci_msi_enabled(void);
1698 int pci_enable_msi(struct pci_dev *dev);
1699 int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1700 int minvec, int maxvec);
pci_enable_msix_exact(struct pci_dev * dev,struct msix_entry * entries,int nvec)1701 static inline int pci_enable_msix_exact(struct pci_dev *dev,
1702 struct msix_entry *entries, int nvec)
1703 {
1704 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1705 if (rc < 0)
1706 return rc;
1707 return 0;
1708 }
1709 int pci_alloc_irq_vectors(struct pci_dev *dev, unsigned int min_vecs,
1710 unsigned int max_vecs, unsigned int flags);
1711 int pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1712 unsigned int max_vecs, unsigned int flags,
1713 struct irq_affinity *affd);
1714
1715 bool pci_msix_can_alloc_dyn(struct pci_dev *dev);
1716 struct msi_map pci_msix_alloc_irq_at(struct pci_dev *dev, unsigned int index,
1717 const struct irq_affinity_desc *affdesc);
1718 void pci_msix_free_irq(struct pci_dev *pdev, struct msi_map map);
1719
1720 void pci_free_irq_vectors(struct pci_dev *dev);
1721 int pci_irq_vector(struct pci_dev *dev, unsigned int nr);
1722 const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev, int vec);
1723
1724 #else
pci_msi_vec_count(struct pci_dev * dev)1725 static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
pci_disable_msi(struct pci_dev * dev)1726 static inline void pci_disable_msi(struct pci_dev *dev) { }
pci_msix_vec_count(struct pci_dev * dev)1727 static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
pci_disable_msix(struct pci_dev * dev)1728 static inline void pci_disable_msix(struct pci_dev *dev) { }
pci_restore_msi_state(struct pci_dev * dev)1729 static inline void pci_restore_msi_state(struct pci_dev *dev) { }
pci_msi_enabled(void)1730 static inline bool pci_msi_enabled(void) { return false; }
pci_enable_msi(struct pci_dev * dev)1731 static inline int pci_enable_msi(struct pci_dev *dev)
1732 { return -ENOSYS; }
pci_enable_msix_range(struct pci_dev * dev,struct msix_entry * entries,int minvec,int maxvec)1733 static inline int pci_enable_msix_range(struct pci_dev *dev,
1734 struct msix_entry *entries, int minvec, int maxvec)
1735 { return -ENOSYS; }
pci_enable_msix_exact(struct pci_dev * dev,struct msix_entry * entries,int nvec)1736 static inline int pci_enable_msix_exact(struct pci_dev *dev,
1737 struct msix_entry *entries, int nvec)
1738 { return -ENOSYS; }
1739
1740 static inline int
pci_alloc_irq_vectors_affinity(struct pci_dev * dev,unsigned int min_vecs,unsigned int max_vecs,unsigned int flags,struct irq_affinity * aff_desc)1741 pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
1742 unsigned int max_vecs, unsigned int flags,
1743 struct irq_affinity *aff_desc)
1744 {
1745 if ((flags & PCI_IRQ_INTX) && min_vecs == 1 && dev->irq)
1746 return 1;
1747 return -ENOSPC;
1748 }
1749 static inline int
pci_alloc_irq_vectors(struct pci_dev * dev,unsigned int min_vecs,unsigned int max_vecs,unsigned int flags)1750 pci_alloc_irq_vectors(struct pci_dev *dev, unsigned int min_vecs,
1751 unsigned int max_vecs, unsigned int flags)
1752 {
1753 return pci_alloc_irq_vectors_affinity(dev, min_vecs, max_vecs,
1754 flags, NULL);
1755 }
1756
pci_msix_can_alloc_dyn(struct pci_dev * dev)1757 static inline bool pci_msix_can_alloc_dyn(struct pci_dev *dev)
1758 { return false; }
pci_msix_alloc_irq_at(struct pci_dev * dev,unsigned int index,const struct irq_affinity_desc * affdesc)1759 static inline struct msi_map pci_msix_alloc_irq_at(struct pci_dev *dev, unsigned int index,
1760 const struct irq_affinity_desc *affdesc)
1761 {
1762 struct msi_map map = { .index = -ENOSYS, };
1763
1764 return map;
1765 }
1766
pci_msix_free_irq(struct pci_dev * pdev,struct msi_map map)1767 static inline void pci_msix_free_irq(struct pci_dev *pdev, struct msi_map map)
1768 {
1769 }
1770
pci_free_irq_vectors(struct pci_dev * dev)1771 static inline void pci_free_irq_vectors(struct pci_dev *dev)
1772 {
1773 }
1774
pci_irq_vector(struct pci_dev * dev,unsigned int nr)1775 static inline int pci_irq_vector(struct pci_dev *dev, unsigned int nr)
1776 {
1777 if (WARN_ON_ONCE(nr > 0))
1778 return -EINVAL;
1779 return dev->irq;
1780 }
pci_irq_get_affinity(struct pci_dev * pdev,int vec)1781 static inline const struct cpumask *pci_irq_get_affinity(struct pci_dev *pdev,
1782 int vec)
1783 {
1784 return cpu_possible_mask;
1785 }
1786 #endif
1787
1788 /**
1789 * pci_irqd_intx_xlate() - Translate PCI INTx value to an IRQ domain hwirq
1790 * @d: the INTx IRQ domain
1791 * @node: the DT node for the device whose interrupt we're translating
1792 * @intspec: the interrupt specifier data from the DT
1793 * @intsize: the number of entries in @intspec
1794 * @out_hwirq: pointer at which to write the hwirq number
1795 * @out_type: pointer at which to write the interrupt type
1796 *
1797 * Translate a PCI INTx interrupt number from device tree in the range 1-4, as
1798 * stored in the standard PCI_INTERRUPT_PIN register, to a value in the range
1799 * 0-3 suitable for use in a 4 entry IRQ domain. That is, subtract one from the
1800 * INTx value to obtain the hwirq number.
1801 *
1802 * Returns 0 on success, or -EINVAL if the interrupt specifier is out of range.
1803 */
pci_irqd_intx_xlate(struct irq_domain * d,struct device_node * node,const u32 * intspec,unsigned int intsize,unsigned long * out_hwirq,unsigned int * out_type)1804 static inline int pci_irqd_intx_xlate(struct irq_domain *d,
1805 struct device_node *node,
1806 const u32 *intspec,
1807 unsigned int intsize,
1808 unsigned long *out_hwirq,
1809 unsigned int *out_type)
1810 {
1811 const u32 intx = intspec[0];
1812
1813 if (intx < PCI_INTERRUPT_INTA || intx > PCI_INTERRUPT_INTD)
1814 return -EINVAL;
1815
1816 *out_hwirq = intx - PCI_INTERRUPT_INTA;
1817 return 0;
1818 }
1819
1820 #ifdef CONFIG_PCIEPORTBUS
1821 extern bool pcie_ports_disabled;
1822 extern bool pcie_ports_native;
1823
1824 int pcie_set_target_speed(struct pci_dev *port, enum pci_bus_speed speed_req,
1825 bool use_lt);
1826 #else
1827 #define pcie_ports_disabled true
1828 #define pcie_ports_native false
1829
pcie_set_target_speed(struct pci_dev * port,enum pci_bus_speed speed_req,bool use_lt)1830 static inline int pcie_set_target_speed(struct pci_dev *port,
1831 enum pci_bus_speed speed_req,
1832 bool use_lt)
1833 {
1834 return -EOPNOTSUPP;
1835 }
1836 #endif
1837
1838 #define PCIE_LINK_STATE_L0S (BIT(0) | BIT(1)) /* Upstr/dwnstr L0s */
1839 #define PCIE_LINK_STATE_L1 BIT(2) /* L1 state */
1840 #define PCIE_LINK_STATE_L1_1 BIT(3) /* ASPM L1.1 state */
1841 #define PCIE_LINK_STATE_L1_2 BIT(4) /* ASPM L1.2 state */
1842 #define PCIE_LINK_STATE_L1_1_PCIPM BIT(5) /* PCI-PM L1.1 state */
1843 #define PCIE_LINK_STATE_L1_2_PCIPM BIT(6) /* PCI-PM L1.2 state */
1844 #define PCIE_LINK_STATE_ASPM_ALL (PCIE_LINK_STATE_L0S |\
1845 PCIE_LINK_STATE_L1 |\
1846 PCIE_LINK_STATE_L1_1 |\
1847 PCIE_LINK_STATE_L1_2 |\
1848 PCIE_LINK_STATE_L1_1_PCIPM |\
1849 PCIE_LINK_STATE_L1_2_PCIPM)
1850 #define PCIE_LINK_STATE_CLKPM BIT(7)
1851 #define PCIE_LINK_STATE_ALL (PCIE_LINK_STATE_ASPM_ALL |\
1852 PCIE_LINK_STATE_CLKPM)
1853
1854 #ifdef CONFIG_PCIEASPM
1855 int pci_disable_link_state(struct pci_dev *pdev, int state);
1856 int pci_disable_link_state_locked(struct pci_dev *pdev, int state);
1857 int pci_enable_link_state(struct pci_dev *pdev, int state);
1858 int pci_enable_link_state_locked(struct pci_dev *pdev, int state);
1859 void pcie_no_aspm(void);
1860 bool pcie_aspm_support_enabled(void);
1861 bool pcie_aspm_enabled(struct pci_dev *pdev);
1862 #else
pci_disable_link_state(struct pci_dev * pdev,int state)1863 static inline int pci_disable_link_state(struct pci_dev *pdev, int state)
1864 { return 0; }
pci_disable_link_state_locked(struct pci_dev * pdev,int state)1865 static inline int pci_disable_link_state_locked(struct pci_dev *pdev, int state)
1866 { return 0; }
pci_enable_link_state(struct pci_dev * pdev,int state)1867 static inline int pci_enable_link_state(struct pci_dev *pdev, int state)
1868 { return 0; }
pci_enable_link_state_locked(struct pci_dev * pdev,int state)1869 static inline int pci_enable_link_state_locked(struct pci_dev *pdev, int state)
1870 { return 0; }
pcie_no_aspm(void)1871 static inline void pcie_no_aspm(void) { }
pcie_aspm_support_enabled(void)1872 static inline bool pcie_aspm_support_enabled(void) { return false; }
pcie_aspm_enabled(struct pci_dev * pdev)1873 static inline bool pcie_aspm_enabled(struct pci_dev *pdev) { return false; }
1874 #endif
1875
1876 #ifdef CONFIG_HOTPLUG_PCI
1877 void pci_hp_ignore_link_change(struct pci_dev *pdev);
1878 void pci_hp_unignore_link_change(struct pci_dev *pdev);
1879 #else
pci_hp_ignore_link_change(struct pci_dev * pdev)1880 static inline void pci_hp_ignore_link_change(struct pci_dev *pdev) { }
pci_hp_unignore_link_change(struct pci_dev * pdev)1881 static inline void pci_hp_unignore_link_change(struct pci_dev *pdev) { }
1882 #endif
1883
1884 #ifdef CONFIG_PCIEAER
1885 bool pci_aer_available(void);
1886 #else
pci_aer_available(void)1887 static inline bool pci_aer_available(void) { return false; }
1888 #endif
1889
1890 bool pci_ats_disabled(void);
1891
1892 #define PCIE_PTM_CONTEXT_UPDATE_AUTO 0
1893 #define PCIE_PTM_CONTEXT_UPDATE_MANUAL 1
1894
1895 struct pcie_ptm_ops {
1896 int (*check_capability)(void *drvdata);
1897 int (*context_update_write)(void *drvdata, u8 mode);
1898 int (*context_update_read)(void *drvdata, u8 *mode);
1899 int (*context_valid_write)(void *drvdata, bool valid);
1900 int (*context_valid_read)(void *drvdata, bool *valid);
1901 int (*local_clock_read)(void *drvdata, u64 *clock);
1902 int (*master_clock_read)(void *drvdata, u64 *clock);
1903 int (*t1_read)(void *drvdata, u64 *clock);
1904 int (*t2_read)(void *drvdata, u64 *clock);
1905 int (*t3_read)(void *drvdata, u64 *clock);
1906 int (*t4_read)(void *drvdata, u64 *clock);
1907
1908 bool (*context_update_visible)(void *drvdata);
1909 bool (*context_valid_visible)(void *drvdata);
1910 bool (*local_clock_visible)(void *drvdata);
1911 bool (*master_clock_visible)(void *drvdata);
1912 bool (*t1_visible)(void *drvdata);
1913 bool (*t2_visible)(void *drvdata);
1914 bool (*t3_visible)(void *drvdata);
1915 bool (*t4_visible)(void *drvdata);
1916 };
1917
1918 struct pci_ptm_debugfs {
1919 struct dentry *debugfs;
1920 const struct pcie_ptm_ops *ops;
1921 struct mutex lock;
1922 void *pdata;
1923 };
1924
1925 #ifdef CONFIG_PCIE_PTM
1926 int pci_enable_ptm(struct pci_dev *dev, u8 *granularity);
1927 void pci_disable_ptm(struct pci_dev *dev);
1928 bool pcie_ptm_enabled(struct pci_dev *dev);
1929 #else
pci_enable_ptm(struct pci_dev * dev,u8 * granularity)1930 static inline int pci_enable_ptm(struct pci_dev *dev, u8 *granularity)
1931 { return -EINVAL; }
pci_disable_ptm(struct pci_dev * dev)1932 static inline void pci_disable_ptm(struct pci_dev *dev) { }
pcie_ptm_enabled(struct pci_dev * dev)1933 static inline bool pcie_ptm_enabled(struct pci_dev *dev)
1934 { return false; }
1935 #endif
1936
1937 #if IS_ENABLED(CONFIG_DEBUG_FS) && IS_ENABLED(CONFIG_PCIE_PTM)
1938 struct pci_ptm_debugfs *pcie_ptm_create_debugfs(struct device *dev, void *pdata,
1939 const struct pcie_ptm_ops *ops);
1940 void pcie_ptm_destroy_debugfs(struct pci_ptm_debugfs *ptm_debugfs);
1941 #else
1942 static inline struct pci_ptm_debugfs
pcie_ptm_create_debugfs(struct device * dev,void * pdata,const struct pcie_ptm_ops * ops)1943 *pcie_ptm_create_debugfs(struct device *dev, void *pdata,
1944 const struct pcie_ptm_ops *ops) { return NULL; }
1945 static inline void
pcie_ptm_destroy_debugfs(struct pci_ptm_debugfs * ptm_debugfs)1946 pcie_ptm_destroy_debugfs(struct pci_ptm_debugfs *ptm_debugfs) { }
1947 #endif
1948
1949 void pci_cfg_access_lock(struct pci_dev *dev);
1950 bool pci_cfg_access_trylock(struct pci_dev *dev);
1951 void pci_cfg_access_unlock(struct pci_dev *dev);
1952
1953 void pci_dev_lock(struct pci_dev *dev);
1954 int pci_dev_trylock(struct pci_dev *dev);
1955 void pci_dev_unlock(struct pci_dev *dev);
1956 DEFINE_GUARD(pci_dev, struct pci_dev *, pci_dev_lock(_T), pci_dev_unlock(_T))
1957
1958 /*
1959 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
1960 * a PCI domain is defined to be a set of PCI buses which share
1961 * configuration space.
1962 */
1963 #ifdef CONFIG_PCI_DOMAINS
1964 extern int pci_domains_supported;
1965 int pci_bus_find_emul_domain_nr(u32 hint, u32 min, u32 max);
1966 void pci_bus_release_emul_domain_nr(int domain_nr);
1967 #else
1968 enum { pci_domains_supported = 0 };
1969 static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1970 static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
1971 static inline int pci_bus_find_emul_domain_nr(u32 hint, u32 min, u32 max)
1972 {
1973 return 0;
1974 }
1975 static inline void pci_bus_release_emul_domain_nr(int domain_nr) { }
1976 #endif /* CONFIG_PCI_DOMAINS */
1977
1978 /*
1979 * Generic implementation for PCI domain support. If your
1980 * architecture does not need custom management of PCI
1981 * domains then this implementation will be used
1982 */
1983 #ifdef CONFIG_PCI_DOMAINS_GENERIC
pci_domain_nr(struct pci_bus * bus)1984 static inline int pci_domain_nr(struct pci_bus *bus)
1985 {
1986 return bus->domain_nr;
1987 }
1988 #ifdef CONFIG_ACPI
1989 int acpi_pci_bus_find_domain_nr(struct pci_bus *bus);
1990 #else
acpi_pci_bus_find_domain_nr(struct pci_bus * bus)1991 static inline int acpi_pci_bus_find_domain_nr(struct pci_bus *bus)
1992 { return 0; }
1993 #endif
1994 int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent);
1995 void pci_bus_release_domain_nr(struct device *parent, int domain_nr);
1996 #endif
1997
1998 /* Some architectures require additional setup to direct VGA traffic */
1999 typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
2000 unsigned int command_bits, u32 flags);
2001 void pci_register_set_vga_state(arch_set_vga_state_t func);
2002
2003 static inline int
pci_request_io_regions(struct pci_dev * pdev,const char * name)2004 pci_request_io_regions(struct pci_dev *pdev, const char *name)
2005 {
2006 return pci_request_selected_regions(pdev,
2007 pci_select_bars(pdev, IORESOURCE_IO), name);
2008 }
2009
2010 static inline void
pci_release_io_regions(struct pci_dev * pdev)2011 pci_release_io_regions(struct pci_dev *pdev)
2012 {
2013 return pci_release_selected_regions(pdev,
2014 pci_select_bars(pdev, IORESOURCE_IO));
2015 }
2016
2017 static inline int
pci_request_mem_regions(struct pci_dev * pdev,const char * name)2018 pci_request_mem_regions(struct pci_dev *pdev, const char *name)
2019 {
2020 return pci_request_selected_regions(pdev,
2021 pci_select_bars(pdev, IORESOURCE_MEM), name);
2022 }
2023
2024 static inline void
pci_release_mem_regions(struct pci_dev * pdev)2025 pci_release_mem_regions(struct pci_dev *pdev)
2026 {
2027 return pci_release_selected_regions(pdev,
2028 pci_select_bars(pdev, IORESOURCE_MEM));
2029 }
2030
2031 #else /* CONFIG_PCI is not enabled */
2032
pci_set_flags(int flags)2033 static inline void pci_set_flags(int flags) { }
pci_add_flags(int flags)2034 static inline void pci_add_flags(int flags) { }
pci_clear_flags(int flags)2035 static inline void pci_clear_flags(int flags) { }
pci_has_flag(int flag)2036 static inline int pci_has_flag(int flag) { return 0; }
2037
2038 /*
2039 * If the system does not have PCI, clearly these return errors. Define
2040 * these as simple inline functions to avoid hair in drivers.
2041 */
2042 #define _PCI_NOP(o, s, t) \
2043 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
2044 int where, t val) \
2045 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
2046
2047 #define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
2048 _PCI_NOP(o, word, u16 x) \
2049 _PCI_NOP(o, dword, u32 x)
2050 _PCI_NOP_ALL(read, *)
2051 _PCI_NOP_ALL(write,)
2052
pci_get_device(unsigned int vendor,unsigned int device,struct pci_dev * from)2053 static inline struct pci_dev *pci_get_device(unsigned int vendor,
2054 unsigned int device,
2055 struct pci_dev *from)
2056 { return NULL; }
2057
pci_get_subsys(unsigned int vendor,unsigned int device,unsigned int ss_vendor,unsigned int ss_device,struct pci_dev * from)2058 static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
2059 unsigned int device,
2060 unsigned int ss_vendor,
2061 unsigned int ss_device,
2062 struct pci_dev *from)
2063 { return NULL; }
2064
pci_get_class(unsigned int class,struct pci_dev * from)2065 static inline struct pci_dev *pci_get_class(unsigned int class,
2066 struct pci_dev *from)
2067 { return NULL; }
2068
pci_get_base_class(unsigned int class,struct pci_dev * from)2069 static inline struct pci_dev *pci_get_base_class(unsigned int class,
2070 struct pci_dev *from)
2071 { return NULL; }
2072
pci_dev_present(const struct pci_device_id * ids)2073 static inline int pci_dev_present(const struct pci_device_id *ids)
2074 { return 0; }
2075
2076 #define no_pci_devices() (1)
2077 #define pci_dev_put(dev) do { } while (0)
2078
pci_set_master(struct pci_dev * dev)2079 static inline void pci_set_master(struct pci_dev *dev) { }
pci_clear_master(struct pci_dev * dev)2080 static inline void pci_clear_master(struct pci_dev *dev) { }
pci_enable_device(struct pci_dev * dev)2081 static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
pci_disable_device(struct pci_dev * dev)2082 static inline void pci_disable_device(struct pci_dev *dev) { }
pcim_enable_device(struct pci_dev * pdev)2083 static inline int pcim_enable_device(struct pci_dev *pdev) { return -EIO; }
pci_assign_resource(struct pci_dev * dev,int i)2084 static inline int pci_assign_resource(struct pci_dev *dev, int i)
2085 { return -EBUSY; }
__pci_register_driver(struct pci_driver * drv,struct module * owner,const char * mod_name)2086 static inline int __must_check __pci_register_driver(struct pci_driver *drv,
2087 struct module *owner,
2088 const char *mod_name)
2089 { return 0; }
pci_register_driver(struct pci_driver * drv)2090 static inline int pci_register_driver(struct pci_driver *drv)
2091 { return 0; }
pci_unregister_driver(struct pci_driver * drv)2092 static inline void pci_unregister_driver(struct pci_driver *drv) { }
pci_find_capability(struct pci_dev * dev,int cap)2093 static inline u8 pci_find_capability(struct pci_dev *dev, int cap)
2094 { return 0; }
pci_find_next_capability(struct pci_dev * dev,u8 post,int cap)2095 static inline u8 pci_find_next_capability(struct pci_dev *dev, u8 post, int cap)
2096 { return 0; }
pci_find_ext_capability(struct pci_dev * dev,int cap)2097 static inline u16 pci_find_ext_capability(struct pci_dev *dev, int cap)
2098 { return 0; }
2099
pci_get_dsn(struct pci_dev * dev)2100 static inline u64 pci_get_dsn(struct pci_dev *dev)
2101 { return 0; }
2102
2103 /* Power management related routines */
pci_save_state(struct pci_dev * dev)2104 static inline int pci_save_state(struct pci_dev *dev) { return 0; }
pci_restore_state(struct pci_dev * dev)2105 static inline void pci_restore_state(struct pci_dev *dev) { }
pci_set_power_state(struct pci_dev * dev,pci_power_t state)2106 static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
2107 { return 0; }
pci_set_power_state_locked(struct pci_dev * dev,pci_power_t state)2108 static inline int pci_set_power_state_locked(struct pci_dev *dev, pci_power_t state)
2109 { return 0; }
pci_wake_from_d3(struct pci_dev * dev,bool enable)2110 static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2111 { return 0; }
pci_choose_state(struct pci_dev * dev,pm_message_t state)2112 static inline pci_power_t pci_choose_state(struct pci_dev *dev,
2113 pm_message_t state)
2114 { return PCI_D0; }
pci_enable_wake(struct pci_dev * dev,pci_power_t state,int enable)2115 static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
2116 int enable)
2117 { return 0; }
2118
pci_find_resource(struct pci_dev * dev,struct resource * res)2119 static inline struct resource *pci_find_resource(struct pci_dev *dev,
2120 struct resource *res)
2121 { return NULL; }
pci_request_regions(struct pci_dev * dev,const char * res_name)2122 static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
2123 { return -EIO; }
pci_release_regions(struct pci_dev * dev)2124 static inline void pci_release_regions(struct pci_dev *dev) { }
2125
pci_register_io_range(const struct fwnode_handle * fwnode,phys_addr_t addr,resource_size_t size)2126 static inline int pci_register_io_range(const struct fwnode_handle *fwnode,
2127 phys_addr_t addr, resource_size_t size)
2128 { return -EINVAL; }
2129
pci_address_to_pio(phys_addr_t addr)2130 static inline unsigned long pci_address_to_pio(phys_addr_t addr) { return -1; }
2131
pci_find_next_bus(const struct pci_bus * from)2132 static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
2133 { return NULL; }
pci_get_slot(struct pci_bus * bus,unsigned int devfn)2134 static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
2135 unsigned int devfn)
2136 { return NULL; }
pci_get_domain_bus_and_slot(int domain,unsigned int bus,unsigned int devfn)2137 static inline struct pci_dev *pci_get_domain_bus_and_slot(int domain,
2138 unsigned int bus, unsigned int devfn)
2139 { return NULL; }
2140
pci_domain_nr(struct pci_bus * bus)2141 static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
pci_dev_get(struct pci_dev * dev)2142 static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
2143
2144 #define dev_is_pci(d) (false)
2145 #define dev_is_pf(d) (false)
pci_acs_enabled(struct pci_dev * pdev,u16 acs_flags)2146 static inline bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
2147 { return false; }
pci_irqd_intx_xlate(struct irq_domain * d,struct device_node * node,const u32 * intspec,unsigned int intsize,unsigned long * out_hwirq,unsigned int * out_type)2148 static inline int pci_irqd_intx_xlate(struct irq_domain *d,
2149 struct device_node *node,
2150 const u32 *intspec,
2151 unsigned int intsize,
2152 unsigned long *out_hwirq,
2153 unsigned int *out_type)
2154 { return -EINVAL; }
2155
pci_match_id(const struct pci_device_id * ids,struct pci_dev * dev)2156 static inline const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
2157 struct pci_dev *dev)
2158 { return NULL; }
pci_ats_disabled(void)2159 static inline bool pci_ats_disabled(void) { return true; }
2160
pci_irq_vector(struct pci_dev * dev,unsigned int nr)2161 static inline int pci_irq_vector(struct pci_dev *dev, unsigned int nr)
2162 {
2163 return -EINVAL;
2164 }
2165
2166 static inline int
pci_alloc_irq_vectors_affinity(struct pci_dev * dev,unsigned int min_vecs,unsigned int max_vecs,unsigned int flags,struct irq_affinity * aff_desc)2167 pci_alloc_irq_vectors_affinity(struct pci_dev *dev, unsigned int min_vecs,
2168 unsigned int max_vecs, unsigned int flags,
2169 struct irq_affinity *aff_desc)
2170 {
2171 return -ENOSPC;
2172 }
2173 static inline int
pci_alloc_irq_vectors(struct pci_dev * dev,unsigned int min_vecs,unsigned int max_vecs,unsigned int flags)2174 pci_alloc_irq_vectors(struct pci_dev *dev, unsigned int min_vecs,
2175 unsigned int max_vecs, unsigned int flags)
2176 {
2177 return -ENOSPC;
2178 }
2179 #endif /* CONFIG_PCI */
2180
2181 /* Include architecture-dependent settings and functions */
2182
2183 #include <asm/pci.h>
2184
2185 /*
2186 * pci_mmap_resource_range() maps a specific BAR, and vm->vm_pgoff
2187 * is expected to be an offset within that region.
2188 *
2189 */
2190 int pci_mmap_resource_range(struct pci_dev *dev, int bar,
2191 struct vm_area_struct *vma,
2192 enum pci_mmap_state mmap_state, int write_combine);
2193
2194 #ifndef arch_can_pci_mmap_wc
2195 #define arch_can_pci_mmap_wc() 0
2196 #endif
2197
2198 #ifndef arch_can_pci_mmap_io
2199 #define arch_can_pci_mmap_io() 0
2200 #define pci_iobar_pfn(pdev, bar, vma) (-EINVAL)
2201 #else
2202 int pci_iobar_pfn(struct pci_dev *pdev, int bar, struct vm_area_struct *vma);
2203 #endif
2204
2205 #ifndef pci_root_bus_fwnode
2206 #define pci_root_bus_fwnode(bus) NULL
2207 #endif
2208
2209 /*
2210 * These helpers provide future and backwards compatibility
2211 * for accessing popular PCI BAR info
2212 */
2213 #define pci_resource_n(dev, bar) (&(dev)->resource[(bar)])
2214 #define pci_resource_start(dev, bar) (pci_resource_n(dev, bar)->start)
2215 #define pci_resource_end(dev, bar) (pci_resource_n(dev, bar)->end)
2216 #define pci_resource_flags(dev, bar) (pci_resource_n(dev, bar)->flags)
2217 #define pci_resource_len(dev,bar) \
2218 (pci_resource_end((dev), (bar)) ? \
2219 resource_size(pci_resource_n((dev), (bar))) : 0)
2220
2221 #define __pci_dev_for_each_res0(dev, res, ...) \
2222 for (unsigned int __b = 0; \
2223 __b < PCI_NUM_RESOURCES && (res = pci_resource_n(dev, __b)); \
2224 __b++)
2225
2226 #define __pci_dev_for_each_res1(dev, res, __b) \
2227 for (__b = 0; \
2228 __b < PCI_NUM_RESOURCES && (res = pci_resource_n(dev, __b)); \
2229 __b++)
2230
2231 #define pci_dev_for_each_resource(dev, res, ...) \
2232 CONCATENATE(__pci_dev_for_each_res, COUNT_ARGS(__VA_ARGS__)) \
2233 (dev, res, __VA_ARGS__)
2234
2235 /*
2236 * Similar to the helpers above, these manipulate per-pci_dev
2237 * driver-specific data. They are really just a wrapper around
2238 * the generic device structure functions of these calls.
2239 */
pci_get_drvdata(struct pci_dev * pdev)2240 static inline void *pci_get_drvdata(struct pci_dev *pdev)
2241 {
2242 return dev_get_drvdata(&pdev->dev);
2243 }
2244
pci_set_drvdata(struct pci_dev * pdev,void * data)2245 static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
2246 {
2247 dev_set_drvdata(&pdev->dev, data);
2248 }
2249
pci_name(const struct pci_dev * pdev)2250 static inline const char *pci_name(const struct pci_dev *pdev)
2251 {
2252 return dev_name(&pdev->dev);
2253 }
2254
2255 void pci_resource_to_user(const struct pci_dev *dev, int bar,
2256 const struct resource *rsrc,
2257 resource_size_t *start, resource_size_t *end);
2258
2259 /*
2260 * The world is not perfect and supplies us with broken PCI devices.
2261 * For at least a part of these bugs we need a work-around, so both
2262 * generic (drivers/pci/quirks.c) and per-architecture code can define
2263 * fixup hooks to be called for particular buggy devices.
2264 */
2265
2266 struct pci_fixup {
2267 u16 vendor; /* Or PCI_ANY_ID */
2268 u16 device; /* Or PCI_ANY_ID */
2269 u32 class; /* Or PCI_ANY_ID */
2270 unsigned int class_shift; /* should be 0, 8, 16 */
2271 #ifdef CONFIG_HAVE_ARCH_PREL32_RELOCATIONS
2272 int hook_offset;
2273 #else
2274 void (*hook)(struct pci_dev *dev);
2275 #endif
2276 };
2277
2278 enum pci_fixup_pass {
2279 pci_fixup_early, /* Before probing BARs */
2280 pci_fixup_header, /* After reading configuration header */
2281 pci_fixup_final, /* Final phase of device fixups */
2282 pci_fixup_enable, /* pci_enable_device() time */
2283 pci_fixup_resume, /* pci_device_resume() */
2284 pci_fixup_suspend, /* pci_device_suspend() */
2285 pci_fixup_resume_early, /* pci_device_resume_early() */
2286 pci_fixup_suspend_late, /* pci_device_suspend_late() */
2287 };
2288
2289 #ifdef CONFIG_HAVE_ARCH_PREL32_RELOCATIONS
2290 #define ___DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
2291 class_shift, hook) \
2292 __ADDRESSABLE(hook) \
2293 asm(".section " #sec ", \"a\" \n" \
2294 ".balign 16 \n" \
2295 ".short " #vendor ", " #device " \n" \
2296 ".long " #class ", " #class_shift " \n" \
2297 ".long " #hook " - . \n" \
2298 ".previous \n");
2299
2300 /*
2301 * Clang's LTO may rename static functions in C, but has no way to
2302 * handle such renamings when referenced from inline asm. To work
2303 * around this, create global C stubs for these cases.
2304 */
2305 #ifdef CONFIG_LTO_CLANG
2306 #define __DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
2307 class_shift, hook, stub) \
2308 void stub(struct pci_dev *dev); \
2309 void stub(struct pci_dev *dev) \
2310 { \
2311 hook(dev); \
2312 } \
2313 ___DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
2314 class_shift, stub)
2315 #else
2316 #define __DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
2317 class_shift, hook, stub) \
2318 ___DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
2319 class_shift, hook)
2320 #endif
2321
2322 #define DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
2323 class_shift, hook) \
2324 __DECLARE_PCI_FIXUP_SECTION(sec, name, vendor, device, class, \
2325 class_shift, hook, __UNIQUE_ID(hook))
2326 #else
2327 /* Anonymous variables would be nice... */
2328 #define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
2329 class_shift, hook) \
2330 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
2331 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
2332 = { vendor, device, class, class_shift, hook };
2333 #endif
2334
2335 #define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
2336 class_shift, hook) \
2337 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
2338 hook, vendor, device, class, class_shift, hook)
2339 #define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
2340 class_shift, hook) \
2341 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
2342 hook, vendor, device, class, class_shift, hook)
2343 #define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
2344 class_shift, hook) \
2345 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
2346 hook, vendor, device, class, class_shift, hook)
2347 #define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
2348 class_shift, hook) \
2349 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
2350 hook, vendor, device, class, class_shift, hook)
2351 #define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
2352 class_shift, hook) \
2353 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
2354 resume##hook, vendor, device, class, class_shift, hook)
2355 #define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
2356 class_shift, hook) \
2357 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
2358 resume_early##hook, vendor, device, class, class_shift, hook)
2359 #define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
2360 class_shift, hook) \
2361 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
2362 suspend##hook, vendor, device, class, class_shift, hook)
2363 #define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
2364 class_shift, hook) \
2365 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
2366 suspend_late##hook, vendor, device, class, class_shift, hook)
2367
2368 #define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
2369 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
2370 hook, vendor, device, PCI_ANY_ID, 0, hook)
2371 #define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
2372 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
2373 hook, vendor, device, PCI_ANY_ID, 0, hook)
2374 #define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
2375 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
2376 hook, vendor, device, PCI_ANY_ID, 0, hook)
2377 #define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
2378 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
2379 hook, vendor, device, PCI_ANY_ID, 0, hook)
2380 #define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
2381 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
2382 resume##hook, vendor, device, PCI_ANY_ID, 0, hook)
2383 #define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
2384 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
2385 resume_early##hook, vendor, device, PCI_ANY_ID, 0, hook)
2386 #define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
2387 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
2388 suspend##hook, vendor, device, PCI_ANY_ID, 0, hook)
2389 #define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
2390 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
2391 suspend_late##hook, vendor, device, PCI_ANY_ID, 0, hook)
2392
2393 #ifdef CONFIG_PCI_QUIRKS
2394 void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
2395 #else
pci_fixup_device(enum pci_fixup_pass pass,struct pci_dev * dev)2396 static inline void pci_fixup_device(enum pci_fixup_pass pass,
2397 struct pci_dev *dev) { }
2398 #endif
2399
2400 int pcim_intx(struct pci_dev *pdev, int enabled);
2401 int pcim_request_all_regions(struct pci_dev *pdev, const char *name);
2402 void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
2403 void __iomem *pcim_iomap_region(struct pci_dev *pdev, int bar,
2404 const char *name);
2405 void pcim_iounmap_region(struct pci_dev *pdev, int bar);
2406 void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
2407 void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
2408 int pcim_request_region(struct pci_dev *pdev, int bar, const char *name);
2409 int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
2410 void __iomem *pcim_iomap_range(struct pci_dev *pdev, int bar,
2411 unsigned long offset, unsigned long len);
2412
2413 extern int pci_pci_problems;
2414 #define PCIPCI_FAIL 1 /* No PCI PCI DMA */
2415 #define PCIPCI_TRITON 2
2416 #define PCIPCI_NATOMA 4
2417 #define PCIPCI_VIAETBF 8
2418 #define PCIPCI_VSFX 16
2419 #define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
2420 #define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
2421
2422 extern u8 pci_dfl_cache_line_size;
2423 extern u8 pci_cache_line_size;
2424
2425 /* Architecture-specific versions may override these (weak) */
2426 void pcibios_disable_device(struct pci_dev *dev);
2427 void pcibios_set_master(struct pci_dev *dev);
2428 int pcibios_set_pcie_reset_state(struct pci_dev *dev,
2429 enum pcie_reset_state state);
2430 int pcibios_device_add(struct pci_dev *dev);
2431 void pcibios_release_device(struct pci_dev *dev);
2432 #ifdef CONFIG_PCI
2433 void pcibios_penalize_isa_irq(int irq, int active);
2434 #else
pcibios_penalize_isa_irq(int irq,int active)2435 static inline void pcibios_penalize_isa_irq(int irq, int active) {}
2436 #endif
2437 int pcibios_alloc_irq(struct pci_dev *dev);
2438 void pcibios_free_irq(struct pci_dev *dev);
2439 resource_size_t pcibios_default_alignment(void);
2440
2441 #if !defined(HAVE_PCI_MMAP) && !defined(ARCH_GENERIC_PCI_MMAP_RESOURCE)
2442 extern int pci_create_resource_files(struct pci_dev *dev);
2443 extern void pci_remove_resource_files(struct pci_dev *dev);
2444 #endif
2445
2446 #if defined(CONFIG_PCI_MMCONFIG) || defined(CONFIG_ACPI_MCFG)
2447 void __init pci_mmcfg_early_init(void);
2448 void __init pci_mmcfg_late_init(void);
2449 #else
pci_mmcfg_early_init(void)2450 static inline void pci_mmcfg_early_init(void) { }
pci_mmcfg_late_init(void)2451 static inline void pci_mmcfg_late_init(void) { }
2452 #endif
2453
2454 int pci_ext_cfg_avail(void);
2455
2456 void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
2457 void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar);
2458
2459 #ifdef CONFIG_PCI_IOV
2460 int pci_iov_virtfn_bus(struct pci_dev *dev, int id);
2461 int pci_iov_virtfn_devfn(struct pci_dev *dev, int id);
2462 int pci_iov_vf_id(struct pci_dev *dev);
2463 void *pci_iov_get_pf_drvdata(struct pci_dev *dev, struct pci_driver *pf_driver);
2464 int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
2465 void pci_disable_sriov(struct pci_dev *dev);
2466
2467 int pci_iov_sysfs_link(struct pci_dev *dev, struct pci_dev *virtfn, int id);
2468 int pci_iov_add_virtfn(struct pci_dev *dev, int id);
2469 void pci_iov_remove_virtfn(struct pci_dev *dev, int id);
2470 int pci_num_vf(struct pci_dev *dev);
2471 int pci_vfs_assigned(struct pci_dev *dev);
2472 int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
2473 int pci_sriov_get_totalvfs(struct pci_dev *dev);
2474 int pci_sriov_configure_simple(struct pci_dev *dev, int nr_virtfn);
2475 resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno);
2476 int pci_iov_vf_bar_set_size(struct pci_dev *dev, int resno, int size);
2477 u32 pci_iov_vf_bar_get_sizes(struct pci_dev *dev, int resno, int num_vfs);
2478 void pci_vf_drivers_autoprobe(struct pci_dev *dev, bool probe);
2479
2480 /* Arch may override these (weak) */
2481 int pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs);
2482 int pcibios_sriov_disable(struct pci_dev *pdev);
2483 resource_size_t pcibios_iov_resource_alignment(struct pci_dev *dev, int resno);
2484 #else
pci_iov_virtfn_bus(struct pci_dev * dev,int id)2485 static inline int pci_iov_virtfn_bus(struct pci_dev *dev, int id)
2486 {
2487 return -ENOSYS;
2488 }
pci_iov_virtfn_devfn(struct pci_dev * dev,int id)2489 static inline int pci_iov_virtfn_devfn(struct pci_dev *dev, int id)
2490 {
2491 return -ENOSYS;
2492 }
2493
pci_iov_vf_id(struct pci_dev * dev)2494 static inline int pci_iov_vf_id(struct pci_dev *dev)
2495 {
2496 return -ENOSYS;
2497 }
2498
pci_iov_get_pf_drvdata(struct pci_dev * dev,struct pci_driver * pf_driver)2499 static inline void *pci_iov_get_pf_drvdata(struct pci_dev *dev,
2500 struct pci_driver *pf_driver)
2501 {
2502 return ERR_PTR(-EINVAL);
2503 }
2504
pci_enable_sriov(struct pci_dev * dev,int nr_virtfn)2505 static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
2506 { return -ENODEV; }
2507
pci_iov_sysfs_link(struct pci_dev * dev,struct pci_dev * virtfn,int id)2508 static inline int pci_iov_sysfs_link(struct pci_dev *dev,
2509 struct pci_dev *virtfn, int id)
2510 {
2511 return -ENODEV;
2512 }
pci_iov_add_virtfn(struct pci_dev * dev,int id)2513 static inline int pci_iov_add_virtfn(struct pci_dev *dev, int id)
2514 {
2515 return -ENOSYS;
2516 }
pci_iov_remove_virtfn(struct pci_dev * dev,int id)2517 static inline void pci_iov_remove_virtfn(struct pci_dev *dev,
2518 int id) { }
pci_disable_sriov(struct pci_dev * dev)2519 static inline void pci_disable_sriov(struct pci_dev *dev) { }
pci_num_vf(struct pci_dev * dev)2520 static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
pci_vfs_assigned(struct pci_dev * dev)2521 static inline int pci_vfs_assigned(struct pci_dev *dev)
2522 { return 0; }
pci_sriov_set_totalvfs(struct pci_dev * dev,u16 numvfs)2523 static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
2524 { return 0; }
pci_sriov_get_totalvfs(struct pci_dev * dev)2525 static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
2526 { return 0; }
2527 #define pci_sriov_configure_simple NULL
pci_iov_resource_size(struct pci_dev * dev,int resno)2528 static inline resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno)
2529 { return 0; }
pci_iov_vf_bar_set_size(struct pci_dev * dev,int resno,int size)2530 static inline int pci_iov_vf_bar_set_size(struct pci_dev *dev, int resno, int size)
2531 { return -ENODEV; }
pci_iov_vf_bar_get_sizes(struct pci_dev * dev,int resno,int num_vfs)2532 static inline u32 pci_iov_vf_bar_get_sizes(struct pci_dev *dev, int resno, int num_vfs)
2533 { return 0; }
pci_vf_drivers_autoprobe(struct pci_dev * dev,bool probe)2534 static inline void pci_vf_drivers_autoprobe(struct pci_dev *dev, bool probe) { }
2535 #endif
2536
2537 /**
2538 * pci_pcie_cap - get the saved PCIe capability offset
2539 * @dev: PCI device
2540 *
2541 * PCIe capability offset is calculated at PCI device initialization
2542 * time and saved in the data structure. This function returns saved
2543 * PCIe capability offset. Using this instead of pci_find_capability()
2544 * reduces unnecessary search in the PCI configuration space. If you
2545 * need to calculate PCIe capability offset from raw device for some
2546 * reasons, please use pci_find_capability() instead.
2547 */
pci_pcie_cap(struct pci_dev * dev)2548 static inline int pci_pcie_cap(struct pci_dev *dev)
2549 {
2550 return dev->pcie_cap;
2551 }
2552
2553 /**
2554 * pci_is_pcie - check if the PCI device is PCI Express capable
2555 * @dev: PCI device
2556 *
2557 * Returns: true if the PCI device is PCI Express capable, false otherwise.
2558 */
pci_is_pcie(struct pci_dev * dev)2559 static inline bool pci_is_pcie(struct pci_dev *dev)
2560 {
2561 return pci_pcie_cap(dev);
2562 }
2563
2564 /**
2565 * pcie_caps_reg - get the PCIe Capabilities Register
2566 * @dev: PCI device
2567 */
pcie_caps_reg(const struct pci_dev * dev)2568 static inline u16 pcie_caps_reg(const struct pci_dev *dev)
2569 {
2570 return dev->pcie_flags_reg;
2571 }
2572
2573 /**
2574 * pci_pcie_type - get the PCIe device/port type
2575 * @dev: PCI device
2576 */
pci_pcie_type(const struct pci_dev * dev)2577 static inline int pci_pcie_type(const struct pci_dev *dev)
2578 {
2579 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
2580 }
2581
2582 /**
2583 * pcie_find_root_port - Get the PCIe root port device
2584 * @dev: PCI device
2585 *
2586 * Traverse up the parent chain and return the PCIe Root Port PCI Device
2587 * for a given PCI/PCIe Device.
2588 */
pcie_find_root_port(struct pci_dev * dev)2589 static inline struct pci_dev *pcie_find_root_port(struct pci_dev *dev)
2590 {
2591 while (dev) {
2592 if (pci_is_pcie(dev) &&
2593 pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT)
2594 return dev;
2595 dev = pci_upstream_bridge(dev);
2596 }
2597
2598 return NULL;
2599 }
2600
pci_dev_is_disconnected(const struct pci_dev * dev)2601 static inline bool pci_dev_is_disconnected(const struct pci_dev *dev)
2602 {
2603 /*
2604 * error_state is set in pci_dev_set_io_state() using xchg/cmpxchg()
2605 * and read w/o common lock. READ_ONCE() ensures compiler cannot cache
2606 * the value (e.g. inside the loop in pci_dev_wait()).
2607 */
2608 return READ_ONCE(dev->error_state) == pci_channel_io_perm_failure;
2609 }
2610
2611 void pci_request_acs(void);
2612 bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
2613 bool pci_acs_path_enabled(struct pci_dev *start,
2614 struct pci_dev *end, u16 acs_flags);
2615 int pci_enable_atomic_ops_to_root(struct pci_dev *dev, u32 cap_mask);
2616
2617 #define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
2618 #define PCI_VPD_LRDT_ID(x) ((x) | PCI_VPD_LRDT)
2619
2620 /* Large Resource Data Type Tag Item Names */
2621 #define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
2622 #define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
2623 #define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
2624
2625 #define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
2626 #define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
2627 #define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
2628
2629 #define PCI_VPD_RO_KEYWORD_PARTNO "PN"
2630 #define PCI_VPD_RO_KEYWORD_SERIALNO "SN"
2631 #define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
2632 #define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
2633 #define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
2634
2635 /**
2636 * pci_vpd_alloc - Allocate buffer and read VPD into it
2637 * @dev: PCI device
2638 * @size: pointer to field where VPD length is returned
2639 *
2640 * Returns pointer to allocated buffer or an ERR_PTR in case of failure
2641 */
2642 void *pci_vpd_alloc(struct pci_dev *dev, unsigned int *size);
2643
2644 /**
2645 * pci_vpd_find_id_string - Locate id string in VPD
2646 * @buf: Pointer to buffered VPD data
2647 * @len: The length of the buffer area in which to search
2648 * @size: Pointer to field where length of id string is returned
2649 *
2650 * Returns the index of the id string or -ENOENT if not found.
2651 */
2652 int pci_vpd_find_id_string(const u8 *buf, unsigned int len, unsigned int *size);
2653
2654 /**
2655 * pci_vpd_find_ro_info_keyword - Locate info field keyword in VPD RO section
2656 * @buf: Pointer to buffered VPD data
2657 * @len: The length of the buffer area in which to search
2658 * @kw: The keyword to search for
2659 * @size: Pointer to field where length of found keyword data is returned
2660 *
2661 * Returns the index of the information field keyword data or -ENOENT if
2662 * not found.
2663 */
2664 int pci_vpd_find_ro_info_keyword(const void *buf, unsigned int len,
2665 const char *kw, unsigned int *size);
2666
2667 /**
2668 * pci_vpd_check_csum - Check VPD checksum
2669 * @buf: Pointer to buffered VPD data
2670 * @len: VPD size
2671 *
2672 * Returns 1 if VPD has no checksum, otherwise 0 or an errno
2673 */
2674 int pci_vpd_check_csum(const void *buf, unsigned int len);
2675
2676 /* PCI <-> OF binding helpers */
2677 #ifdef CONFIG_OF
2678 struct device_node;
2679 struct irq_domain;
2680 struct irq_domain *pci_host_bridge_of_msi_domain(struct pci_bus *bus);
2681 bool pci_host_of_has_msi_map(struct device *dev);
2682
2683 /* Arch may override this (weak) */
2684 struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
2685
2686 #else /* CONFIG_OF */
2687 static inline struct irq_domain *
pci_host_bridge_of_msi_domain(struct pci_bus * bus)2688 pci_host_bridge_of_msi_domain(struct pci_bus *bus) { return NULL; }
pci_host_of_has_msi_map(struct device * dev)2689 static inline bool pci_host_of_has_msi_map(struct device *dev) { return false; }
2690 #endif /* CONFIG_OF */
2691
2692 static inline struct device_node *
pci_device_to_OF_node(const struct pci_dev * pdev)2693 pci_device_to_OF_node(const struct pci_dev *pdev)
2694 {
2695 return pdev ? pdev->dev.of_node : NULL;
2696 }
2697
pci_bus_to_OF_node(struct pci_bus * bus)2698 static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
2699 {
2700 return bus ? bus->dev.of_node : NULL;
2701 }
2702
2703 #ifdef CONFIG_ACPI
2704 struct irq_domain *pci_host_bridge_acpi_msi_domain(struct pci_bus *bus);
2705
2706 void
2707 pci_msi_register_fwnode_provider(struct fwnode_handle *(*fn)(struct device *));
2708 bool pci_pr3_present(struct pci_dev *pdev);
2709 #else
2710 static inline struct irq_domain *
pci_host_bridge_acpi_msi_domain(struct pci_bus * bus)2711 pci_host_bridge_acpi_msi_domain(struct pci_bus *bus) { return NULL; }
pci_pr3_present(struct pci_dev * pdev)2712 static inline bool pci_pr3_present(struct pci_dev *pdev) { return false; }
2713 #endif
2714
2715 #if defined(CONFIG_X86) && defined(CONFIG_ACPI)
2716 bool arch_pci_dev_is_removable(struct pci_dev *pdev);
2717 #else
arch_pci_dev_is_removable(struct pci_dev * pdev)2718 static inline bool arch_pci_dev_is_removable(struct pci_dev *pdev) { return false; }
2719 #endif
2720
2721 #ifdef CONFIG_EEH
pci_dev_to_eeh_dev(struct pci_dev * pdev)2722 static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
2723 {
2724 return pdev->dev.archdata.edev;
2725 }
2726 #endif
2727
2728 void pci_add_dma_alias(struct pci_dev *dev, u8 devfn_from, unsigned nr_devfns);
2729 bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2);
2730 int pci_for_each_dma_alias(struct pci_dev *pdev,
2731 int (*fn)(struct pci_dev *pdev,
2732 u16 alias, void *data), void *data);
2733
2734 /* Helper functions for operation of device flag */
pci_set_dev_assigned(struct pci_dev * pdev)2735 static inline void pci_set_dev_assigned(struct pci_dev *pdev)
2736 {
2737 pdev->dev_flags |= PCI_DEV_FLAGS_ASSIGNED;
2738 }
pci_clear_dev_assigned(struct pci_dev * pdev)2739 static inline void pci_clear_dev_assigned(struct pci_dev *pdev)
2740 {
2741 pdev->dev_flags &= ~PCI_DEV_FLAGS_ASSIGNED;
2742 }
pci_is_dev_assigned(struct pci_dev * pdev)2743 static inline bool pci_is_dev_assigned(struct pci_dev *pdev)
2744 {
2745 return (pdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED) == PCI_DEV_FLAGS_ASSIGNED;
2746 }
2747
2748 /**
2749 * pci_ari_enabled - query ARI forwarding status
2750 * @bus: the PCI bus
2751 *
2752 * Returns true if ARI forwarding is enabled.
2753 */
pci_ari_enabled(struct pci_bus * bus)2754 static inline bool pci_ari_enabled(struct pci_bus *bus)
2755 {
2756 return bus->self && bus->self->ari_enabled;
2757 }
2758
2759 /**
2760 * pci_is_thunderbolt_attached - whether device is on a Thunderbolt daisy chain
2761 * @pdev: PCI device to check
2762 *
2763 * Walk upwards from @pdev and check for each encountered bridge if it's part
2764 * of a Thunderbolt controller. Reaching the host bridge means @pdev is not
2765 * Thunderbolt-attached. (But rather soldered to the mainboard usually.)
2766 */
pci_is_thunderbolt_attached(struct pci_dev * pdev)2767 static inline bool pci_is_thunderbolt_attached(struct pci_dev *pdev)
2768 {
2769 struct pci_dev *parent = pdev;
2770
2771 if (pdev->is_thunderbolt)
2772 return true;
2773
2774 while ((parent = pci_upstream_bridge(parent)))
2775 if (parent->is_thunderbolt)
2776 return true;
2777
2778 return false;
2779 }
2780
2781 #if defined(CONFIG_PCIEPORTBUS) || defined(CONFIG_EEH) || defined(CONFIG_S390)
2782 void pci_uevent_ers(struct pci_dev *pdev, enum pci_ers_result err_type);
2783 #endif
2784
2785 #include <linux/dma-mapping.h>
2786
2787 #define pci_emerg(pdev, fmt, arg...) dev_emerg(&(pdev)->dev, fmt, ##arg)
2788 #define pci_alert(pdev, fmt, arg...) dev_alert(&(pdev)->dev, fmt, ##arg)
2789 #define pci_crit(pdev, fmt, arg...) dev_crit(&(pdev)->dev, fmt, ##arg)
2790 #define pci_err(pdev, fmt, arg...) dev_err(&(pdev)->dev, fmt, ##arg)
2791 #define pci_warn(pdev, fmt, arg...) dev_warn(&(pdev)->dev, fmt, ##arg)
2792 #define pci_warn_once(pdev, fmt, arg...) dev_warn_once(&(pdev)->dev, fmt, ##arg)
2793 #define pci_notice(pdev, fmt, arg...) dev_notice(&(pdev)->dev, fmt, ##arg)
2794 #define pci_info(pdev, fmt, arg...) dev_info(&(pdev)->dev, fmt, ##arg)
2795 #define pci_dbg(pdev, fmt, arg...) dev_dbg(&(pdev)->dev, fmt, ##arg)
2796
2797 #define pci_notice_ratelimited(pdev, fmt, arg...) \
2798 dev_notice_ratelimited(&(pdev)->dev, fmt, ##arg)
2799
2800 #define pci_info_ratelimited(pdev, fmt, arg...) \
2801 dev_info_ratelimited(&(pdev)->dev, fmt, ##arg)
2802
2803 #define pci_WARN(pdev, condition, fmt, arg...) \
2804 WARN(condition, "%s %s: " fmt, \
2805 dev_driver_string(&(pdev)->dev), pci_name(pdev), ##arg)
2806
2807 #define pci_WARN_ONCE(pdev, condition, fmt, arg...) \
2808 WARN_ONCE(condition, "%s %s: " fmt, \
2809 dev_driver_string(&(pdev)->dev), pci_name(pdev), ##arg)
2810
2811 #endif /* LINUX_PCI_H */
2812