1 // SPDX-License-Identifier: GPL-2.0-or-later
2 /*
3 * amd-pstate.c - AMD Processor P-state Frequency Driver
4 *
5 * Copyright (C) 2021 Advanced Micro Devices, Inc. All Rights Reserved.
6 *
7 * Author: Huang Rui <ray.huang@amd.com>
8 *
9 * AMD P-State introduces a new CPU performance scaling design for AMD
10 * processors using the ACPI Collaborative Performance and Power Control (CPPC)
11 * feature which works with the AMD SMU firmware providing a finer grained
12 * frequency control range. It is to replace the legacy ACPI P-States control,
13 * allows a flexible, low-latency interface for the Linux kernel to directly
14 * communicate the performance hints to hardware.
15 *
16 * AMD P-State is supported on recent AMD Zen base CPU series include some of
17 * Zen2 and Zen3 processors. _CPC needs to be present in the ACPI tables of AMD
18 * P-State supported system. And there are two types of hardware implementations
19 * for AMD P-State: 1) Full MSR Solution and 2) Shared Memory Solution.
20 * X86_FEATURE_CPPC CPU feature flag is used to distinguish the different types.
21 */
22
23 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
24
25 #include <linux/bitfield.h>
26 #include <linux/kernel.h>
27 #include <linux/module.h>
28 #include <linux/init.h>
29 #include <linux/smp.h>
30 #include <linux/sched.h>
31 #include <linux/cpufreq.h>
32 #include <linux/compiler.h>
33 #include <linux/dmi.h>
34 #include <linux/slab.h>
35 #include <linux/acpi.h>
36 #include <linux/io.h>
37 #include <linux/delay.h>
38 #include <linux/uaccess.h>
39 #include <linux/static_call.h>
40 #include <linux/topology.h>
41
42 #include <acpi/processor.h>
43 #include <acpi/cppc_acpi.h>
44
45 #include <asm/msr.h>
46 #include <asm/processor.h>
47 #include <asm/cpufeature.h>
48 #include <asm/cpu_device_id.h>
49
50 #include "amd-pstate.h"
51 #include "amd-pstate-trace.h"
52
53 #define AMD_PSTATE_TRANSITION_LATENCY 20000
54 #define AMD_PSTATE_TRANSITION_DELAY 1000
55 #define AMD_PSTATE_FAST_CPPC_TRANSITION_DELAY 600
56
57 #define AMD_CPPC_EPP_PERFORMANCE 0x00
58 #define AMD_CPPC_EPP_BALANCE_PERFORMANCE 0x80
59 #define AMD_CPPC_EPP_BALANCE_POWERSAVE 0xBF
60 #define AMD_CPPC_EPP_POWERSAVE 0xFF
61
62 static const char * const amd_pstate_mode_string[] = {
63 [AMD_PSTATE_UNDEFINED] = "undefined",
64 [AMD_PSTATE_DISABLE] = "disable",
65 [AMD_PSTATE_PASSIVE] = "passive",
66 [AMD_PSTATE_ACTIVE] = "active",
67 [AMD_PSTATE_GUIDED] = "guided",
68 NULL,
69 };
70
amd_pstate_get_mode_string(enum amd_pstate_mode mode)71 const char *amd_pstate_get_mode_string(enum amd_pstate_mode mode)
72 {
73 if (mode < 0 || mode >= AMD_PSTATE_MAX)
74 return NULL;
75 return amd_pstate_mode_string[mode];
76 }
77 EXPORT_SYMBOL_GPL(amd_pstate_get_mode_string);
78
79 struct quirk_entry {
80 u32 nominal_freq;
81 u32 lowest_freq;
82 };
83
84 static struct cpufreq_driver *current_pstate_driver;
85 static struct cpufreq_driver amd_pstate_driver;
86 static struct cpufreq_driver amd_pstate_epp_driver;
87 static int cppc_state = AMD_PSTATE_UNDEFINED;
88 static bool amd_pstate_prefcore = true;
89 static struct quirk_entry *quirks;
90
91 /*
92 * AMD Energy Preference Performance (EPP)
93 * The EPP is used in the CCLK DPM controller to drive
94 * the frequency that a core is going to operate during
95 * short periods of activity. EPP values will be utilized for
96 * different OS profiles (balanced, performance, power savings)
97 * display strings corresponding to EPP index in the
98 * energy_perf_strings[]
99 * index String
100 *-------------------------------------
101 * 0 default
102 * 1 performance
103 * 2 balance_performance
104 * 3 balance_power
105 * 4 power
106 */
107 enum energy_perf_value_index {
108 EPP_INDEX_DEFAULT = 0,
109 EPP_INDEX_PERFORMANCE,
110 EPP_INDEX_BALANCE_PERFORMANCE,
111 EPP_INDEX_BALANCE_POWERSAVE,
112 EPP_INDEX_POWERSAVE,
113 };
114
115 static const char * const energy_perf_strings[] = {
116 [EPP_INDEX_DEFAULT] = "default",
117 [EPP_INDEX_PERFORMANCE] = "performance",
118 [EPP_INDEX_BALANCE_PERFORMANCE] = "balance_performance",
119 [EPP_INDEX_BALANCE_POWERSAVE] = "balance_power",
120 [EPP_INDEX_POWERSAVE] = "power",
121 NULL
122 };
123
124 static unsigned int epp_values[] = {
125 [EPP_INDEX_DEFAULT] = 0,
126 [EPP_INDEX_PERFORMANCE] = AMD_CPPC_EPP_PERFORMANCE,
127 [EPP_INDEX_BALANCE_PERFORMANCE] = AMD_CPPC_EPP_BALANCE_PERFORMANCE,
128 [EPP_INDEX_BALANCE_POWERSAVE] = AMD_CPPC_EPP_BALANCE_POWERSAVE,
129 [EPP_INDEX_POWERSAVE] = AMD_CPPC_EPP_POWERSAVE,
130 };
131
132 typedef int (*cppc_mode_transition_fn)(int);
133
134 static struct quirk_entry quirk_amd_7k62 = {
135 .nominal_freq = 2600,
136 .lowest_freq = 550,
137 };
138
freq_to_perf(union perf_cached perf,u32 nominal_freq,unsigned int freq_val)139 static inline u8 freq_to_perf(union perf_cached perf, u32 nominal_freq, unsigned int freq_val)
140 {
141 u32 perf_val = DIV_ROUND_UP_ULL((u64)freq_val * perf.nominal_perf, nominal_freq);
142
143 return (u8)clamp(perf_val, perf.lowest_perf, perf.highest_perf);
144 }
145
perf_to_freq(union perf_cached perf,u32 nominal_freq,u8 perf_val)146 static inline u32 perf_to_freq(union perf_cached perf, u32 nominal_freq, u8 perf_val)
147 {
148 return DIV_ROUND_UP_ULL((u64)nominal_freq * perf_val,
149 perf.nominal_perf);
150 }
151
dmi_matched_7k62_bios_bug(const struct dmi_system_id * dmi)152 static int __init dmi_matched_7k62_bios_bug(const struct dmi_system_id *dmi)
153 {
154 /**
155 * match the broken bios for family 17h processor support CPPC V2
156 * broken BIOS lack of nominal_freq and lowest_freq capabilities
157 * definition in ACPI tables
158 */
159 if (cpu_feature_enabled(X86_FEATURE_ZEN2)) {
160 quirks = dmi->driver_data;
161 pr_info("Overriding nominal and lowest frequencies for %s\n", dmi->ident);
162 return 1;
163 }
164
165 return 0;
166 }
167
168 static const struct dmi_system_id amd_pstate_quirks_table[] __initconst = {
169 {
170 .callback = dmi_matched_7k62_bios_bug,
171 .ident = "AMD EPYC 7K62",
172 .matches = {
173 DMI_MATCH(DMI_BIOS_VERSION, "5.14"),
174 DMI_MATCH(DMI_BIOS_RELEASE, "12/12/2019"),
175 },
176 .driver_data = &quirk_amd_7k62,
177 },
178 {}
179 };
180 MODULE_DEVICE_TABLE(dmi, amd_pstate_quirks_table);
181
get_mode_idx_from_str(const char * str,size_t size)182 static inline int get_mode_idx_from_str(const char *str, size_t size)
183 {
184 int i;
185
186 for (i=0; i < AMD_PSTATE_MAX; i++) {
187 if (!strncmp(str, amd_pstate_mode_string[i], size))
188 return i;
189 }
190 return -EINVAL;
191 }
192
193 static DEFINE_MUTEX(amd_pstate_driver_lock);
194
msr_get_epp(struct amd_cpudata * cpudata)195 static u8 msr_get_epp(struct amd_cpudata *cpudata)
196 {
197 u64 value;
198 int ret;
199
200 ret = rdmsrl_on_cpu(cpudata->cpu, MSR_AMD_CPPC_REQ, &value);
201 if (ret < 0) {
202 pr_debug("Could not retrieve energy perf value (%d)\n", ret);
203 return ret;
204 }
205
206 return FIELD_GET(AMD_CPPC_EPP_PERF_MASK, value);
207 }
208
209 DEFINE_STATIC_CALL(amd_pstate_get_epp, msr_get_epp);
210
amd_pstate_get_epp(struct amd_cpudata * cpudata)211 static inline s16 amd_pstate_get_epp(struct amd_cpudata *cpudata)
212 {
213 return static_call(amd_pstate_get_epp)(cpudata);
214 }
215
shmem_get_epp(struct amd_cpudata * cpudata)216 static u8 shmem_get_epp(struct amd_cpudata *cpudata)
217 {
218 u64 epp;
219 int ret;
220
221 ret = cppc_get_epp_perf(cpudata->cpu, &epp);
222 if (ret < 0) {
223 pr_debug("Could not retrieve energy perf value (%d)\n", ret);
224 return ret;
225 }
226
227 return FIELD_GET(AMD_CPPC_EPP_PERF_MASK, epp);
228 }
229
msr_update_perf(struct cpufreq_policy * policy,u8 min_perf,u8 des_perf,u8 max_perf,u8 epp,bool fast_switch)230 static int msr_update_perf(struct cpufreq_policy *policy, u8 min_perf,
231 u8 des_perf, u8 max_perf, u8 epp, bool fast_switch)
232 {
233 struct amd_cpudata *cpudata = policy->driver_data;
234 u64 value, prev;
235
236 value = prev = READ_ONCE(cpudata->cppc_req_cached);
237
238 value &= ~(AMD_CPPC_MAX_PERF_MASK | AMD_CPPC_MIN_PERF_MASK |
239 AMD_CPPC_DES_PERF_MASK | AMD_CPPC_EPP_PERF_MASK);
240 value |= FIELD_PREP(AMD_CPPC_MAX_PERF_MASK, max_perf);
241 value |= FIELD_PREP(AMD_CPPC_DES_PERF_MASK, des_perf);
242 value |= FIELD_PREP(AMD_CPPC_MIN_PERF_MASK, min_perf);
243 value |= FIELD_PREP(AMD_CPPC_EPP_PERF_MASK, epp);
244
245 if (trace_amd_pstate_epp_perf_enabled()) {
246 union perf_cached perf = READ_ONCE(cpudata->perf);
247
248 trace_amd_pstate_epp_perf(cpudata->cpu,
249 perf.highest_perf,
250 epp,
251 min_perf,
252 max_perf,
253 policy->boost_enabled,
254 value != prev);
255 }
256
257 if (value == prev)
258 return 0;
259
260 if (fast_switch) {
261 wrmsrl(MSR_AMD_CPPC_REQ, value);
262 return 0;
263 } else {
264 int ret = wrmsrl_on_cpu(cpudata->cpu, MSR_AMD_CPPC_REQ, value);
265
266 if (ret)
267 return ret;
268 }
269
270 WRITE_ONCE(cpudata->cppc_req_cached, value);
271
272 return 0;
273 }
274
275 DEFINE_STATIC_CALL(amd_pstate_update_perf, msr_update_perf);
276
amd_pstate_update_perf(struct cpufreq_policy * policy,u8 min_perf,u8 des_perf,u8 max_perf,u8 epp,bool fast_switch)277 static inline int amd_pstate_update_perf(struct cpufreq_policy *policy,
278 u8 min_perf, u8 des_perf,
279 u8 max_perf, u8 epp,
280 bool fast_switch)
281 {
282 return static_call(amd_pstate_update_perf)(policy, min_perf, des_perf,
283 max_perf, epp, fast_switch);
284 }
285
msr_set_epp(struct cpufreq_policy * policy,u8 epp)286 static int msr_set_epp(struct cpufreq_policy *policy, u8 epp)
287 {
288 struct amd_cpudata *cpudata = policy->driver_data;
289 u64 value, prev;
290 int ret;
291
292 value = prev = READ_ONCE(cpudata->cppc_req_cached);
293 value &= ~AMD_CPPC_EPP_PERF_MASK;
294 value |= FIELD_PREP(AMD_CPPC_EPP_PERF_MASK, epp);
295
296 if (trace_amd_pstate_epp_perf_enabled()) {
297 union perf_cached perf = cpudata->perf;
298
299 trace_amd_pstate_epp_perf(cpudata->cpu, perf.highest_perf,
300 epp,
301 FIELD_GET(AMD_CPPC_MIN_PERF_MASK,
302 cpudata->cppc_req_cached),
303 FIELD_GET(AMD_CPPC_MAX_PERF_MASK,
304 cpudata->cppc_req_cached),
305 policy->boost_enabled,
306 value != prev);
307 }
308
309 if (value == prev)
310 return 0;
311
312 ret = wrmsrl_on_cpu(cpudata->cpu, MSR_AMD_CPPC_REQ, value);
313 if (ret) {
314 pr_err("failed to set energy perf value (%d)\n", ret);
315 return ret;
316 }
317
318 /* update both so that msr_update_perf() can effectively check */
319 WRITE_ONCE(cpudata->cppc_req_cached, value);
320
321 return ret;
322 }
323
324 DEFINE_STATIC_CALL(amd_pstate_set_epp, msr_set_epp);
325
amd_pstate_set_epp(struct cpufreq_policy * policy,u8 epp)326 static inline int amd_pstate_set_epp(struct cpufreq_policy *policy, u8 epp)
327 {
328 return static_call(amd_pstate_set_epp)(policy, epp);
329 }
330
shmem_set_epp(struct cpufreq_policy * policy,u8 epp)331 static int shmem_set_epp(struct cpufreq_policy *policy, u8 epp)
332 {
333 struct amd_cpudata *cpudata = policy->driver_data;
334 struct cppc_perf_ctrls perf_ctrls;
335 u8 epp_cached;
336 u64 value;
337 int ret;
338
339
340 epp_cached = FIELD_GET(AMD_CPPC_EPP_PERF_MASK, cpudata->cppc_req_cached);
341 if (trace_amd_pstate_epp_perf_enabled()) {
342 union perf_cached perf = cpudata->perf;
343
344 trace_amd_pstate_epp_perf(cpudata->cpu, perf.highest_perf,
345 epp,
346 FIELD_GET(AMD_CPPC_MIN_PERF_MASK,
347 cpudata->cppc_req_cached),
348 FIELD_GET(AMD_CPPC_MAX_PERF_MASK,
349 cpudata->cppc_req_cached),
350 policy->boost_enabled,
351 epp != epp_cached);
352 }
353
354 if (epp == epp_cached)
355 return 0;
356
357 perf_ctrls.energy_perf = epp;
358 ret = cppc_set_epp_perf(cpudata->cpu, &perf_ctrls, 1);
359 if (ret) {
360 pr_debug("failed to set energy perf value (%d)\n", ret);
361 return ret;
362 }
363
364 value = READ_ONCE(cpudata->cppc_req_cached);
365 value &= ~AMD_CPPC_EPP_PERF_MASK;
366 value |= FIELD_PREP(AMD_CPPC_EPP_PERF_MASK, epp);
367 WRITE_ONCE(cpudata->cppc_req_cached, value);
368
369 return ret;
370 }
371
msr_cppc_enable(struct cpufreq_policy * policy)372 static inline int msr_cppc_enable(struct cpufreq_policy *policy)
373 {
374 return wrmsrl_safe_on_cpu(policy->cpu, MSR_AMD_CPPC_ENABLE, 1);
375 }
376
shmem_cppc_enable(struct cpufreq_policy * policy)377 static int shmem_cppc_enable(struct cpufreq_policy *policy)
378 {
379 return cppc_set_enable(policy->cpu, 1);
380 }
381
382 DEFINE_STATIC_CALL(amd_pstate_cppc_enable, msr_cppc_enable);
383
amd_pstate_cppc_enable(struct cpufreq_policy * policy)384 static inline int amd_pstate_cppc_enable(struct cpufreq_policy *policy)
385 {
386 return static_call(amd_pstate_cppc_enable)(policy);
387 }
388
msr_init_perf(struct amd_cpudata * cpudata)389 static int msr_init_perf(struct amd_cpudata *cpudata)
390 {
391 union perf_cached perf = READ_ONCE(cpudata->perf);
392 u64 cap1, numerator;
393
394 int ret = rdmsrl_safe_on_cpu(cpudata->cpu, MSR_AMD_CPPC_CAP1,
395 &cap1);
396 if (ret)
397 return ret;
398
399 ret = amd_get_boost_ratio_numerator(cpudata->cpu, &numerator);
400 if (ret)
401 return ret;
402
403 perf.highest_perf = numerator;
404 perf.max_limit_perf = numerator;
405 perf.min_limit_perf = FIELD_GET(AMD_CPPC_LOWEST_PERF_MASK, cap1);
406 perf.nominal_perf = FIELD_GET(AMD_CPPC_NOMINAL_PERF_MASK, cap1);
407 perf.lowest_nonlinear_perf = FIELD_GET(AMD_CPPC_LOWNONLIN_PERF_MASK, cap1);
408 perf.lowest_perf = FIELD_GET(AMD_CPPC_LOWEST_PERF_MASK, cap1);
409 WRITE_ONCE(cpudata->perf, perf);
410 WRITE_ONCE(cpudata->prefcore_ranking, FIELD_GET(AMD_CPPC_HIGHEST_PERF_MASK, cap1));
411
412 return 0;
413 }
414
shmem_init_perf(struct amd_cpudata * cpudata)415 static int shmem_init_perf(struct amd_cpudata *cpudata)
416 {
417 struct cppc_perf_caps cppc_perf;
418 union perf_cached perf = READ_ONCE(cpudata->perf);
419 u64 numerator;
420
421 int ret = cppc_get_perf_caps(cpudata->cpu, &cppc_perf);
422 if (ret)
423 return ret;
424
425 ret = amd_get_boost_ratio_numerator(cpudata->cpu, &numerator);
426 if (ret)
427 return ret;
428
429 perf.highest_perf = numerator;
430 perf.max_limit_perf = numerator;
431 perf.min_limit_perf = cppc_perf.lowest_perf;
432 perf.nominal_perf = cppc_perf.nominal_perf;
433 perf.lowest_nonlinear_perf = cppc_perf.lowest_nonlinear_perf;
434 perf.lowest_perf = cppc_perf.lowest_perf;
435 WRITE_ONCE(cpudata->perf, perf);
436 WRITE_ONCE(cpudata->prefcore_ranking, cppc_perf.highest_perf);
437
438 if (cppc_state == AMD_PSTATE_ACTIVE)
439 return 0;
440
441 ret = cppc_get_auto_sel_caps(cpudata->cpu, &cppc_perf);
442 if (ret) {
443 pr_warn("failed to get auto_sel, ret: %d\n", ret);
444 return 0;
445 }
446
447 ret = cppc_set_auto_sel(cpudata->cpu,
448 (cppc_state == AMD_PSTATE_PASSIVE) ? 0 : 1);
449
450 if (ret)
451 pr_warn("failed to set auto_sel, ret: %d\n", ret);
452
453 return ret;
454 }
455
456 DEFINE_STATIC_CALL(amd_pstate_init_perf, msr_init_perf);
457
amd_pstate_init_perf(struct amd_cpudata * cpudata)458 static inline int amd_pstate_init_perf(struct amd_cpudata *cpudata)
459 {
460 return static_call(amd_pstate_init_perf)(cpudata);
461 }
462
shmem_update_perf(struct cpufreq_policy * policy,u8 min_perf,u8 des_perf,u8 max_perf,u8 epp,bool fast_switch)463 static int shmem_update_perf(struct cpufreq_policy *policy, u8 min_perf,
464 u8 des_perf, u8 max_perf, u8 epp, bool fast_switch)
465 {
466 struct amd_cpudata *cpudata = policy->driver_data;
467 struct cppc_perf_ctrls perf_ctrls;
468 u64 value, prev;
469 int ret;
470
471 if (cppc_state == AMD_PSTATE_ACTIVE) {
472 int ret = shmem_set_epp(policy, epp);
473
474 if (ret)
475 return ret;
476 }
477
478 value = prev = READ_ONCE(cpudata->cppc_req_cached);
479
480 value &= ~(AMD_CPPC_MAX_PERF_MASK | AMD_CPPC_MIN_PERF_MASK |
481 AMD_CPPC_DES_PERF_MASK | AMD_CPPC_EPP_PERF_MASK);
482 value |= FIELD_PREP(AMD_CPPC_MAX_PERF_MASK, max_perf);
483 value |= FIELD_PREP(AMD_CPPC_DES_PERF_MASK, des_perf);
484 value |= FIELD_PREP(AMD_CPPC_MIN_PERF_MASK, min_perf);
485 value |= FIELD_PREP(AMD_CPPC_EPP_PERF_MASK, epp);
486
487 if (trace_amd_pstate_epp_perf_enabled()) {
488 union perf_cached perf = READ_ONCE(cpudata->perf);
489
490 trace_amd_pstate_epp_perf(cpudata->cpu,
491 perf.highest_perf,
492 epp,
493 min_perf,
494 max_perf,
495 policy->boost_enabled,
496 value != prev);
497 }
498
499 if (value == prev)
500 return 0;
501
502 perf_ctrls.max_perf = max_perf;
503 perf_ctrls.min_perf = min_perf;
504 perf_ctrls.desired_perf = des_perf;
505
506 ret = cppc_set_perf(cpudata->cpu, &perf_ctrls);
507 if (ret)
508 return ret;
509
510 WRITE_ONCE(cpudata->cppc_req_cached, value);
511
512 return 0;
513 }
514
amd_pstate_sample(struct amd_cpudata * cpudata)515 static inline bool amd_pstate_sample(struct amd_cpudata *cpudata)
516 {
517 u64 aperf, mperf, tsc;
518 unsigned long flags;
519
520 local_irq_save(flags);
521 rdmsrl(MSR_IA32_APERF, aperf);
522 rdmsrl(MSR_IA32_MPERF, mperf);
523 tsc = rdtsc();
524
525 if (cpudata->prev.mperf == mperf || cpudata->prev.tsc == tsc) {
526 local_irq_restore(flags);
527 return false;
528 }
529
530 local_irq_restore(flags);
531
532 cpudata->cur.aperf = aperf;
533 cpudata->cur.mperf = mperf;
534 cpudata->cur.tsc = tsc;
535 cpudata->cur.aperf -= cpudata->prev.aperf;
536 cpudata->cur.mperf -= cpudata->prev.mperf;
537 cpudata->cur.tsc -= cpudata->prev.tsc;
538
539 cpudata->prev.aperf = aperf;
540 cpudata->prev.mperf = mperf;
541 cpudata->prev.tsc = tsc;
542
543 cpudata->freq = div64_u64((cpudata->cur.aperf * cpu_khz), cpudata->cur.mperf);
544
545 return true;
546 }
547
amd_pstate_update(struct amd_cpudata * cpudata,u8 min_perf,u8 des_perf,u8 max_perf,bool fast_switch,int gov_flags)548 static void amd_pstate_update(struct amd_cpudata *cpudata, u8 min_perf,
549 u8 des_perf, u8 max_perf, bool fast_switch, int gov_flags)
550 {
551 struct cpufreq_policy *policy __free(put_cpufreq_policy) = cpufreq_cpu_get(cpudata->cpu);
552 union perf_cached perf = READ_ONCE(cpudata->perf);
553
554 if (!policy)
555 return;
556
557 des_perf = clamp_t(u8, des_perf, min_perf, max_perf);
558
559 policy->cur = perf_to_freq(perf, cpudata->nominal_freq, des_perf);
560
561 if ((cppc_state == AMD_PSTATE_GUIDED) && (gov_flags & CPUFREQ_GOV_DYNAMIC_SWITCHING)) {
562 min_perf = des_perf;
563 des_perf = 0;
564 }
565
566 /* limit the max perf when core performance boost feature is disabled */
567 if (!cpudata->boost_supported)
568 max_perf = min_t(u8, perf.nominal_perf, max_perf);
569
570 if (trace_amd_pstate_perf_enabled() && amd_pstate_sample(cpudata)) {
571 trace_amd_pstate_perf(min_perf, des_perf, max_perf, cpudata->freq,
572 cpudata->cur.mperf, cpudata->cur.aperf, cpudata->cur.tsc,
573 cpudata->cpu, fast_switch);
574 }
575
576 amd_pstate_update_perf(policy, min_perf, des_perf, max_perf, 0, fast_switch);
577 }
578
amd_pstate_verify(struct cpufreq_policy_data * policy_data)579 static int amd_pstate_verify(struct cpufreq_policy_data *policy_data)
580 {
581 /*
582 * Initialize lower frequency limit (i.e.policy->min) with
583 * lowest_nonlinear_frequency which is the most energy efficient
584 * frequency. Override the initial value set by cpufreq core and
585 * amd-pstate qos_requests.
586 */
587 if (policy_data->min == FREQ_QOS_MIN_DEFAULT_VALUE) {
588 struct cpufreq_policy *policy __free(put_cpufreq_policy) =
589 cpufreq_cpu_get(policy_data->cpu);
590 struct amd_cpudata *cpudata;
591
592 if (!policy)
593 return -EINVAL;
594
595 cpudata = policy->driver_data;
596 policy_data->min = cpudata->lowest_nonlinear_freq;
597 }
598
599 cpufreq_verify_within_cpu_limits(policy_data);
600
601 return 0;
602 }
603
amd_pstate_update_min_max_limit(struct cpufreq_policy * policy)604 static void amd_pstate_update_min_max_limit(struct cpufreq_policy *policy)
605 {
606 struct amd_cpudata *cpudata = policy->driver_data;
607 union perf_cached perf = READ_ONCE(cpudata->perf);
608
609 perf.max_limit_perf = freq_to_perf(perf, cpudata->nominal_freq, policy->max);
610 WRITE_ONCE(cpudata->max_limit_freq, policy->max);
611
612 if (cpudata->policy == CPUFREQ_POLICY_PERFORMANCE) {
613 perf.min_limit_perf = min(perf.nominal_perf, perf.max_limit_perf);
614 WRITE_ONCE(cpudata->min_limit_freq, min(cpudata->nominal_freq, cpudata->max_limit_freq));
615 } else {
616 perf.min_limit_perf = freq_to_perf(perf, cpudata->nominal_freq, policy->min);
617 WRITE_ONCE(cpudata->min_limit_freq, policy->min);
618 }
619
620 WRITE_ONCE(cpudata->perf, perf);
621 }
622
amd_pstate_update_freq(struct cpufreq_policy * policy,unsigned int target_freq,bool fast_switch)623 static int amd_pstate_update_freq(struct cpufreq_policy *policy,
624 unsigned int target_freq, bool fast_switch)
625 {
626 struct cpufreq_freqs freqs;
627 struct amd_cpudata *cpudata;
628 union perf_cached perf;
629 u8 des_perf;
630
631 cpudata = policy->driver_data;
632
633 if (policy->min != cpudata->min_limit_freq || policy->max != cpudata->max_limit_freq)
634 amd_pstate_update_min_max_limit(policy);
635
636 perf = READ_ONCE(cpudata->perf);
637
638 freqs.old = policy->cur;
639 freqs.new = target_freq;
640
641 des_perf = freq_to_perf(perf, cpudata->nominal_freq, target_freq);
642
643 WARN_ON(fast_switch && !policy->fast_switch_enabled);
644 /*
645 * If fast_switch is desired, then there aren't any registered
646 * transition notifiers. See comment for
647 * cpufreq_enable_fast_switch().
648 */
649 if (!fast_switch)
650 cpufreq_freq_transition_begin(policy, &freqs);
651
652 amd_pstate_update(cpudata, perf.min_limit_perf, des_perf,
653 perf.max_limit_perf, fast_switch,
654 policy->governor->flags);
655
656 if (!fast_switch)
657 cpufreq_freq_transition_end(policy, &freqs, false);
658
659 return 0;
660 }
661
amd_pstate_target(struct cpufreq_policy * policy,unsigned int target_freq,unsigned int relation)662 static int amd_pstate_target(struct cpufreq_policy *policy,
663 unsigned int target_freq,
664 unsigned int relation)
665 {
666 return amd_pstate_update_freq(policy, target_freq, false);
667 }
668
amd_pstate_fast_switch(struct cpufreq_policy * policy,unsigned int target_freq)669 static unsigned int amd_pstate_fast_switch(struct cpufreq_policy *policy,
670 unsigned int target_freq)
671 {
672 if (!amd_pstate_update_freq(policy, target_freq, true))
673 return target_freq;
674 return policy->cur;
675 }
676
amd_pstate_adjust_perf(unsigned int cpu,unsigned long _min_perf,unsigned long target_perf,unsigned long capacity)677 static void amd_pstate_adjust_perf(unsigned int cpu,
678 unsigned long _min_perf,
679 unsigned long target_perf,
680 unsigned long capacity)
681 {
682 u8 max_perf, min_perf, des_perf, cap_perf;
683 struct cpufreq_policy *policy __free(put_cpufreq_policy) = cpufreq_cpu_get(cpu);
684 struct amd_cpudata *cpudata;
685 union perf_cached perf;
686
687 if (!policy)
688 return;
689
690 cpudata = policy->driver_data;
691
692 if (policy->min != cpudata->min_limit_freq || policy->max != cpudata->max_limit_freq)
693 amd_pstate_update_min_max_limit(policy);
694
695 perf = READ_ONCE(cpudata->perf);
696 cap_perf = perf.highest_perf;
697
698 des_perf = cap_perf;
699 if (target_perf < capacity)
700 des_perf = DIV_ROUND_UP(cap_perf * target_perf, capacity);
701
702 if (_min_perf < capacity)
703 min_perf = DIV_ROUND_UP(cap_perf * _min_perf, capacity);
704 else
705 min_perf = cap_perf;
706
707 if (min_perf < perf.min_limit_perf)
708 min_perf = perf.min_limit_perf;
709
710 max_perf = perf.max_limit_perf;
711 if (max_perf < min_perf)
712 max_perf = min_perf;
713
714 amd_pstate_update(cpudata, min_perf, des_perf, max_perf, true,
715 policy->governor->flags);
716 }
717
amd_pstate_cpu_boost_update(struct cpufreq_policy * policy,bool on)718 static int amd_pstate_cpu_boost_update(struct cpufreq_policy *policy, bool on)
719 {
720 struct amd_cpudata *cpudata = policy->driver_data;
721 union perf_cached perf = READ_ONCE(cpudata->perf);
722 u32 nominal_freq, max_freq;
723 int ret = 0;
724
725 nominal_freq = READ_ONCE(cpudata->nominal_freq);
726 max_freq = perf_to_freq(perf, cpudata->nominal_freq, perf.highest_perf);
727
728 if (on)
729 policy->cpuinfo.max_freq = max_freq;
730 else if (policy->cpuinfo.max_freq > nominal_freq)
731 policy->cpuinfo.max_freq = nominal_freq;
732
733 policy->max = policy->cpuinfo.max_freq;
734
735 if (cppc_state == AMD_PSTATE_PASSIVE) {
736 ret = freq_qos_update_request(&cpudata->req[1], policy->cpuinfo.max_freq);
737 if (ret < 0)
738 pr_debug("Failed to update freq constraint: CPU%d\n", cpudata->cpu);
739 }
740
741 return ret < 0 ? ret : 0;
742 }
743
amd_pstate_set_boost(struct cpufreq_policy * policy,int state)744 static int amd_pstate_set_boost(struct cpufreq_policy *policy, int state)
745 {
746 struct amd_cpudata *cpudata = policy->driver_data;
747 int ret;
748
749 if (!cpudata->boost_supported) {
750 pr_err("Boost mode is not supported by this processor or SBIOS\n");
751 return -EOPNOTSUPP;
752 }
753
754 ret = amd_pstate_cpu_boost_update(policy, state);
755 refresh_frequency_limits(policy);
756
757 return ret;
758 }
759
amd_pstate_init_boost_support(struct amd_cpudata * cpudata)760 static int amd_pstate_init_boost_support(struct amd_cpudata *cpudata)
761 {
762 u64 boost_val;
763 int ret = -1;
764
765 /*
766 * If platform has no CPB support or disable it, initialize current driver
767 * boost_enabled state to be false, it is not an error for cpufreq core to handle.
768 */
769 if (!cpu_feature_enabled(X86_FEATURE_CPB)) {
770 pr_debug_once("Boost CPB capabilities not present in the processor\n");
771 ret = 0;
772 goto exit_err;
773 }
774
775 ret = rdmsrl_on_cpu(cpudata->cpu, MSR_K7_HWCR, &boost_val);
776 if (ret) {
777 pr_err_once("failed to read initial CPU boost state!\n");
778 ret = -EIO;
779 goto exit_err;
780 }
781
782 if (!(boost_val & MSR_K7_HWCR_CPB_DIS))
783 cpudata->boost_supported = true;
784
785 return 0;
786
787 exit_err:
788 cpudata->boost_supported = false;
789 return ret;
790 }
791
amd_perf_ctl_reset(unsigned int cpu)792 static void amd_perf_ctl_reset(unsigned int cpu)
793 {
794 wrmsrl_on_cpu(cpu, MSR_AMD_PERF_CTL, 0);
795 }
796
797 #define CPPC_MAX_PERF U8_MAX
798
amd_pstate_init_prefcore(struct amd_cpudata * cpudata)799 static void amd_pstate_init_prefcore(struct amd_cpudata *cpudata)
800 {
801 /* user disabled or not detected */
802 if (!amd_pstate_prefcore)
803 return;
804
805 cpudata->hw_prefcore = true;
806
807 /* Priorities must be initialized before ITMT support can be toggled on. */
808 sched_set_itmt_core_prio((int)READ_ONCE(cpudata->prefcore_ranking), cpudata->cpu);
809 }
810
amd_pstate_update_limits(unsigned int cpu)811 static void amd_pstate_update_limits(unsigned int cpu)
812 {
813 struct cpufreq_policy *policy __free(put_cpufreq_policy) = cpufreq_cpu_get(cpu);
814 struct amd_cpudata *cpudata;
815 u32 prev_high = 0, cur_high = 0;
816 bool highest_perf_changed = false;
817
818 if (!amd_pstate_prefcore)
819 return;
820
821 if (!policy)
822 return;
823
824 if (amd_get_highest_perf(cpu, &cur_high))
825 return;
826
827 cpudata = policy->driver_data;
828
829 prev_high = READ_ONCE(cpudata->prefcore_ranking);
830 highest_perf_changed = (prev_high != cur_high);
831 if (highest_perf_changed) {
832 WRITE_ONCE(cpudata->prefcore_ranking, cur_high);
833
834 if (cur_high < CPPC_MAX_PERF)
835 sched_set_itmt_core_prio((int)cur_high, cpu);
836 }
837 }
838
839 /*
840 * Get pstate transition delay time from ACPI tables that firmware set
841 * instead of using hardcode value directly.
842 */
amd_pstate_get_transition_delay_us(unsigned int cpu)843 static u32 amd_pstate_get_transition_delay_us(unsigned int cpu)
844 {
845 u32 transition_delay_ns;
846
847 transition_delay_ns = cppc_get_transition_latency(cpu);
848 if (transition_delay_ns == CPUFREQ_ETERNAL) {
849 if (cpu_feature_enabled(X86_FEATURE_AMD_FAST_CPPC))
850 return AMD_PSTATE_FAST_CPPC_TRANSITION_DELAY;
851 else
852 return AMD_PSTATE_TRANSITION_DELAY;
853 }
854
855 return transition_delay_ns / NSEC_PER_USEC;
856 }
857
858 /*
859 * Get pstate transition latency value from ACPI tables that firmware
860 * set instead of using hardcode value directly.
861 */
amd_pstate_get_transition_latency(unsigned int cpu)862 static u32 amd_pstate_get_transition_latency(unsigned int cpu)
863 {
864 u32 transition_latency;
865
866 transition_latency = cppc_get_transition_latency(cpu);
867 if (transition_latency == CPUFREQ_ETERNAL)
868 return AMD_PSTATE_TRANSITION_LATENCY;
869
870 return transition_latency;
871 }
872
873 /*
874 * amd_pstate_init_freq: Initialize the nominal_freq and lowest_nonlinear_freq
875 * for the @cpudata object.
876 *
877 * Requires: all perf members of @cpudata to be initialized.
878 *
879 * Returns 0 on success, non-zero value on failure.
880 */
amd_pstate_init_freq(struct amd_cpudata * cpudata)881 static int amd_pstate_init_freq(struct amd_cpudata *cpudata)
882 {
883 u32 min_freq, max_freq, nominal_freq, lowest_nonlinear_freq;
884 struct cppc_perf_caps cppc_perf;
885 union perf_cached perf;
886 int ret;
887
888 ret = cppc_get_perf_caps(cpudata->cpu, &cppc_perf);
889 if (ret)
890 return ret;
891 perf = READ_ONCE(cpudata->perf);
892
893 if (quirks && quirks->nominal_freq)
894 nominal_freq = quirks->nominal_freq;
895 else
896 nominal_freq = cppc_perf.nominal_freq;
897 nominal_freq *= 1000;
898
899 if (quirks && quirks->lowest_freq) {
900 min_freq = quirks->lowest_freq;
901 perf.lowest_perf = freq_to_perf(perf, nominal_freq, min_freq);
902 WRITE_ONCE(cpudata->perf, perf);
903 } else
904 min_freq = cppc_perf.lowest_freq;
905
906 min_freq *= 1000;
907
908 WRITE_ONCE(cpudata->nominal_freq, nominal_freq);
909
910 max_freq = perf_to_freq(perf, nominal_freq, perf.highest_perf);
911 lowest_nonlinear_freq = perf_to_freq(perf, nominal_freq, perf.lowest_nonlinear_perf);
912 WRITE_ONCE(cpudata->lowest_nonlinear_freq, lowest_nonlinear_freq);
913
914 /**
915 * Below values need to be initialized correctly, otherwise driver will fail to load
916 * max_freq is calculated according to (nominal_freq * highest_perf)/nominal_perf
917 * lowest_nonlinear_freq is a value between [min_freq, nominal_freq]
918 * Check _CPC in ACPI table objects if any values are incorrect
919 */
920 if (min_freq <= 0 || max_freq <= 0 || nominal_freq <= 0 || min_freq > max_freq) {
921 pr_err("min_freq(%d) or max_freq(%d) or nominal_freq(%d) value is incorrect\n",
922 min_freq, max_freq, nominal_freq);
923 return -EINVAL;
924 }
925
926 if (lowest_nonlinear_freq <= min_freq || lowest_nonlinear_freq > nominal_freq) {
927 pr_err("lowest_nonlinear_freq(%d) value is out of range [min_freq(%d), nominal_freq(%d)]\n",
928 lowest_nonlinear_freq, min_freq, nominal_freq);
929 return -EINVAL;
930 }
931
932 return 0;
933 }
934
amd_pstate_cpu_init(struct cpufreq_policy * policy)935 static int amd_pstate_cpu_init(struct cpufreq_policy *policy)
936 {
937 struct amd_cpudata *cpudata;
938 union perf_cached perf;
939 struct device *dev;
940 int ret;
941
942 /*
943 * Resetting PERF_CTL_MSR will put the CPU in P0 frequency,
944 * which is ideal for initialization process.
945 */
946 amd_perf_ctl_reset(policy->cpu);
947 dev = get_cpu_device(policy->cpu);
948 if (!dev)
949 return -ENODEV;
950
951 cpudata = kzalloc(sizeof(*cpudata), GFP_KERNEL);
952 if (!cpudata)
953 return -ENOMEM;
954
955 cpudata->cpu = policy->cpu;
956
957 ret = amd_pstate_init_perf(cpudata);
958 if (ret)
959 goto free_cpudata1;
960
961 amd_pstate_init_prefcore(cpudata);
962
963 ret = amd_pstate_init_freq(cpudata);
964 if (ret)
965 goto free_cpudata1;
966
967 ret = amd_pstate_init_boost_support(cpudata);
968 if (ret)
969 goto free_cpudata1;
970
971 policy->cpuinfo.transition_latency = amd_pstate_get_transition_latency(policy->cpu);
972 policy->transition_delay_us = amd_pstate_get_transition_delay_us(policy->cpu);
973
974 perf = READ_ONCE(cpudata->perf);
975
976 policy->cpuinfo.min_freq = policy->min = perf_to_freq(perf,
977 cpudata->nominal_freq,
978 perf.lowest_perf);
979 policy->cpuinfo.max_freq = policy->max = perf_to_freq(perf,
980 cpudata->nominal_freq,
981 perf.highest_perf);
982
983 ret = amd_pstate_cppc_enable(policy);
984 if (ret)
985 goto free_cpudata1;
986
987 policy->boost_supported = READ_ONCE(cpudata->boost_supported);
988
989 /* It will be updated by governor */
990 policy->cur = policy->cpuinfo.min_freq;
991
992 if (cpu_feature_enabled(X86_FEATURE_CPPC))
993 policy->fast_switch_possible = true;
994
995 ret = freq_qos_add_request(&policy->constraints, &cpudata->req[0],
996 FREQ_QOS_MIN, FREQ_QOS_MIN_DEFAULT_VALUE);
997 if (ret < 0) {
998 dev_err(dev, "Failed to add min-freq constraint (%d)\n", ret);
999 goto free_cpudata1;
1000 }
1001
1002 ret = freq_qos_add_request(&policy->constraints, &cpudata->req[1],
1003 FREQ_QOS_MAX, policy->cpuinfo.max_freq);
1004 if (ret < 0) {
1005 dev_err(dev, "Failed to add max-freq constraint (%d)\n", ret);
1006 goto free_cpudata2;
1007 }
1008
1009 policy->driver_data = cpudata;
1010
1011 if (!current_pstate_driver->adjust_perf)
1012 current_pstate_driver->adjust_perf = amd_pstate_adjust_perf;
1013
1014 return 0;
1015
1016 free_cpudata2:
1017 freq_qos_remove_request(&cpudata->req[0]);
1018 free_cpudata1:
1019 pr_warn("Failed to initialize CPU %d: %d\n", policy->cpu, ret);
1020 kfree(cpudata);
1021 return ret;
1022 }
1023
amd_pstate_cpu_exit(struct cpufreq_policy * policy)1024 static void amd_pstate_cpu_exit(struct cpufreq_policy *policy)
1025 {
1026 struct amd_cpudata *cpudata = policy->driver_data;
1027
1028 freq_qos_remove_request(&cpudata->req[1]);
1029 freq_qos_remove_request(&cpudata->req[0]);
1030 policy->fast_switch_possible = false;
1031 kfree(cpudata);
1032 }
1033
1034 /* Sysfs attributes */
1035
1036 /*
1037 * This frequency is to indicate the maximum hardware frequency.
1038 * If boost is not active but supported, the frequency will be larger than the
1039 * one in cpuinfo.
1040 */
show_amd_pstate_max_freq(struct cpufreq_policy * policy,char * buf)1041 static ssize_t show_amd_pstate_max_freq(struct cpufreq_policy *policy,
1042 char *buf)
1043 {
1044 struct amd_cpudata *cpudata;
1045 union perf_cached perf;
1046
1047 cpudata = policy->driver_data;
1048 perf = READ_ONCE(cpudata->perf);
1049
1050 return sysfs_emit(buf, "%u\n",
1051 perf_to_freq(perf, cpudata->nominal_freq, perf.highest_perf));
1052 }
1053
show_amd_pstate_lowest_nonlinear_freq(struct cpufreq_policy * policy,char * buf)1054 static ssize_t show_amd_pstate_lowest_nonlinear_freq(struct cpufreq_policy *policy,
1055 char *buf)
1056 {
1057 struct amd_cpudata *cpudata;
1058 union perf_cached perf;
1059
1060 cpudata = policy->driver_data;
1061 perf = READ_ONCE(cpudata->perf);
1062
1063 return sysfs_emit(buf, "%u\n",
1064 perf_to_freq(perf, cpudata->nominal_freq, perf.lowest_nonlinear_perf));
1065 }
1066
1067 /*
1068 * In some of ASICs, the highest_perf is not the one in the _CPC table, so we
1069 * need to expose it to sysfs.
1070 */
show_amd_pstate_highest_perf(struct cpufreq_policy * policy,char * buf)1071 static ssize_t show_amd_pstate_highest_perf(struct cpufreq_policy *policy,
1072 char *buf)
1073 {
1074 struct amd_cpudata *cpudata;
1075
1076 cpudata = policy->driver_data;
1077
1078 return sysfs_emit(buf, "%u\n", cpudata->perf.highest_perf);
1079 }
1080
show_amd_pstate_prefcore_ranking(struct cpufreq_policy * policy,char * buf)1081 static ssize_t show_amd_pstate_prefcore_ranking(struct cpufreq_policy *policy,
1082 char *buf)
1083 {
1084 u8 perf;
1085 struct amd_cpudata *cpudata = policy->driver_data;
1086
1087 perf = READ_ONCE(cpudata->prefcore_ranking);
1088
1089 return sysfs_emit(buf, "%u\n", perf);
1090 }
1091
show_amd_pstate_hw_prefcore(struct cpufreq_policy * policy,char * buf)1092 static ssize_t show_amd_pstate_hw_prefcore(struct cpufreq_policy *policy,
1093 char *buf)
1094 {
1095 bool hw_prefcore;
1096 struct amd_cpudata *cpudata = policy->driver_data;
1097
1098 hw_prefcore = READ_ONCE(cpudata->hw_prefcore);
1099
1100 return sysfs_emit(buf, "%s\n", str_enabled_disabled(hw_prefcore));
1101 }
1102
show_energy_performance_available_preferences(struct cpufreq_policy * policy,char * buf)1103 static ssize_t show_energy_performance_available_preferences(
1104 struct cpufreq_policy *policy, char *buf)
1105 {
1106 int i = 0;
1107 int offset = 0;
1108 struct amd_cpudata *cpudata = policy->driver_data;
1109
1110 if (cpudata->policy == CPUFREQ_POLICY_PERFORMANCE)
1111 return sysfs_emit_at(buf, offset, "%s\n",
1112 energy_perf_strings[EPP_INDEX_PERFORMANCE]);
1113
1114 while (energy_perf_strings[i] != NULL)
1115 offset += sysfs_emit_at(buf, offset, "%s ", energy_perf_strings[i++]);
1116
1117 offset += sysfs_emit_at(buf, offset, "\n");
1118
1119 return offset;
1120 }
1121
store_energy_performance_preference(struct cpufreq_policy * policy,const char * buf,size_t count)1122 static ssize_t store_energy_performance_preference(
1123 struct cpufreq_policy *policy, const char *buf, size_t count)
1124 {
1125 struct amd_cpudata *cpudata = policy->driver_data;
1126 char str_preference[21];
1127 ssize_t ret;
1128 u8 epp;
1129
1130 ret = sscanf(buf, "%20s", str_preference);
1131 if (ret != 1)
1132 return -EINVAL;
1133
1134 ret = match_string(energy_perf_strings, -1, str_preference);
1135 if (ret < 0)
1136 return -EINVAL;
1137
1138 if (!ret)
1139 epp = cpudata->epp_default;
1140 else
1141 epp = epp_values[ret];
1142
1143 if (epp > 0 && policy->policy == CPUFREQ_POLICY_PERFORMANCE) {
1144 pr_debug("EPP cannot be set under performance policy\n");
1145 return -EBUSY;
1146 }
1147
1148 ret = amd_pstate_set_epp(policy, epp);
1149
1150 return ret ? ret : count;
1151 }
1152
show_energy_performance_preference(struct cpufreq_policy * policy,char * buf)1153 static ssize_t show_energy_performance_preference(
1154 struct cpufreq_policy *policy, char *buf)
1155 {
1156 struct amd_cpudata *cpudata = policy->driver_data;
1157 u8 preference, epp;
1158
1159 epp = FIELD_GET(AMD_CPPC_EPP_PERF_MASK, cpudata->cppc_req_cached);
1160
1161 switch (epp) {
1162 case AMD_CPPC_EPP_PERFORMANCE:
1163 preference = EPP_INDEX_PERFORMANCE;
1164 break;
1165 case AMD_CPPC_EPP_BALANCE_PERFORMANCE:
1166 preference = EPP_INDEX_BALANCE_PERFORMANCE;
1167 break;
1168 case AMD_CPPC_EPP_BALANCE_POWERSAVE:
1169 preference = EPP_INDEX_BALANCE_POWERSAVE;
1170 break;
1171 case AMD_CPPC_EPP_POWERSAVE:
1172 preference = EPP_INDEX_POWERSAVE;
1173 break;
1174 default:
1175 return -EINVAL;
1176 }
1177
1178 return sysfs_emit(buf, "%s\n", energy_perf_strings[preference]);
1179 }
1180
amd_pstate_driver_cleanup(void)1181 static void amd_pstate_driver_cleanup(void)
1182 {
1183 if (amd_pstate_prefcore)
1184 sched_clear_itmt_support();
1185
1186 cppc_state = AMD_PSTATE_DISABLE;
1187 current_pstate_driver = NULL;
1188 }
1189
amd_pstate_set_driver(int mode_idx)1190 static int amd_pstate_set_driver(int mode_idx)
1191 {
1192 if (mode_idx >= AMD_PSTATE_DISABLE && mode_idx < AMD_PSTATE_MAX) {
1193 cppc_state = mode_idx;
1194 if (cppc_state == AMD_PSTATE_DISABLE)
1195 pr_info("driver is explicitly disabled\n");
1196
1197 if (cppc_state == AMD_PSTATE_ACTIVE)
1198 current_pstate_driver = &amd_pstate_epp_driver;
1199
1200 if (cppc_state == AMD_PSTATE_PASSIVE || cppc_state == AMD_PSTATE_GUIDED)
1201 current_pstate_driver = &amd_pstate_driver;
1202
1203 return 0;
1204 }
1205
1206 return -EINVAL;
1207 }
1208
amd_pstate_register_driver(int mode)1209 static int amd_pstate_register_driver(int mode)
1210 {
1211 int ret;
1212
1213 ret = amd_pstate_set_driver(mode);
1214 if (ret)
1215 return ret;
1216
1217 cppc_state = mode;
1218
1219 /* at least one CPU supports CPB */
1220 current_pstate_driver->boost_enabled = cpu_feature_enabled(X86_FEATURE_CPB);
1221
1222 ret = cpufreq_register_driver(current_pstate_driver);
1223 if (ret) {
1224 amd_pstate_driver_cleanup();
1225 return ret;
1226 }
1227
1228 /* Enable ITMT support once all CPUs have initialized their asym priorities. */
1229 if (amd_pstate_prefcore)
1230 sched_set_itmt_support();
1231
1232 return 0;
1233 }
1234
amd_pstate_unregister_driver(int dummy)1235 static int amd_pstate_unregister_driver(int dummy)
1236 {
1237 cpufreq_unregister_driver(current_pstate_driver);
1238 amd_pstate_driver_cleanup();
1239 return 0;
1240 }
1241
amd_pstate_change_mode_without_dvr_change(int mode)1242 static int amd_pstate_change_mode_without_dvr_change(int mode)
1243 {
1244 int cpu = 0;
1245
1246 cppc_state = mode;
1247
1248 if (cpu_feature_enabled(X86_FEATURE_CPPC) || cppc_state == AMD_PSTATE_ACTIVE)
1249 return 0;
1250
1251 for_each_present_cpu(cpu) {
1252 cppc_set_auto_sel(cpu, (cppc_state == AMD_PSTATE_PASSIVE) ? 0 : 1);
1253 }
1254
1255 return 0;
1256 }
1257
amd_pstate_change_driver_mode(int mode)1258 static int amd_pstate_change_driver_mode(int mode)
1259 {
1260 int ret;
1261
1262 ret = amd_pstate_unregister_driver(0);
1263 if (ret)
1264 return ret;
1265
1266 ret = amd_pstate_register_driver(mode);
1267 if (ret)
1268 return ret;
1269
1270 return 0;
1271 }
1272
1273 static cppc_mode_transition_fn mode_state_machine[AMD_PSTATE_MAX][AMD_PSTATE_MAX] = {
1274 [AMD_PSTATE_DISABLE] = {
1275 [AMD_PSTATE_DISABLE] = NULL,
1276 [AMD_PSTATE_PASSIVE] = amd_pstate_register_driver,
1277 [AMD_PSTATE_ACTIVE] = amd_pstate_register_driver,
1278 [AMD_PSTATE_GUIDED] = amd_pstate_register_driver,
1279 },
1280 [AMD_PSTATE_PASSIVE] = {
1281 [AMD_PSTATE_DISABLE] = amd_pstate_unregister_driver,
1282 [AMD_PSTATE_PASSIVE] = NULL,
1283 [AMD_PSTATE_ACTIVE] = amd_pstate_change_driver_mode,
1284 [AMD_PSTATE_GUIDED] = amd_pstate_change_mode_without_dvr_change,
1285 },
1286 [AMD_PSTATE_ACTIVE] = {
1287 [AMD_PSTATE_DISABLE] = amd_pstate_unregister_driver,
1288 [AMD_PSTATE_PASSIVE] = amd_pstate_change_driver_mode,
1289 [AMD_PSTATE_ACTIVE] = NULL,
1290 [AMD_PSTATE_GUIDED] = amd_pstate_change_driver_mode,
1291 },
1292 [AMD_PSTATE_GUIDED] = {
1293 [AMD_PSTATE_DISABLE] = amd_pstate_unregister_driver,
1294 [AMD_PSTATE_PASSIVE] = amd_pstate_change_mode_without_dvr_change,
1295 [AMD_PSTATE_ACTIVE] = amd_pstate_change_driver_mode,
1296 [AMD_PSTATE_GUIDED] = NULL,
1297 },
1298 };
1299
amd_pstate_show_status(char * buf)1300 static ssize_t amd_pstate_show_status(char *buf)
1301 {
1302 if (!current_pstate_driver)
1303 return sysfs_emit(buf, "disable\n");
1304
1305 return sysfs_emit(buf, "%s\n", amd_pstate_mode_string[cppc_state]);
1306 }
1307
amd_pstate_update_status(const char * buf,size_t size)1308 int amd_pstate_update_status(const char *buf, size_t size)
1309 {
1310 int mode_idx;
1311
1312 if (size > strlen("passive") || size < strlen("active"))
1313 return -EINVAL;
1314
1315 mode_idx = get_mode_idx_from_str(buf, size);
1316
1317 if (mode_idx < 0 || mode_idx >= AMD_PSTATE_MAX)
1318 return -EINVAL;
1319
1320 if (mode_state_machine[cppc_state][mode_idx]) {
1321 guard(mutex)(&amd_pstate_driver_lock);
1322 return mode_state_machine[cppc_state][mode_idx](mode_idx);
1323 }
1324
1325 return 0;
1326 }
1327 EXPORT_SYMBOL_GPL(amd_pstate_update_status);
1328
status_show(struct device * dev,struct device_attribute * attr,char * buf)1329 static ssize_t status_show(struct device *dev,
1330 struct device_attribute *attr, char *buf)
1331 {
1332
1333 guard(mutex)(&amd_pstate_driver_lock);
1334
1335 return amd_pstate_show_status(buf);
1336 }
1337
status_store(struct device * a,struct device_attribute * b,const char * buf,size_t count)1338 static ssize_t status_store(struct device *a, struct device_attribute *b,
1339 const char *buf, size_t count)
1340 {
1341 char *p = memchr(buf, '\n', count);
1342 int ret;
1343
1344 ret = amd_pstate_update_status(buf, p ? p - buf : count);
1345
1346 return ret < 0 ? ret : count;
1347 }
1348
prefcore_show(struct device * dev,struct device_attribute * attr,char * buf)1349 static ssize_t prefcore_show(struct device *dev,
1350 struct device_attribute *attr, char *buf)
1351 {
1352 return sysfs_emit(buf, "%s\n", str_enabled_disabled(amd_pstate_prefcore));
1353 }
1354
1355 cpufreq_freq_attr_ro(amd_pstate_max_freq);
1356 cpufreq_freq_attr_ro(amd_pstate_lowest_nonlinear_freq);
1357
1358 cpufreq_freq_attr_ro(amd_pstate_highest_perf);
1359 cpufreq_freq_attr_ro(amd_pstate_prefcore_ranking);
1360 cpufreq_freq_attr_ro(amd_pstate_hw_prefcore);
1361 cpufreq_freq_attr_rw(energy_performance_preference);
1362 cpufreq_freq_attr_ro(energy_performance_available_preferences);
1363 static DEVICE_ATTR_RW(status);
1364 static DEVICE_ATTR_RO(prefcore);
1365
1366 static struct freq_attr *amd_pstate_attr[] = {
1367 &amd_pstate_max_freq,
1368 &amd_pstate_lowest_nonlinear_freq,
1369 &amd_pstate_highest_perf,
1370 &amd_pstate_prefcore_ranking,
1371 &amd_pstate_hw_prefcore,
1372 NULL,
1373 };
1374
1375 static struct freq_attr *amd_pstate_epp_attr[] = {
1376 &amd_pstate_max_freq,
1377 &amd_pstate_lowest_nonlinear_freq,
1378 &amd_pstate_highest_perf,
1379 &amd_pstate_prefcore_ranking,
1380 &amd_pstate_hw_prefcore,
1381 &energy_performance_preference,
1382 &energy_performance_available_preferences,
1383 NULL,
1384 };
1385
1386 static struct attribute *pstate_global_attributes[] = {
1387 &dev_attr_status.attr,
1388 &dev_attr_prefcore.attr,
1389 NULL
1390 };
1391
1392 static const struct attribute_group amd_pstate_global_attr_group = {
1393 .name = "amd_pstate",
1394 .attrs = pstate_global_attributes,
1395 };
1396
amd_pstate_acpi_pm_profile_server(void)1397 static bool amd_pstate_acpi_pm_profile_server(void)
1398 {
1399 switch (acpi_gbl_FADT.preferred_profile) {
1400 case PM_ENTERPRISE_SERVER:
1401 case PM_SOHO_SERVER:
1402 case PM_PERFORMANCE_SERVER:
1403 return true;
1404 }
1405 return false;
1406 }
1407
amd_pstate_acpi_pm_profile_undefined(void)1408 static bool amd_pstate_acpi_pm_profile_undefined(void)
1409 {
1410 if (acpi_gbl_FADT.preferred_profile == PM_UNSPECIFIED)
1411 return true;
1412 if (acpi_gbl_FADT.preferred_profile >= NR_PM_PROFILES)
1413 return true;
1414 return false;
1415 }
1416
amd_pstate_epp_cpu_init(struct cpufreq_policy * policy)1417 static int amd_pstate_epp_cpu_init(struct cpufreq_policy *policy)
1418 {
1419 struct amd_cpudata *cpudata;
1420 union perf_cached perf;
1421 struct device *dev;
1422 u64 value;
1423 int ret;
1424
1425 /*
1426 * Resetting PERF_CTL_MSR will put the CPU in P0 frequency,
1427 * which is ideal for initialization process.
1428 */
1429 amd_perf_ctl_reset(policy->cpu);
1430 dev = get_cpu_device(policy->cpu);
1431 if (!dev)
1432 return -ENODEV;
1433
1434 cpudata = kzalloc(sizeof(*cpudata), GFP_KERNEL);
1435 if (!cpudata)
1436 return -ENOMEM;
1437
1438 cpudata->cpu = policy->cpu;
1439
1440 ret = amd_pstate_init_perf(cpudata);
1441 if (ret)
1442 goto free_cpudata1;
1443
1444 amd_pstate_init_prefcore(cpudata);
1445
1446 ret = amd_pstate_init_freq(cpudata);
1447 if (ret)
1448 goto free_cpudata1;
1449
1450 ret = amd_pstate_init_boost_support(cpudata);
1451 if (ret)
1452 goto free_cpudata1;
1453
1454 perf = READ_ONCE(cpudata->perf);
1455
1456 policy->cpuinfo.min_freq = policy->min = perf_to_freq(perf,
1457 cpudata->nominal_freq,
1458 perf.lowest_perf);
1459 policy->cpuinfo.max_freq = policy->max = perf_to_freq(perf,
1460 cpudata->nominal_freq,
1461 perf.highest_perf);
1462 policy->driver_data = cpudata;
1463
1464 ret = amd_pstate_cppc_enable(policy);
1465 if (ret)
1466 goto free_cpudata1;
1467
1468 /* It will be updated by governor */
1469 policy->cur = policy->cpuinfo.min_freq;
1470
1471
1472 policy->boost_supported = READ_ONCE(cpudata->boost_supported);
1473
1474 /*
1475 * Set the policy to provide a valid fallback value in case
1476 * the default cpufreq governor is neither powersave nor performance.
1477 */
1478 if (amd_pstate_acpi_pm_profile_server() ||
1479 amd_pstate_acpi_pm_profile_undefined()) {
1480 policy->policy = CPUFREQ_POLICY_PERFORMANCE;
1481 cpudata->epp_default = amd_pstate_get_epp(cpudata);
1482 } else {
1483 policy->policy = CPUFREQ_POLICY_POWERSAVE;
1484 cpudata->epp_default = AMD_CPPC_EPP_BALANCE_PERFORMANCE;
1485 }
1486
1487 if (cpu_feature_enabled(X86_FEATURE_CPPC)) {
1488 ret = rdmsrl_on_cpu(cpudata->cpu, MSR_AMD_CPPC_REQ, &value);
1489 if (ret)
1490 return ret;
1491 WRITE_ONCE(cpudata->cppc_req_cached, value);
1492 }
1493 ret = amd_pstate_set_epp(policy, cpudata->epp_default);
1494 if (ret)
1495 return ret;
1496
1497 current_pstate_driver->adjust_perf = NULL;
1498
1499 return 0;
1500
1501 free_cpudata1:
1502 pr_warn("Failed to initialize CPU %d: %d\n", policy->cpu, ret);
1503 kfree(cpudata);
1504 return ret;
1505 }
1506
amd_pstate_epp_cpu_exit(struct cpufreq_policy * policy)1507 static void amd_pstate_epp_cpu_exit(struct cpufreq_policy *policy)
1508 {
1509 struct amd_cpudata *cpudata = policy->driver_data;
1510
1511 if (cpudata) {
1512 kfree(cpudata);
1513 policy->driver_data = NULL;
1514 }
1515
1516 pr_debug("CPU %d exiting\n", policy->cpu);
1517 }
1518
amd_pstate_epp_update_limit(struct cpufreq_policy * policy)1519 static int amd_pstate_epp_update_limit(struct cpufreq_policy *policy)
1520 {
1521 struct amd_cpudata *cpudata = policy->driver_data;
1522 union perf_cached perf;
1523 u8 epp;
1524
1525 if (policy->min != cpudata->min_limit_freq || policy->max != cpudata->max_limit_freq)
1526 amd_pstate_update_min_max_limit(policy);
1527
1528 if (cpudata->policy == CPUFREQ_POLICY_PERFORMANCE)
1529 epp = 0;
1530 else
1531 epp = FIELD_GET(AMD_CPPC_EPP_PERF_MASK, cpudata->cppc_req_cached);
1532
1533 perf = READ_ONCE(cpudata->perf);
1534
1535 return amd_pstate_update_perf(policy, perf.min_limit_perf, 0U,
1536 perf.max_limit_perf, epp, false);
1537 }
1538
amd_pstate_epp_set_policy(struct cpufreq_policy * policy)1539 static int amd_pstate_epp_set_policy(struct cpufreq_policy *policy)
1540 {
1541 struct amd_cpudata *cpudata = policy->driver_data;
1542 int ret;
1543
1544 if (!policy->cpuinfo.max_freq)
1545 return -ENODEV;
1546
1547 cpudata->policy = policy->policy;
1548
1549 ret = amd_pstate_epp_update_limit(policy);
1550 if (ret)
1551 return ret;
1552
1553 /*
1554 * policy->cur is never updated with the amd_pstate_epp driver, but it
1555 * is used as a stale frequency value. So, keep it within limits.
1556 */
1557 policy->cur = policy->min;
1558
1559 return 0;
1560 }
1561
amd_pstate_epp_cpu_online(struct cpufreq_policy * policy)1562 static int amd_pstate_epp_cpu_online(struct cpufreq_policy *policy)
1563 {
1564 pr_debug("AMD CPU Core %d going online\n", policy->cpu);
1565
1566 return amd_pstate_cppc_enable(policy);
1567 }
1568
amd_pstate_epp_cpu_offline(struct cpufreq_policy * policy)1569 static int amd_pstate_epp_cpu_offline(struct cpufreq_policy *policy)
1570 {
1571 return 0;
1572 }
1573
amd_pstate_epp_suspend(struct cpufreq_policy * policy)1574 static int amd_pstate_epp_suspend(struct cpufreq_policy *policy)
1575 {
1576 struct amd_cpudata *cpudata = policy->driver_data;
1577
1578 /* invalidate to ensure it's rewritten during resume */
1579 cpudata->cppc_req_cached = 0;
1580
1581 /* set this flag to avoid setting core offline*/
1582 cpudata->suspended = true;
1583
1584 return 0;
1585 }
1586
amd_pstate_epp_resume(struct cpufreq_policy * policy)1587 static int amd_pstate_epp_resume(struct cpufreq_policy *policy)
1588 {
1589 struct amd_cpudata *cpudata = policy->driver_data;
1590
1591 if (cpudata->suspended) {
1592 int ret;
1593
1594 /* enable amd pstate from suspend state*/
1595 ret = amd_pstate_epp_update_limit(policy);
1596 if (ret)
1597 return ret;
1598
1599 cpudata->suspended = false;
1600 }
1601
1602 return 0;
1603 }
1604
1605 static struct cpufreq_driver amd_pstate_driver = {
1606 .flags = CPUFREQ_CONST_LOOPS | CPUFREQ_NEED_UPDATE_LIMITS,
1607 .verify = amd_pstate_verify,
1608 .target = amd_pstate_target,
1609 .fast_switch = amd_pstate_fast_switch,
1610 .init = amd_pstate_cpu_init,
1611 .exit = amd_pstate_cpu_exit,
1612 .set_boost = amd_pstate_set_boost,
1613 .update_limits = amd_pstate_update_limits,
1614 .name = "amd-pstate",
1615 .attr = amd_pstate_attr,
1616 };
1617
1618 static struct cpufreq_driver amd_pstate_epp_driver = {
1619 .flags = CPUFREQ_CONST_LOOPS,
1620 .verify = amd_pstate_verify,
1621 .setpolicy = amd_pstate_epp_set_policy,
1622 .init = amd_pstate_epp_cpu_init,
1623 .exit = amd_pstate_epp_cpu_exit,
1624 .offline = amd_pstate_epp_cpu_offline,
1625 .online = amd_pstate_epp_cpu_online,
1626 .suspend = amd_pstate_epp_suspend,
1627 .resume = amd_pstate_epp_resume,
1628 .update_limits = amd_pstate_update_limits,
1629 .set_boost = amd_pstate_set_boost,
1630 .name = "amd-pstate-epp",
1631 .attr = amd_pstate_epp_attr,
1632 };
1633
1634 /*
1635 * CPPC function is not supported for family ID 17H with model_ID ranging from 0x10 to 0x2F.
1636 * show the debug message that helps to check if the CPU has CPPC support for loading issue.
1637 */
amd_cppc_supported(void)1638 static bool amd_cppc_supported(void)
1639 {
1640 struct cpuinfo_x86 *c = &cpu_data(0);
1641 bool warn = false;
1642
1643 if ((boot_cpu_data.x86 == 0x17) && (boot_cpu_data.x86_model < 0x30)) {
1644 pr_debug_once("CPPC feature is not supported by the processor\n");
1645 return false;
1646 }
1647
1648 /*
1649 * If the CPPC feature is disabled in the BIOS for processors
1650 * that support MSR-based CPPC, the AMD Pstate driver may not
1651 * function correctly.
1652 *
1653 * For such processors, check the CPPC flag and display a
1654 * warning message if the platform supports CPPC.
1655 *
1656 * Note: The code check below will not abort the driver
1657 * registration process because of the code is added for
1658 * debugging purposes. Besides, it may still be possible for
1659 * the driver to work using the shared-memory mechanism.
1660 */
1661 if (!cpu_feature_enabled(X86_FEATURE_CPPC)) {
1662 if (cpu_feature_enabled(X86_FEATURE_ZEN2)) {
1663 switch (c->x86_model) {
1664 case 0x60 ... 0x6F:
1665 case 0x80 ... 0xAF:
1666 warn = true;
1667 break;
1668 }
1669 } else if (cpu_feature_enabled(X86_FEATURE_ZEN3) ||
1670 cpu_feature_enabled(X86_FEATURE_ZEN4)) {
1671 switch (c->x86_model) {
1672 case 0x10 ... 0x1F:
1673 case 0x40 ... 0xAF:
1674 warn = true;
1675 break;
1676 }
1677 } else if (cpu_feature_enabled(X86_FEATURE_ZEN5)) {
1678 warn = true;
1679 }
1680 }
1681
1682 if (warn)
1683 pr_warn_once("The CPPC feature is supported but currently disabled by the BIOS.\n"
1684 "Please enable it if your BIOS has the CPPC option.\n");
1685 return true;
1686 }
1687
amd_pstate_init(void)1688 static int __init amd_pstate_init(void)
1689 {
1690 struct device *dev_root;
1691 int ret;
1692
1693 if (boot_cpu_data.x86_vendor != X86_VENDOR_AMD)
1694 return -ENODEV;
1695
1696 /* show debug message only if CPPC is not supported */
1697 if (!amd_cppc_supported())
1698 return -EOPNOTSUPP;
1699
1700 /* show warning message when BIOS broken or ACPI disabled */
1701 if (!acpi_cpc_valid()) {
1702 pr_warn_once("the _CPC object is not present in SBIOS or ACPI disabled\n");
1703 return -ENODEV;
1704 }
1705
1706 /* don't keep reloading if cpufreq_driver exists */
1707 if (cpufreq_get_current_driver())
1708 return -EEXIST;
1709
1710 quirks = NULL;
1711
1712 /* check if this machine need CPPC quirks */
1713 dmi_check_system(amd_pstate_quirks_table);
1714
1715 /*
1716 * determine the driver mode from the command line or kernel config.
1717 * If no command line input is provided, cppc_state will be AMD_PSTATE_UNDEFINED.
1718 * command line options will override the kernel config settings.
1719 */
1720
1721 if (cppc_state == AMD_PSTATE_UNDEFINED) {
1722 /* Disable on the following configs by default:
1723 * 1. Undefined platforms
1724 * 2. Server platforms with CPUs older than Family 0x1A.
1725 */
1726 if (amd_pstate_acpi_pm_profile_undefined() ||
1727 (amd_pstate_acpi_pm_profile_server() && boot_cpu_data.x86 < 0x1A)) {
1728 pr_info("driver load is disabled, boot with specific mode to enable this\n");
1729 return -ENODEV;
1730 }
1731 /* get driver mode from kernel config option [1:4] */
1732 cppc_state = CONFIG_X86_AMD_PSTATE_DEFAULT_MODE;
1733 }
1734
1735 if (cppc_state == AMD_PSTATE_DISABLE) {
1736 pr_info("driver load is disabled, boot with specific mode to enable this\n");
1737 return -ENODEV;
1738 }
1739
1740 /* capability check */
1741 if (cpu_feature_enabled(X86_FEATURE_CPPC)) {
1742 pr_debug("AMD CPPC MSR based functionality is supported\n");
1743 } else {
1744 pr_debug("AMD CPPC shared memory based functionality is supported\n");
1745 static_call_update(amd_pstate_cppc_enable, shmem_cppc_enable);
1746 static_call_update(amd_pstate_init_perf, shmem_init_perf);
1747 static_call_update(amd_pstate_update_perf, shmem_update_perf);
1748 static_call_update(amd_pstate_get_epp, shmem_get_epp);
1749 static_call_update(amd_pstate_set_epp, shmem_set_epp);
1750 }
1751
1752 if (amd_pstate_prefcore) {
1753 ret = amd_detect_prefcore(&amd_pstate_prefcore);
1754 if (ret)
1755 return ret;
1756 }
1757
1758 ret = amd_pstate_register_driver(cppc_state);
1759 if (ret) {
1760 pr_err("failed to register with return %d\n", ret);
1761 return ret;
1762 }
1763
1764 dev_root = bus_get_dev_root(&cpu_subsys);
1765 if (dev_root) {
1766 ret = sysfs_create_group(&dev_root->kobj, &amd_pstate_global_attr_group);
1767 put_device(dev_root);
1768 if (ret) {
1769 pr_err("sysfs attribute export failed with error %d.\n", ret);
1770 goto global_attr_free;
1771 }
1772 }
1773
1774 return ret;
1775
1776 global_attr_free:
1777 cpufreq_unregister_driver(current_pstate_driver);
1778 return ret;
1779 }
1780 device_initcall(amd_pstate_init);
1781
amd_pstate_param(char * str)1782 static int __init amd_pstate_param(char *str)
1783 {
1784 size_t size;
1785 int mode_idx;
1786
1787 if (!str)
1788 return -EINVAL;
1789
1790 size = strlen(str);
1791 mode_idx = get_mode_idx_from_str(str, size);
1792
1793 return amd_pstate_set_driver(mode_idx);
1794 }
1795
amd_prefcore_param(char * str)1796 static int __init amd_prefcore_param(char *str)
1797 {
1798 if (!strcmp(str, "disable"))
1799 amd_pstate_prefcore = false;
1800
1801 return 0;
1802 }
1803
1804 early_param("amd_pstate", amd_pstate_param);
1805 early_param("amd_prefcore", amd_prefcore_param);
1806
1807 MODULE_AUTHOR("Huang Rui <ray.huang@amd.com>");
1808 MODULE_DESCRIPTION("AMD Processor P-state Frequency Driver");
1809