xref: /linux/drivers/net/ethernet/mellanox/mlx5/core/eswitch_offloads.c (revision 18a7e218cfcdca6666e1f7356533e4c988780b57)
1 /*
2  * Copyright (c) 2016, Mellanox Technologies. All rights reserved.
3  *
4  * This software is available to you under a choice of one of two
5  * licenses.  You may choose to be licensed under the terms of the GNU
6  * General Public License (GPL) Version 2, available from the file
7  * COPYING in the main directory of this source tree, or the
8  * OpenIB.org BSD license below:
9  *
10  *     Redistribution and use in source and binary forms, with or
11  *     without modification, are permitted provided that the following
12  *     conditions are met:
13  *
14  *      - Redistributions of source code must retain the above
15  *        copyright notice, this list of conditions and the following
16  *        disclaimer.
17  *
18  *      - Redistributions in binary form must reproduce the above
19  *        copyright notice, this list of conditions and the following
20  *        disclaimer in the documentation and/or other materials
21  *        provided with the distribution.
22  *
23  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30  * SOFTWARE.
31  */
32 
33 #include <linux/etherdevice.h>
34 #include <linux/idr.h>
35 #include <linux/mlx5/driver.h>
36 #include <linux/mlx5/mlx5_ifc.h>
37 #include <linux/mlx5/vport.h>
38 #include <linux/mlx5/fs.h>
39 #include "mlx5_core.h"
40 #include "eswitch.h"
41 #include "esw/indir_table.h"
42 #include "esw/acl/ofld.h"
43 #include "rdma.h"
44 #include "en.h"
45 #include "fs_core.h"
46 #include "lib/mlx5.h"
47 #include "lib/devcom.h"
48 #include "lib/eq.h"
49 #include "lib/fs_chains.h"
50 #include "en_tc.h"
51 #include "en/mapping.h"
52 #include "devlink.h"
53 #include "lag/lag.h"
54 #include "en/tc/post_meter.h"
55 
56 /* There are two match-all miss flows, one for unicast dst mac and
57  * one for multicast.
58  */
59 #define MLX5_ESW_MISS_FLOWS (2)
60 #define UPLINK_REP_INDEX 0
61 
62 #define MLX5_ESW_VPORT_TBL_SIZE 128
63 #define MLX5_ESW_VPORT_TBL_NUM_GROUPS  4
64 
65 #define MLX5_ESW_FT_OFFLOADS_DROP_RULE (1)
66 
67 #define MLX5_ESW_MAX_CTRL_EQS 4
68 #define MLX5_ESW_DEFAULT_SF_COMP_EQS 8
69 
70 static struct esw_vport_tbl_namespace mlx5_esw_vport_tbl_mirror_ns = {
71 	.max_fte = MLX5_ESW_VPORT_TBL_SIZE,
72 	.max_num_groups = MLX5_ESW_VPORT_TBL_NUM_GROUPS,
73 	.flags = 0,
74 };
75 
mlx5_eswitch_get_rep(struct mlx5_eswitch * esw,u16 vport_num)76 static struct mlx5_eswitch_rep *mlx5_eswitch_get_rep(struct mlx5_eswitch *esw,
77 						     u16 vport_num)
78 {
79 	return xa_load(&esw->offloads.vport_reps, vport_num);
80 }
81 
82 static void
mlx5_eswitch_set_rule_flow_source(struct mlx5_eswitch * esw,struct mlx5_flow_spec * spec,struct mlx5_esw_flow_attr * attr)83 mlx5_eswitch_set_rule_flow_source(struct mlx5_eswitch *esw,
84 				  struct mlx5_flow_spec *spec,
85 				  struct mlx5_esw_flow_attr *attr)
86 {
87 	if (!MLX5_CAP_ESW_FLOWTABLE(esw->dev, flow_source) || !attr || !attr->in_rep)
88 		return;
89 
90 	if (attr->int_port) {
91 		spec->flow_context.flow_source = mlx5e_tc_int_port_get_flow_source(attr->int_port);
92 
93 		return;
94 	}
95 
96 	spec->flow_context.flow_source = (attr->in_rep->vport == MLX5_VPORT_UPLINK) ?
97 					 MLX5_FLOW_CONTEXT_FLOW_SOURCE_UPLINK :
98 					 MLX5_FLOW_CONTEXT_FLOW_SOURCE_LOCAL_VPORT;
99 }
100 
101 /* Actually only the upper 16 bits of reg c0 need to be cleared, but the lower 16 bits
102  * are not needed as well in the following process. So clear them all for simplicity.
103  */
104 void
mlx5_eswitch_clear_rule_source_port(struct mlx5_eswitch * esw,struct mlx5_flow_spec * spec)105 mlx5_eswitch_clear_rule_source_port(struct mlx5_eswitch *esw, struct mlx5_flow_spec *spec)
106 {
107 	if (mlx5_eswitch_vport_match_metadata_enabled(esw)) {
108 		void *misc2;
109 
110 		misc2 = MLX5_ADDR_OF(fte_match_param, spec->match_value, misc_parameters_2);
111 		MLX5_SET(fte_match_set_misc2, misc2, metadata_reg_c_0, 0);
112 
113 		misc2 = MLX5_ADDR_OF(fte_match_param, spec->match_criteria, misc_parameters_2);
114 		MLX5_SET(fte_match_set_misc2, misc2, metadata_reg_c_0, 0);
115 
116 		if (!memchr_inv(misc2, 0, MLX5_ST_SZ_BYTES(fte_match_set_misc2)))
117 			spec->match_criteria_enable &= ~MLX5_MATCH_MISC_PARAMETERS_2;
118 	}
119 }
120 
121 static void
mlx5_eswitch_set_rule_source_port(struct mlx5_eswitch * esw,struct mlx5_flow_spec * spec,struct mlx5_flow_attr * attr,struct mlx5_eswitch * src_esw,u16 vport)122 mlx5_eswitch_set_rule_source_port(struct mlx5_eswitch *esw,
123 				  struct mlx5_flow_spec *spec,
124 				  struct mlx5_flow_attr *attr,
125 				  struct mlx5_eswitch *src_esw,
126 				  u16 vport)
127 {
128 	struct mlx5_esw_flow_attr *esw_attr = attr->esw_attr;
129 	u32 metadata;
130 	void *misc2;
131 	void *misc;
132 
133 	/* Use metadata matching because vport is not represented by single
134 	 * VHCA in dual-port RoCE mode, and matching on source vport may fail.
135 	 */
136 	if (mlx5_eswitch_vport_match_metadata_enabled(esw)) {
137 		if (mlx5_esw_indir_table_decap_vport(attr))
138 			vport = mlx5_esw_indir_table_decap_vport(attr);
139 
140 		if (!attr->chain && esw_attr && esw_attr->int_port)
141 			metadata =
142 				mlx5e_tc_int_port_get_metadata_for_match(esw_attr->int_port);
143 		else
144 			metadata =
145 				mlx5_eswitch_get_vport_metadata_for_match(src_esw, vport);
146 
147 		misc2 = MLX5_ADDR_OF(fte_match_param, spec->match_value, misc_parameters_2);
148 		MLX5_SET(fte_match_set_misc2, misc2, metadata_reg_c_0, metadata);
149 
150 		misc2 = MLX5_ADDR_OF(fte_match_param, spec->match_criteria, misc_parameters_2);
151 		MLX5_SET(fte_match_set_misc2, misc2, metadata_reg_c_0,
152 			 mlx5_eswitch_get_vport_metadata_mask());
153 
154 		spec->match_criteria_enable |= MLX5_MATCH_MISC_PARAMETERS_2;
155 	} else {
156 		misc = MLX5_ADDR_OF(fte_match_param, spec->match_value, misc_parameters);
157 		MLX5_SET(fte_match_set_misc, misc, source_port, vport);
158 
159 		if (MLX5_CAP_ESW(esw->dev, merged_eswitch))
160 			MLX5_SET(fte_match_set_misc, misc,
161 				 source_eswitch_owner_vhca_id,
162 				 MLX5_CAP_GEN(src_esw->dev, vhca_id));
163 
164 		misc = MLX5_ADDR_OF(fte_match_param, spec->match_criteria, misc_parameters);
165 		MLX5_SET_TO_ONES(fte_match_set_misc, misc, source_port);
166 		if (MLX5_CAP_ESW(esw->dev, merged_eswitch))
167 			MLX5_SET_TO_ONES(fte_match_set_misc, misc,
168 					 source_eswitch_owner_vhca_id);
169 
170 		spec->match_criteria_enable |= MLX5_MATCH_MISC_PARAMETERS;
171 	}
172 }
173 
174 static int
esw_setup_decap_indir(struct mlx5_eswitch * esw,struct mlx5_flow_attr * attr)175 esw_setup_decap_indir(struct mlx5_eswitch *esw,
176 		      struct mlx5_flow_attr *attr)
177 {
178 	struct mlx5_flow_table *ft;
179 
180 	if (!(attr->flags & MLX5_ATTR_FLAG_SRC_REWRITE))
181 		return -EOPNOTSUPP;
182 
183 	ft = mlx5_esw_indir_table_get(esw, attr,
184 				      mlx5_esw_indir_table_decap_vport(attr), true);
185 	return PTR_ERR_OR_ZERO(ft);
186 }
187 
188 static void
esw_cleanup_decap_indir(struct mlx5_eswitch * esw,struct mlx5_flow_attr * attr)189 esw_cleanup_decap_indir(struct mlx5_eswitch *esw,
190 			struct mlx5_flow_attr *attr)
191 {
192 	if (mlx5_esw_indir_table_decap_vport(attr))
193 		mlx5_esw_indir_table_put(esw,
194 					 mlx5_esw_indir_table_decap_vport(attr),
195 					 true);
196 }
197 
198 static int
esw_setup_mtu_dest(struct mlx5_flow_destination * dest,struct mlx5e_meter_attr * meter,int i)199 esw_setup_mtu_dest(struct mlx5_flow_destination *dest,
200 		   struct mlx5e_meter_attr *meter,
201 		   int i)
202 {
203 	dest[i].type = MLX5_FLOW_DESTINATION_TYPE_RANGE;
204 	dest[i].range.field = MLX5_FLOW_DEST_RANGE_FIELD_PKT_LEN;
205 	dest[i].range.min = 0;
206 	dest[i].range.max = meter->params.mtu;
207 	dest[i].range.hit_ft = mlx5e_post_meter_get_mtu_true_ft(meter->post_meter);
208 	dest[i].range.miss_ft = mlx5e_post_meter_get_mtu_false_ft(meter->post_meter);
209 
210 	return 0;
211 }
212 
213 static int
esw_setup_sampler_dest(struct mlx5_flow_destination * dest,struct mlx5_flow_act * flow_act,u32 sampler_id,int i)214 esw_setup_sampler_dest(struct mlx5_flow_destination *dest,
215 		       struct mlx5_flow_act *flow_act,
216 		       u32 sampler_id,
217 		       int i)
218 {
219 	flow_act->flags |= FLOW_ACT_IGNORE_FLOW_LEVEL;
220 	dest[i].type = MLX5_FLOW_DESTINATION_TYPE_FLOW_SAMPLER;
221 	dest[i].sampler_id = sampler_id;
222 
223 	return 0;
224 }
225 
226 static int
esw_setup_ft_dest(struct mlx5_flow_destination * dest,struct mlx5_flow_act * flow_act,struct mlx5_eswitch * esw,struct mlx5_flow_attr * attr,int i)227 esw_setup_ft_dest(struct mlx5_flow_destination *dest,
228 		  struct mlx5_flow_act *flow_act,
229 		  struct mlx5_eswitch *esw,
230 		  struct mlx5_flow_attr *attr,
231 		  int i)
232 {
233 	flow_act->flags |= FLOW_ACT_IGNORE_FLOW_LEVEL;
234 	dest[i].type = MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE;
235 	dest[i].ft = attr->dest_ft;
236 
237 	if (mlx5_esw_indir_table_decap_vport(attr))
238 		return esw_setup_decap_indir(esw, attr);
239 	return 0;
240 }
241 
242 static void
esw_setup_accept_dest(struct mlx5_flow_destination * dest,struct mlx5_flow_act * flow_act,struct mlx5_fs_chains * chains,int i)243 esw_setup_accept_dest(struct mlx5_flow_destination *dest, struct mlx5_flow_act *flow_act,
244 		      struct mlx5_fs_chains *chains, int i)
245 {
246 	if (mlx5_chains_ignore_flow_level_supported(chains))
247 		flow_act->flags |= FLOW_ACT_IGNORE_FLOW_LEVEL;
248 	dest[i].type = MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE;
249 	dest[i].ft = mlx5_chains_get_tc_end_ft(chains);
250 }
251 
252 static void
esw_setup_slow_path_dest(struct mlx5_flow_destination * dest,struct mlx5_flow_act * flow_act,struct mlx5_eswitch * esw,int i)253 esw_setup_slow_path_dest(struct mlx5_flow_destination *dest, struct mlx5_flow_act *flow_act,
254 			 struct mlx5_eswitch *esw, int i)
255 {
256 	if (MLX5_CAP_ESW_FLOWTABLE_FDB(esw->dev, ignore_flow_level))
257 		flow_act->flags |= FLOW_ACT_IGNORE_FLOW_LEVEL;
258 	dest[i].type = MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE;
259 	dest[i].ft = mlx5_eswitch_get_slow_fdb(esw);
260 }
261 
262 static int
esw_setup_chain_dest(struct mlx5_flow_destination * dest,struct mlx5_flow_act * flow_act,struct mlx5_fs_chains * chains,u32 chain,u32 prio,u32 level,int i)263 esw_setup_chain_dest(struct mlx5_flow_destination *dest,
264 		     struct mlx5_flow_act *flow_act,
265 		     struct mlx5_fs_chains *chains,
266 		     u32 chain, u32 prio, u32 level,
267 		     int i)
268 {
269 	struct mlx5_flow_table *ft;
270 
271 	flow_act->flags |= FLOW_ACT_IGNORE_FLOW_LEVEL;
272 	ft = mlx5_chains_get_table(chains, chain, prio, level);
273 	if (IS_ERR(ft))
274 		return PTR_ERR(ft);
275 
276 	dest[i].type = MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE;
277 	dest[i].ft = ft;
278 	return  0;
279 }
280 
esw_put_dest_tables_loop(struct mlx5_eswitch * esw,struct mlx5_flow_attr * attr,int from,int to)281 static void esw_put_dest_tables_loop(struct mlx5_eswitch *esw, struct mlx5_flow_attr *attr,
282 				     int from, int to)
283 {
284 	struct mlx5_esw_flow_attr *esw_attr = attr->esw_attr;
285 	struct mlx5_fs_chains *chains = esw_chains(esw);
286 	int i;
287 
288 	for (i = from; i < to; i++)
289 		if (esw_attr->dests[i].flags & MLX5_ESW_DEST_CHAIN_WITH_SRC_PORT_CHANGE)
290 			mlx5_chains_put_table(chains, 0, 1, 0);
291 		else if (mlx5_esw_indir_table_needed(esw, attr, esw_attr->dests[i].vport,
292 						     esw_attr->dests[i].mdev))
293 			mlx5_esw_indir_table_put(esw, esw_attr->dests[i].vport, false);
294 }
295 
296 static bool
esw_is_chain_src_port_rewrite(struct mlx5_eswitch * esw,struct mlx5_esw_flow_attr * esw_attr)297 esw_is_chain_src_port_rewrite(struct mlx5_eswitch *esw, struct mlx5_esw_flow_attr *esw_attr)
298 {
299 	int i;
300 
301 	for (i = esw_attr->split_count; i < esw_attr->out_count; i++)
302 		if (esw_attr->dests[i].flags & MLX5_ESW_DEST_CHAIN_WITH_SRC_PORT_CHANGE)
303 			return true;
304 	return false;
305 }
306 
307 static int
esw_setup_chain_src_port_rewrite(struct mlx5_flow_destination * dest,struct mlx5_flow_act * flow_act,struct mlx5_eswitch * esw,struct mlx5_fs_chains * chains,struct mlx5_flow_attr * attr,int * i)308 esw_setup_chain_src_port_rewrite(struct mlx5_flow_destination *dest,
309 				 struct mlx5_flow_act *flow_act,
310 				 struct mlx5_eswitch *esw,
311 				 struct mlx5_fs_chains *chains,
312 				 struct mlx5_flow_attr *attr,
313 				 int *i)
314 {
315 	struct mlx5_esw_flow_attr *esw_attr = attr->esw_attr;
316 	int err;
317 
318 	if (!(attr->flags & MLX5_ATTR_FLAG_SRC_REWRITE))
319 		return -EOPNOTSUPP;
320 
321 	/* flow steering cannot handle more than one dest with the same ft
322 	 * in a single flow
323 	 */
324 	if (esw_attr->out_count - esw_attr->split_count > 1)
325 		return -EOPNOTSUPP;
326 
327 	err = esw_setup_chain_dest(dest, flow_act, chains, attr->dest_chain, 1, 0, *i);
328 	if (err)
329 		return err;
330 
331 	if (esw_attr->dests[esw_attr->split_count].pkt_reformat) {
332 		flow_act->action |= MLX5_FLOW_CONTEXT_ACTION_PACKET_REFORMAT;
333 		flow_act->pkt_reformat = esw_attr->dests[esw_attr->split_count].pkt_reformat;
334 	}
335 	(*i)++;
336 
337 	return 0;
338 }
339 
esw_cleanup_chain_src_port_rewrite(struct mlx5_eswitch * esw,struct mlx5_flow_attr * attr)340 static void esw_cleanup_chain_src_port_rewrite(struct mlx5_eswitch *esw,
341 					       struct mlx5_flow_attr *attr)
342 {
343 	struct mlx5_esw_flow_attr *esw_attr = attr->esw_attr;
344 
345 	esw_put_dest_tables_loop(esw, attr, esw_attr->split_count, esw_attr->out_count);
346 }
347 
348 static bool
esw_is_indir_table(struct mlx5_eswitch * esw,struct mlx5_flow_attr * attr)349 esw_is_indir_table(struct mlx5_eswitch *esw, struct mlx5_flow_attr *attr)
350 {
351 	struct mlx5_esw_flow_attr *esw_attr = attr->esw_attr;
352 	bool result = false;
353 	int i;
354 
355 	/* Indirect table is supported only for flows with in_port uplink
356 	 * and the destination is vport on the same eswitch as the uplink,
357 	 * return false in case at least one of destinations doesn't meet
358 	 * this criteria.
359 	 */
360 	for (i = esw_attr->split_count; i < esw_attr->out_count; i++) {
361 		if (esw_attr->dests[i].vport_valid &&
362 		    mlx5_esw_indir_table_needed(esw, attr, esw_attr->dests[i].vport,
363 						esw_attr->dests[i].mdev)) {
364 			result = true;
365 		} else {
366 			result = false;
367 			break;
368 		}
369 	}
370 	return result;
371 }
372 
373 static int
esw_setup_indir_table(struct mlx5_flow_destination * dest,struct mlx5_flow_act * flow_act,struct mlx5_eswitch * esw,struct mlx5_flow_attr * attr,int * i)374 esw_setup_indir_table(struct mlx5_flow_destination *dest,
375 		      struct mlx5_flow_act *flow_act,
376 		      struct mlx5_eswitch *esw,
377 		      struct mlx5_flow_attr *attr,
378 		      int *i)
379 {
380 	struct mlx5_esw_flow_attr *esw_attr = attr->esw_attr;
381 	int j, err;
382 
383 	if (!(attr->flags & MLX5_ATTR_FLAG_SRC_REWRITE))
384 		return -EOPNOTSUPP;
385 
386 	for (j = esw_attr->split_count; j < esw_attr->out_count; j++, (*i)++) {
387 		flow_act->flags |= FLOW_ACT_IGNORE_FLOW_LEVEL;
388 		dest[*i].type = MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE;
389 
390 		dest[*i].ft = mlx5_esw_indir_table_get(esw, attr,
391 						       esw_attr->dests[j].vport, false);
392 		if (IS_ERR(dest[*i].ft)) {
393 			err = PTR_ERR(dest[*i].ft);
394 			goto err_indir_tbl_get;
395 		}
396 	}
397 
398 	if (mlx5_esw_indir_table_decap_vport(attr)) {
399 		err = esw_setup_decap_indir(esw, attr);
400 		if (err)
401 			goto err_indir_tbl_get;
402 	}
403 
404 	return 0;
405 
406 err_indir_tbl_get:
407 	esw_put_dest_tables_loop(esw, attr, esw_attr->split_count, j);
408 	return err;
409 }
410 
esw_cleanup_indir_table(struct mlx5_eswitch * esw,struct mlx5_flow_attr * attr)411 static void esw_cleanup_indir_table(struct mlx5_eswitch *esw, struct mlx5_flow_attr *attr)
412 {
413 	struct mlx5_esw_flow_attr *esw_attr = attr->esw_attr;
414 
415 	esw_put_dest_tables_loop(esw, attr, esw_attr->split_count, esw_attr->out_count);
416 	esw_cleanup_decap_indir(esw, attr);
417 }
418 
419 static void
esw_cleanup_chain_dest(struct mlx5_fs_chains * chains,u32 chain,u32 prio,u32 level)420 esw_cleanup_chain_dest(struct mlx5_fs_chains *chains, u32 chain, u32 prio, u32 level)
421 {
422 	mlx5_chains_put_table(chains, chain, prio, level);
423 }
424 
esw_same_vhca_id(struct mlx5_core_dev * mdev1,struct mlx5_core_dev * mdev2)425 static bool esw_same_vhca_id(struct mlx5_core_dev *mdev1, struct mlx5_core_dev *mdev2)
426 {
427 	return MLX5_CAP_GEN(mdev1, vhca_id) == MLX5_CAP_GEN(mdev2, vhca_id);
428 }
429 
esw_setup_uplink_fwd_ipsec_needed(struct mlx5_eswitch * esw,struct mlx5_esw_flow_attr * esw_attr,int attr_idx)430 static bool esw_setup_uplink_fwd_ipsec_needed(struct mlx5_eswitch *esw,
431 					      struct mlx5_esw_flow_attr *esw_attr,
432 					      int attr_idx)
433 {
434 	if (esw->offloads.ft_ipsec_tx_pol &&
435 	    esw_attr->dests[attr_idx].vport_valid &&
436 	    esw_attr->dests[attr_idx].vport == MLX5_VPORT_UPLINK &&
437 	    /* To be aligned with software, encryption is needed only for tunnel device */
438 	    (esw_attr->dests[attr_idx].flags & MLX5_ESW_DEST_ENCAP_VALID) &&
439 	    esw_attr->dests[attr_idx].vport != esw_attr->in_rep->vport &&
440 	    esw_same_vhca_id(esw_attr->dests[attr_idx].mdev, esw->dev))
441 		return true;
442 
443 	return false;
444 }
445 
esw_flow_dests_fwd_ipsec_check(struct mlx5_eswitch * esw,struct mlx5_esw_flow_attr * esw_attr)446 static bool esw_flow_dests_fwd_ipsec_check(struct mlx5_eswitch *esw,
447 					   struct mlx5_esw_flow_attr *esw_attr)
448 {
449 	int i;
450 
451 	if (!esw->offloads.ft_ipsec_tx_pol)
452 		return true;
453 
454 	for (i = 0; i < esw_attr->split_count; i++)
455 		if (esw_setup_uplink_fwd_ipsec_needed(esw, esw_attr, i))
456 			return false;
457 
458 	for (i = esw_attr->split_count; i < esw_attr->out_count; i++)
459 		if (esw_setup_uplink_fwd_ipsec_needed(esw, esw_attr, i) &&
460 		    (esw_attr->out_count - esw_attr->split_count > 1))
461 			return false;
462 
463 	return true;
464 }
465 
466 static void
esw_setup_dest_fwd_vport(struct mlx5_flow_destination * dest,struct mlx5_flow_act * flow_act,struct mlx5_eswitch * esw,struct mlx5_esw_flow_attr * esw_attr,int attr_idx,int dest_idx,bool pkt_reformat)467 esw_setup_dest_fwd_vport(struct mlx5_flow_destination *dest, struct mlx5_flow_act *flow_act,
468 			 struct mlx5_eswitch *esw, struct mlx5_esw_flow_attr *esw_attr,
469 			 int attr_idx, int dest_idx, bool pkt_reformat)
470 {
471 	dest[dest_idx].type = MLX5_FLOW_DESTINATION_TYPE_VPORT;
472 	dest[dest_idx].vport.num = esw_attr->dests[attr_idx].vport;
473 	if (MLX5_CAP_ESW(esw->dev, merged_eswitch)) {
474 		dest[dest_idx].vport.vhca_id =
475 			MLX5_CAP_GEN(esw_attr->dests[attr_idx].mdev, vhca_id);
476 		dest[dest_idx].vport.flags |= MLX5_FLOW_DEST_VPORT_VHCA_ID;
477 		if (dest[dest_idx].vport.num == MLX5_VPORT_UPLINK &&
478 		    mlx5_lag_is_mpesw(esw->dev))
479 			dest[dest_idx].type = MLX5_FLOW_DESTINATION_TYPE_UPLINK;
480 	}
481 	if (esw_attr->dests[attr_idx].flags & MLX5_ESW_DEST_ENCAP_VALID) {
482 		if (pkt_reformat) {
483 			flow_act->action |= MLX5_FLOW_CONTEXT_ACTION_PACKET_REFORMAT;
484 			flow_act->pkt_reformat = esw_attr->dests[attr_idx].pkt_reformat;
485 		}
486 		dest[dest_idx].vport.flags |= MLX5_FLOW_DEST_VPORT_REFORMAT_ID;
487 		dest[dest_idx].vport.pkt_reformat = esw_attr->dests[attr_idx].pkt_reformat;
488 	}
489 }
490 
491 static void
esw_setup_dest_fwd_ipsec(struct mlx5_flow_destination * dest,struct mlx5_flow_act * flow_act,struct mlx5_eswitch * esw,struct mlx5_esw_flow_attr * esw_attr,int attr_idx,int dest_idx,bool pkt_reformat)492 esw_setup_dest_fwd_ipsec(struct mlx5_flow_destination *dest, struct mlx5_flow_act *flow_act,
493 			 struct mlx5_eswitch *esw, struct mlx5_esw_flow_attr *esw_attr,
494 			 int attr_idx, int dest_idx, bool pkt_reformat)
495 {
496 	dest[dest_idx].ft = esw->offloads.ft_ipsec_tx_pol;
497 	dest[dest_idx].type = MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE;
498 	if (pkt_reformat &&
499 	    esw_attr->dests[attr_idx].flags & MLX5_ESW_DEST_ENCAP_VALID) {
500 		flow_act->action |= MLX5_FLOW_CONTEXT_ACTION_PACKET_REFORMAT;
501 		flow_act->pkt_reformat = esw_attr->dests[attr_idx].pkt_reformat;
502 	}
503 }
504 
505 static void
esw_setup_vport_dest(struct mlx5_flow_destination * dest,struct mlx5_flow_act * flow_act,struct mlx5_eswitch * esw,struct mlx5_esw_flow_attr * esw_attr,int attr_idx,int dest_idx,bool pkt_reformat)506 esw_setup_vport_dest(struct mlx5_flow_destination *dest, struct mlx5_flow_act *flow_act,
507 		     struct mlx5_eswitch *esw, struct mlx5_esw_flow_attr *esw_attr,
508 		     int attr_idx, int dest_idx, bool pkt_reformat)
509 {
510 	if (esw_setup_uplink_fwd_ipsec_needed(esw, esw_attr, attr_idx))
511 		esw_setup_dest_fwd_ipsec(dest, flow_act, esw, esw_attr,
512 					 attr_idx, dest_idx, pkt_reformat);
513 	else
514 		esw_setup_dest_fwd_vport(dest, flow_act, esw, esw_attr,
515 					 attr_idx, dest_idx, pkt_reformat);
516 }
517 
518 static int
esw_setup_vport_dests(struct mlx5_flow_destination * dest,struct mlx5_flow_act * flow_act,struct mlx5_eswitch * esw,struct mlx5_esw_flow_attr * esw_attr,int i)519 esw_setup_vport_dests(struct mlx5_flow_destination *dest, struct mlx5_flow_act *flow_act,
520 		      struct mlx5_eswitch *esw, struct mlx5_esw_flow_attr *esw_attr,
521 		      int i)
522 {
523 	int j;
524 
525 	for (j = esw_attr->split_count; j < esw_attr->out_count; j++, i++)
526 		esw_setup_vport_dest(dest, flow_act, esw, esw_attr, j, i, true);
527 	return i;
528 }
529 
530 static bool
esw_src_port_rewrite_supported(struct mlx5_eswitch * esw)531 esw_src_port_rewrite_supported(struct mlx5_eswitch *esw)
532 {
533 	return MLX5_CAP_GEN(esw->dev, reg_c_preserve) &&
534 	       mlx5_eswitch_vport_match_metadata_enabled(esw) &&
535 	       MLX5_CAP_ESW_FLOWTABLE_FDB(esw->dev, ignore_flow_level);
536 }
537 
538 static bool
esw_dests_to_int_external(struct mlx5_flow_destination * dests,int max_dest)539 esw_dests_to_int_external(struct mlx5_flow_destination *dests, int max_dest)
540 {
541 	bool internal_dest = false, external_dest = false;
542 	int i;
543 
544 	for (i = 0; i < max_dest; i++) {
545 		if (dests[i].type != MLX5_FLOW_DESTINATION_TYPE_VPORT &&
546 		    dests[i].type != MLX5_FLOW_DESTINATION_TYPE_UPLINK)
547 			continue;
548 
549 		/* Uplink dest is external, but considered as internal
550 		 * if there is reformat because firmware uses LB+hairpin to support it.
551 		 */
552 		if (dests[i].vport.num == MLX5_VPORT_UPLINK &&
553 		    !(dests[i].vport.flags & MLX5_FLOW_DEST_VPORT_REFORMAT_ID))
554 			external_dest = true;
555 		else
556 			internal_dest = true;
557 
558 		if (internal_dest && external_dest)
559 			return true;
560 	}
561 
562 	return false;
563 }
564 
565 static int
esw_setup_dests(struct mlx5_flow_destination * dest,struct mlx5_flow_act * flow_act,struct mlx5_eswitch * esw,struct mlx5_flow_attr * attr,struct mlx5_flow_spec * spec,int * i)566 esw_setup_dests(struct mlx5_flow_destination *dest,
567 		struct mlx5_flow_act *flow_act,
568 		struct mlx5_eswitch *esw,
569 		struct mlx5_flow_attr *attr,
570 		struct mlx5_flow_spec *spec,
571 		int *i)
572 {
573 	struct mlx5_esw_flow_attr *esw_attr = attr->esw_attr;
574 	struct mlx5_fs_chains *chains = esw_chains(esw);
575 	int err = 0;
576 
577 	if (!mlx5_eswitch_termtbl_required(esw, attr, flow_act, spec) &&
578 	    esw_src_port_rewrite_supported(esw))
579 		attr->flags |= MLX5_ATTR_FLAG_SRC_REWRITE;
580 
581 	if (attr->flags & MLX5_ATTR_FLAG_SLOW_PATH) {
582 		esw_setup_slow_path_dest(dest, flow_act, esw, *i);
583 		(*i)++;
584 		goto out;
585 	}
586 
587 	if (attr->flags & MLX5_ATTR_FLAG_SAMPLE) {
588 		esw_setup_sampler_dest(dest, flow_act, attr->sample_attr.sampler_id, *i);
589 		(*i)++;
590 	} else if (attr->flags & MLX5_ATTR_FLAG_ACCEPT) {
591 		esw_setup_accept_dest(dest, flow_act, chains, *i);
592 		(*i)++;
593 	} else if (attr->flags & MLX5_ATTR_FLAG_MTU) {
594 		err = esw_setup_mtu_dest(dest, &attr->meter_attr, *i);
595 		(*i)++;
596 	} else if (esw_is_indir_table(esw, attr)) {
597 		err = esw_setup_indir_table(dest, flow_act, esw, attr, i);
598 	} else if (esw_is_chain_src_port_rewrite(esw, esw_attr)) {
599 		err = esw_setup_chain_src_port_rewrite(dest, flow_act, esw, chains, attr, i);
600 	} else {
601 		*i = esw_setup_vport_dests(dest, flow_act, esw, esw_attr, *i);
602 
603 		if (attr->dest_ft) {
604 			err = esw_setup_ft_dest(dest, flow_act, esw, attr, *i);
605 			(*i)++;
606 		} else if (attr->dest_chain) {
607 			err = esw_setup_chain_dest(dest, flow_act, chains, attr->dest_chain,
608 						   1, 0, *i);
609 			(*i)++;
610 		}
611 	}
612 
613 	if (attr->extra_split_ft) {
614 		flow_act->flags |= FLOW_ACT_IGNORE_FLOW_LEVEL;
615 		dest[*i].type = MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE;
616 		dest[*i].ft = attr->extra_split_ft;
617 		(*i)++;
618 	}
619 
620 out:
621 	return err;
622 }
623 
624 static void
esw_cleanup_dests(struct mlx5_eswitch * esw,struct mlx5_flow_attr * attr)625 esw_cleanup_dests(struct mlx5_eswitch *esw,
626 		  struct mlx5_flow_attr *attr)
627 {
628 	struct mlx5_esw_flow_attr *esw_attr = attr->esw_attr;
629 	struct mlx5_fs_chains *chains = esw_chains(esw);
630 
631 	if (attr->dest_ft) {
632 		esw_cleanup_decap_indir(esw, attr);
633 	} else if (!mlx5e_tc_attr_flags_skip(attr->flags)) {
634 		if (attr->dest_chain)
635 			esw_cleanup_chain_dest(chains, attr->dest_chain, 1, 0);
636 		else if (esw_is_indir_table(esw, attr))
637 			esw_cleanup_indir_table(esw, attr);
638 		else if (esw_is_chain_src_port_rewrite(esw, esw_attr))
639 			esw_cleanup_chain_src_port_rewrite(esw, attr);
640 	}
641 }
642 
643 static void
esw_setup_meter(struct mlx5_flow_attr * attr,struct mlx5_flow_act * flow_act)644 esw_setup_meter(struct mlx5_flow_attr *attr, struct mlx5_flow_act *flow_act)
645 {
646 	struct mlx5e_flow_meter_handle *meter;
647 
648 	meter = attr->meter_attr.meter;
649 	flow_act->exe_aso.type = attr->exe_aso_type;
650 	flow_act->exe_aso.object_id = meter->obj_id;
651 	flow_act->exe_aso.base_id = mlx5e_flow_meter_get_base_id(meter);
652 	flow_act->exe_aso.flow_meter.meter_idx = meter->idx;
653 	flow_act->exe_aso.flow_meter.init_color = MLX5_FLOW_METER_COLOR_GREEN;
654 	/* use metadata reg 5 for packet color */
655 	flow_act->exe_aso.return_reg_id = 5;
656 }
657 
658 struct mlx5_flow_handle *
mlx5_eswitch_add_offloaded_rule(struct mlx5_eswitch * esw,struct mlx5_flow_spec * spec,struct mlx5_flow_attr * attr)659 mlx5_eswitch_add_offloaded_rule(struct mlx5_eswitch *esw,
660 				struct mlx5_flow_spec *spec,
661 				struct mlx5_flow_attr *attr)
662 {
663 	struct mlx5_flow_act flow_act = { .flags = FLOW_ACT_NO_APPEND, };
664 	struct mlx5_esw_flow_attr *esw_attr = attr->esw_attr;
665 	struct mlx5_fs_chains *chains = esw_chains(esw);
666 	bool split = !!(esw_attr->split_count);
667 	struct mlx5_vport_tbl_attr fwd_attr;
668 	struct mlx5_flow_destination *dest;
669 	struct mlx5_flow_handle *rule;
670 	struct mlx5_flow_table *fdb;
671 	int i = 0;
672 
673 	if (esw->mode != MLX5_ESWITCH_OFFLOADS)
674 		return ERR_PTR(-EOPNOTSUPP);
675 
676 	if (!mlx5_eswitch_vlan_actions_supported(esw->dev, 1))
677 		return ERR_PTR(-EOPNOTSUPP);
678 
679 	if (!esw_flow_dests_fwd_ipsec_check(esw, esw_attr))
680 		return ERR_PTR(-EOPNOTSUPP);
681 
682 	dest = kcalloc(MLX5_MAX_FLOW_FWD_VPORTS + 1, sizeof(*dest), GFP_KERNEL);
683 	if (!dest)
684 		return ERR_PTR(-ENOMEM);
685 
686 	flow_act.action = attr->action;
687 
688 	if (flow_act.action & MLX5_FLOW_CONTEXT_ACTION_VLAN_PUSH) {
689 		flow_act.vlan[0].ethtype = ntohs(esw_attr->vlan_proto[0]);
690 		flow_act.vlan[0].vid = esw_attr->vlan_vid[0];
691 		flow_act.vlan[0].prio = esw_attr->vlan_prio[0];
692 		if (flow_act.action & MLX5_FLOW_CONTEXT_ACTION_VLAN_PUSH_2) {
693 			flow_act.vlan[1].ethtype = ntohs(esw_attr->vlan_proto[1]);
694 			flow_act.vlan[1].vid = esw_attr->vlan_vid[1];
695 			flow_act.vlan[1].prio = esw_attr->vlan_prio[1];
696 		}
697 	}
698 
699 	mlx5_eswitch_set_rule_flow_source(esw, spec, esw_attr);
700 
701 	if (flow_act.action & MLX5_FLOW_CONTEXT_ACTION_FWD_DEST) {
702 		int err;
703 
704 		err = esw_setup_dests(dest, &flow_act, esw, attr, spec, &i);
705 		if (err) {
706 			rule = ERR_PTR(err);
707 			goto err_create_goto_table;
708 		}
709 
710 		/* Header rewrite with combined wire+loopback in FDB is not allowed */
711 		if ((flow_act.action & MLX5_FLOW_CONTEXT_ACTION_MOD_HDR) &&
712 		    esw_dests_to_int_external(dest, i)) {
713 			esw_warn(esw->dev,
714 				 "FDB: Header rewrite with forwarding to both internal and external dests is not allowed\n");
715 			rule = ERR_PTR(-EINVAL);
716 			goto err_esw_get;
717 		}
718 	}
719 
720 	if (esw_attr->decap_pkt_reformat)
721 		flow_act.pkt_reformat = esw_attr->decap_pkt_reformat;
722 
723 	if (flow_act.action & MLX5_FLOW_CONTEXT_ACTION_COUNT) {
724 		dest[i].type = MLX5_FLOW_DESTINATION_TYPE_COUNTER;
725 		dest[i].counter = attr->counter;
726 		i++;
727 	}
728 
729 	if (attr->outer_match_level != MLX5_MATCH_NONE)
730 		spec->match_criteria_enable |= MLX5_MATCH_OUTER_HEADERS;
731 	if (attr->inner_match_level != MLX5_MATCH_NONE)
732 		spec->match_criteria_enable |= MLX5_MATCH_INNER_HEADERS;
733 
734 	if (flow_act.action & MLX5_FLOW_CONTEXT_ACTION_MOD_HDR)
735 		flow_act.modify_hdr = attr->modify_hdr;
736 
737 	if ((flow_act.action & MLX5_FLOW_CONTEXT_ACTION_EXECUTE_ASO) &&
738 	    attr->exe_aso_type == MLX5_EXE_ASO_FLOW_METER)
739 		esw_setup_meter(attr, &flow_act);
740 
741 	if (split) {
742 		fwd_attr.chain = attr->chain;
743 		fwd_attr.prio = attr->prio;
744 		fwd_attr.vport = esw_attr->in_rep->vport;
745 		fwd_attr.vport_ns = &mlx5_esw_vport_tbl_mirror_ns;
746 
747 		fdb = mlx5_esw_vporttbl_get(esw, &fwd_attr);
748 	} else {
749 		if (attr->chain || attr->prio)
750 			fdb = mlx5_chains_get_table(chains, attr->chain,
751 						    attr->prio, 0);
752 		else
753 			fdb = attr->ft;
754 
755 		if (!(attr->flags & MLX5_ATTR_FLAG_NO_IN_PORT))
756 			mlx5_eswitch_set_rule_source_port(esw, spec, attr,
757 							  esw_attr->in_mdev->priv.eswitch,
758 							  esw_attr->in_rep->vport);
759 	}
760 	if (IS_ERR(fdb)) {
761 		rule = ERR_CAST(fdb);
762 		goto err_esw_get;
763 	}
764 
765 	if (!i) {
766 		kfree(dest);
767 		dest = NULL;
768 	}
769 
770 	if (mlx5_eswitch_termtbl_required(esw, attr, &flow_act, spec))
771 		rule = mlx5_eswitch_add_termtbl_rule(esw, fdb, spec, esw_attr,
772 						     &flow_act, dest, i);
773 	else
774 		rule = mlx5_add_flow_rules(fdb, spec, &flow_act, dest, i);
775 	if (IS_ERR(rule))
776 		goto err_add_rule;
777 	else
778 		atomic64_inc(&esw->offloads.num_flows);
779 
780 	kfree(dest);
781 	return rule;
782 
783 err_add_rule:
784 	if (split)
785 		mlx5_esw_vporttbl_put(esw, &fwd_attr);
786 	else if (attr->chain || attr->prio)
787 		mlx5_chains_put_table(chains, attr->chain, attr->prio, 0);
788 err_esw_get:
789 	esw_cleanup_dests(esw, attr);
790 err_create_goto_table:
791 	kfree(dest);
792 	return rule;
793 }
794 
795 struct mlx5_flow_handle *
mlx5_eswitch_add_fwd_rule(struct mlx5_eswitch * esw,struct mlx5_flow_spec * spec,struct mlx5_flow_attr * attr)796 mlx5_eswitch_add_fwd_rule(struct mlx5_eswitch *esw,
797 			  struct mlx5_flow_spec *spec,
798 			  struct mlx5_flow_attr *attr)
799 {
800 	struct mlx5_flow_act flow_act = { .flags = FLOW_ACT_NO_APPEND, };
801 	struct mlx5_esw_flow_attr *esw_attr = attr->esw_attr;
802 	struct mlx5_fs_chains *chains = esw_chains(esw);
803 	struct mlx5_vport_tbl_attr fwd_attr;
804 	struct mlx5_flow_destination *dest;
805 	struct mlx5_flow_table *fast_fdb;
806 	struct mlx5_flow_table *fwd_fdb;
807 	struct mlx5_flow_handle *rule;
808 	int i, err = 0;
809 
810 	dest = kcalloc(MLX5_MAX_FLOW_FWD_VPORTS + 1, sizeof(*dest), GFP_KERNEL);
811 	if (!dest)
812 		return ERR_PTR(-ENOMEM);
813 
814 	fast_fdb = mlx5_chains_get_table(chains, attr->chain, attr->prio, 0);
815 	if (IS_ERR(fast_fdb)) {
816 		rule = ERR_CAST(fast_fdb);
817 		goto err_get_fast;
818 	}
819 
820 	fwd_attr.chain = attr->chain;
821 	fwd_attr.prio = attr->prio;
822 	fwd_attr.vport = esw_attr->in_rep->vport;
823 	fwd_attr.vport_ns = &mlx5_esw_vport_tbl_mirror_ns;
824 	fwd_fdb = mlx5_esw_vporttbl_get(esw, &fwd_attr);
825 	if (IS_ERR(fwd_fdb)) {
826 		rule = ERR_CAST(fwd_fdb);
827 		goto err_get_fwd;
828 	}
829 
830 	flow_act.action = MLX5_FLOW_CONTEXT_ACTION_FWD_DEST;
831 	for (i = 0; i < esw_attr->split_count; i++) {
832 		if (esw_attr->dests[i].flags & MLX5_ESW_DEST_CHAIN_WITH_SRC_PORT_CHANGE)
833 			/* Source port rewrite (forward to ovs internal port or statck device) isn't
834 			 * supported in the rule of split action.
835 			 */
836 			err = -EOPNOTSUPP;
837 		else
838 			esw_setup_vport_dest(dest, &flow_act, esw, esw_attr, i, i, false);
839 
840 		if (err) {
841 			rule = ERR_PTR(err);
842 			goto err_chain_src_rewrite;
843 		}
844 	}
845 	dest[i].type = MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE;
846 	dest[i].ft = fwd_fdb;
847 	i++;
848 
849 	mlx5_eswitch_set_rule_source_port(esw, spec, attr,
850 					  esw_attr->in_mdev->priv.eswitch,
851 					  esw_attr->in_rep->vport);
852 
853 	if (attr->outer_match_level != MLX5_MATCH_NONE)
854 		spec->match_criteria_enable |= MLX5_MATCH_OUTER_HEADERS;
855 
856 	flow_act.flags |= FLOW_ACT_IGNORE_FLOW_LEVEL;
857 	rule = mlx5_add_flow_rules(fast_fdb, spec, &flow_act, dest, i);
858 
859 	if (IS_ERR(rule)) {
860 		i = esw_attr->split_count;
861 		goto err_chain_src_rewrite;
862 	}
863 
864 	atomic64_inc(&esw->offloads.num_flows);
865 
866 	kfree(dest);
867 	return rule;
868 err_chain_src_rewrite:
869 	mlx5_esw_vporttbl_put(esw, &fwd_attr);
870 err_get_fwd:
871 	mlx5_chains_put_table(chains, attr->chain, attr->prio, 0);
872 err_get_fast:
873 	kfree(dest);
874 	return rule;
875 }
876 
877 static void
__mlx5_eswitch_del_rule(struct mlx5_eswitch * esw,struct mlx5_flow_handle * rule,struct mlx5_flow_attr * attr,bool fwd_rule)878 __mlx5_eswitch_del_rule(struct mlx5_eswitch *esw,
879 			struct mlx5_flow_handle *rule,
880 			struct mlx5_flow_attr *attr,
881 			bool fwd_rule)
882 {
883 	struct mlx5_esw_flow_attr *esw_attr = attr->esw_attr;
884 	struct mlx5_fs_chains *chains = esw_chains(esw);
885 	bool split = (esw_attr->split_count > 0);
886 	struct mlx5_vport_tbl_attr fwd_attr;
887 	int i;
888 
889 	mlx5_del_flow_rules(rule);
890 
891 	if (!mlx5e_tc_attr_flags_skip(attr->flags)) {
892 		/* unref the term table */
893 		for (i = 0; i < MLX5_MAX_FLOW_FWD_VPORTS; i++) {
894 			if (esw_attr->dests[i].termtbl)
895 				mlx5_eswitch_termtbl_put(esw, esw_attr->dests[i].termtbl);
896 		}
897 	}
898 
899 	atomic64_dec(&esw->offloads.num_flows);
900 
901 	if (fwd_rule || split) {
902 		fwd_attr.chain = attr->chain;
903 		fwd_attr.prio = attr->prio;
904 		fwd_attr.vport = esw_attr->in_rep->vport;
905 		fwd_attr.vport_ns = &mlx5_esw_vport_tbl_mirror_ns;
906 	}
907 
908 	if (fwd_rule)  {
909 		mlx5_esw_vporttbl_put(esw, &fwd_attr);
910 		mlx5_chains_put_table(chains, attr->chain, attr->prio, 0);
911 	} else {
912 		if (split)
913 			mlx5_esw_vporttbl_put(esw, &fwd_attr);
914 		else if (attr->chain || attr->prio)
915 			mlx5_chains_put_table(chains, attr->chain, attr->prio, 0);
916 		esw_cleanup_dests(esw, attr);
917 	}
918 }
919 
920 void
mlx5_eswitch_del_offloaded_rule(struct mlx5_eswitch * esw,struct mlx5_flow_handle * rule,struct mlx5_flow_attr * attr)921 mlx5_eswitch_del_offloaded_rule(struct mlx5_eswitch *esw,
922 				struct mlx5_flow_handle *rule,
923 				struct mlx5_flow_attr *attr)
924 {
925 	__mlx5_eswitch_del_rule(esw, rule, attr, false);
926 }
927 
928 void
mlx5_eswitch_del_fwd_rule(struct mlx5_eswitch * esw,struct mlx5_flow_handle * rule,struct mlx5_flow_attr * attr)929 mlx5_eswitch_del_fwd_rule(struct mlx5_eswitch *esw,
930 			  struct mlx5_flow_handle *rule,
931 			  struct mlx5_flow_attr *attr)
932 {
933 	__mlx5_eswitch_del_rule(esw, rule, attr, true);
934 }
935 
936 struct mlx5_flow_handle *
mlx5_eswitch_add_send_to_vport_rule(struct mlx5_eswitch * on_esw,struct mlx5_eswitch * from_esw,struct mlx5_eswitch_rep * rep,u32 sqn)937 mlx5_eswitch_add_send_to_vport_rule(struct mlx5_eswitch *on_esw,
938 				    struct mlx5_eswitch *from_esw,
939 				    struct mlx5_eswitch_rep *rep,
940 				    u32 sqn)
941 {
942 	struct mlx5_flow_act flow_act = {0};
943 	struct mlx5_flow_destination dest = {};
944 	struct mlx5_flow_handle *flow_rule;
945 	struct mlx5_flow_spec *spec;
946 	void *misc;
947 	u16 vport;
948 
949 	spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
950 	if (!spec) {
951 		flow_rule = ERR_PTR(-ENOMEM);
952 		goto out;
953 	}
954 
955 	misc = MLX5_ADDR_OF(fte_match_param, spec->match_value, misc_parameters);
956 	MLX5_SET(fte_match_set_misc, misc, source_sqn, sqn);
957 
958 	misc = MLX5_ADDR_OF(fte_match_param, spec->match_criteria, misc_parameters);
959 	MLX5_SET_TO_ONES(fte_match_set_misc, misc, source_sqn);
960 
961 	spec->match_criteria_enable = MLX5_MATCH_MISC_PARAMETERS;
962 
963 	/* source vport is the esw manager */
964 	vport = from_esw->manager_vport;
965 
966 	if (mlx5_eswitch_vport_match_metadata_enabled(on_esw)) {
967 		misc = MLX5_ADDR_OF(fte_match_param, spec->match_value, misc_parameters_2);
968 		MLX5_SET(fte_match_set_misc2, misc, metadata_reg_c_0,
969 			 mlx5_eswitch_get_vport_metadata_for_match(from_esw, vport));
970 
971 		misc = MLX5_ADDR_OF(fte_match_param, spec->match_criteria, misc_parameters_2);
972 		MLX5_SET(fte_match_set_misc2, misc, metadata_reg_c_0,
973 			 mlx5_eswitch_get_vport_metadata_mask());
974 
975 		spec->match_criteria_enable |= MLX5_MATCH_MISC_PARAMETERS_2;
976 	} else {
977 		misc = MLX5_ADDR_OF(fte_match_param, spec->match_value, misc_parameters);
978 		MLX5_SET(fte_match_set_misc, misc, source_port, vport);
979 
980 		if (MLX5_CAP_ESW(on_esw->dev, merged_eswitch))
981 			MLX5_SET(fte_match_set_misc, misc, source_eswitch_owner_vhca_id,
982 				 MLX5_CAP_GEN(from_esw->dev, vhca_id));
983 
984 		misc = MLX5_ADDR_OF(fte_match_param, spec->match_criteria, misc_parameters);
985 		MLX5_SET_TO_ONES(fte_match_set_misc, misc, source_port);
986 
987 		if (MLX5_CAP_ESW(on_esw->dev, merged_eswitch))
988 			MLX5_SET_TO_ONES(fte_match_set_misc, misc,
989 					 source_eswitch_owner_vhca_id);
990 
991 		spec->match_criteria_enable |= MLX5_MATCH_MISC_PARAMETERS;
992 	}
993 
994 	dest.type = MLX5_FLOW_DESTINATION_TYPE_VPORT;
995 	dest.vport.num = rep->vport;
996 	dest.vport.vhca_id = MLX5_CAP_GEN(rep->esw->dev, vhca_id);
997 	dest.vport.flags |= MLX5_FLOW_DEST_VPORT_VHCA_ID;
998 	flow_act.action = MLX5_FLOW_CONTEXT_ACTION_FWD_DEST;
999 
1000 	if (rep->vport == MLX5_VPORT_UPLINK &&
1001 	    on_esw == from_esw && on_esw->offloads.ft_ipsec_tx_pol) {
1002 		dest.ft = on_esw->offloads.ft_ipsec_tx_pol;
1003 		flow_act.flags = FLOW_ACT_IGNORE_FLOW_LEVEL;
1004 		dest.type = MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE;
1005 	} else {
1006 		dest.type = MLX5_FLOW_DESTINATION_TYPE_VPORT;
1007 		dest.vport.num = rep->vport;
1008 		dest.vport.vhca_id = MLX5_CAP_GEN(rep->esw->dev, vhca_id);
1009 		dest.vport.flags |= MLX5_FLOW_DEST_VPORT_VHCA_ID;
1010 	}
1011 
1012 	if (MLX5_CAP_ESW_FLOWTABLE(on_esw->dev, flow_source) &&
1013 	    rep->vport == MLX5_VPORT_UPLINK)
1014 		spec->flow_context.flow_source = MLX5_FLOW_CONTEXT_FLOW_SOURCE_LOCAL_VPORT;
1015 
1016 	flow_rule = mlx5_add_flow_rules(mlx5_eswitch_get_slow_fdb(on_esw),
1017 					spec, &flow_act, &dest, 1);
1018 	if (IS_ERR(flow_rule))
1019 		esw_warn(on_esw->dev, "FDB: Failed to add send to vport rule err %pe\n",
1020 			 flow_rule);
1021 out:
1022 	kvfree(spec);
1023 	return flow_rule;
1024 }
1025 EXPORT_SYMBOL(mlx5_eswitch_add_send_to_vport_rule);
1026 
mlx5_eswitch_del_send_to_vport_rule(struct mlx5_flow_handle * rule)1027 void mlx5_eswitch_del_send_to_vport_rule(struct mlx5_flow_handle *rule)
1028 {
1029 	mlx5_del_flow_rules(rule);
1030 }
1031 
mlx5_eswitch_del_send_to_vport_meta_rule(struct mlx5_flow_handle * rule)1032 void mlx5_eswitch_del_send_to_vport_meta_rule(struct mlx5_flow_handle *rule)
1033 {
1034 	if (rule)
1035 		mlx5_del_flow_rules(rule);
1036 }
1037 
1038 struct mlx5_flow_handle *
mlx5_eswitch_add_send_to_vport_meta_rule(struct mlx5_eswitch * esw,u16 vport_num)1039 mlx5_eswitch_add_send_to_vport_meta_rule(struct mlx5_eswitch *esw, u16 vport_num)
1040 {
1041 	struct mlx5_flow_destination dest = {};
1042 	struct mlx5_flow_act flow_act = {0};
1043 	struct mlx5_flow_handle *flow_rule;
1044 	struct mlx5_flow_spec *spec;
1045 
1046 	spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
1047 	if (!spec)
1048 		return ERR_PTR(-ENOMEM);
1049 
1050 	MLX5_SET(fte_match_param, spec->match_criteria,
1051 		 misc_parameters_2.metadata_reg_c_0, mlx5_eswitch_get_vport_metadata_mask());
1052 	MLX5_SET(fte_match_param, spec->match_criteria,
1053 		 misc_parameters_2.metadata_reg_c_1, ESW_TUN_MASK);
1054 	MLX5_SET(fte_match_param, spec->match_value, misc_parameters_2.metadata_reg_c_1,
1055 		 ESW_TUN_SLOW_TABLE_GOTO_VPORT_MARK);
1056 
1057 	spec->match_criteria_enable = MLX5_MATCH_MISC_PARAMETERS_2;
1058 	dest.type = MLX5_FLOW_DESTINATION_TYPE_VPORT;
1059 	flow_act.action = MLX5_FLOW_CONTEXT_ACTION_FWD_DEST;
1060 
1061 	MLX5_SET(fte_match_param, spec->match_value, misc_parameters_2.metadata_reg_c_0,
1062 		 mlx5_eswitch_get_vport_metadata_for_match(esw, vport_num));
1063 	dest.vport.num = vport_num;
1064 
1065 	flow_rule = mlx5_add_flow_rules(mlx5_eswitch_get_slow_fdb(esw),
1066 					spec, &flow_act, &dest, 1);
1067 	if (IS_ERR(flow_rule))
1068 		esw_warn(esw->dev, "FDB: Failed to add send to vport meta rule vport %d, err %pe\n",
1069 			 vport_num, flow_rule);
1070 
1071 	kvfree(spec);
1072 	return flow_rule;
1073 }
1074 
mlx5_eswitch_reg_c1_loopback_supported(struct mlx5_eswitch * esw)1075 static bool mlx5_eswitch_reg_c1_loopback_supported(struct mlx5_eswitch *esw)
1076 {
1077 	return MLX5_CAP_ESW_FLOWTABLE(esw->dev, fdb_to_vport_reg_c_id) &
1078 	       MLX5_FDB_TO_VPORT_REG_C_1;
1079 }
1080 
esw_set_passing_vport_metadata(struct mlx5_eswitch * esw,bool enable)1081 static int esw_set_passing_vport_metadata(struct mlx5_eswitch *esw, bool enable)
1082 {
1083 	u32 out[MLX5_ST_SZ_DW(query_esw_vport_context_out)] = {};
1084 	u32 min[MLX5_ST_SZ_DW(modify_esw_vport_context_in)] = {};
1085 	u32 in[MLX5_ST_SZ_DW(query_esw_vport_context_in)] = {};
1086 	u8 curr, wanted;
1087 	int err;
1088 
1089 	if (!mlx5_eswitch_reg_c1_loopback_supported(esw) &&
1090 	    !mlx5_eswitch_vport_match_metadata_enabled(esw))
1091 		return 0;
1092 
1093 	MLX5_SET(query_esw_vport_context_in, in, opcode,
1094 		 MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT);
1095 	err = mlx5_cmd_exec_inout(esw->dev, query_esw_vport_context, in, out);
1096 	if (err)
1097 		return err;
1098 
1099 	curr = MLX5_GET(query_esw_vport_context_out, out,
1100 			esw_vport_context.fdb_to_vport_reg_c_id);
1101 	wanted = MLX5_FDB_TO_VPORT_REG_C_0;
1102 	if (mlx5_eswitch_reg_c1_loopback_supported(esw))
1103 		wanted |= MLX5_FDB_TO_VPORT_REG_C_1;
1104 
1105 	if (enable)
1106 		curr |= wanted;
1107 	else
1108 		curr &= ~wanted;
1109 
1110 	MLX5_SET(modify_esw_vport_context_in, min,
1111 		 esw_vport_context.fdb_to_vport_reg_c_id, curr);
1112 	MLX5_SET(modify_esw_vport_context_in, min,
1113 		 field_select.fdb_to_vport_reg_c_id, 1);
1114 
1115 	err = mlx5_eswitch_modify_esw_vport_context(esw->dev, 0, false, min);
1116 	if (!err) {
1117 		if (enable && (curr & MLX5_FDB_TO_VPORT_REG_C_1))
1118 			esw->flags |= MLX5_ESWITCH_REG_C1_LOOPBACK_ENABLED;
1119 		else
1120 			esw->flags &= ~MLX5_ESWITCH_REG_C1_LOOPBACK_ENABLED;
1121 	}
1122 
1123 	return err;
1124 }
1125 
peer_miss_rules_setup(struct mlx5_eswitch * esw,struct mlx5_core_dev * peer_dev,struct mlx5_flow_spec * spec,struct mlx5_flow_destination * dest)1126 static void peer_miss_rules_setup(struct mlx5_eswitch *esw,
1127 				  struct mlx5_core_dev *peer_dev,
1128 				  struct mlx5_flow_spec *spec,
1129 				  struct mlx5_flow_destination *dest)
1130 {
1131 	void *misc;
1132 
1133 	if (mlx5_eswitch_vport_match_metadata_enabled(esw)) {
1134 		misc = MLX5_ADDR_OF(fte_match_param, spec->match_criteria,
1135 				    misc_parameters_2);
1136 		MLX5_SET(fte_match_set_misc2, misc, metadata_reg_c_0,
1137 			 mlx5_eswitch_get_vport_metadata_mask());
1138 
1139 		spec->match_criteria_enable = MLX5_MATCH_MISC_PARAMETERS_2;
1140 	} else {
1141 		misc = MLX5_ADDR_OF(fte_match_param, spec->match_value,
1142 				    misc_parameters);
1143 
1144 		MLX5_SET(fte_match_set_misc, misc, source_eswitch_owner_vhca_id,
1145 			 MLX5_CAP_GEN(peer_dev, vhca_id));
1146 
1147 		spec->match_criteria_enable = MLX5_MATCH_MISC_PARAMETERS;
1148 
1149 		misc = MLX5_ADDR_OF(fte_match_param, spec->match_criteria,
1150 				    misc_parameters);
1151 		MLX5_SET_TO_ONES(fte_match_set_misc, misc, source_port);
1152 		MLX5_SET_TO_ONES(fte_match_set_misc, misc,
1153 				 source_eswitch_owner_vhca_id);
1154 	}
1155 
1156 	dest->type = MLX5_FLOW_DESTINATION_TYPE_VPORT;
1157 	dest->vport.num = peer_dev->priv.eswitch->manager_vport;
1158 	dest->vport.vhca_id = MLX5_CAP_GEN(peer_dev, vhca_id);
1159 	dest->vport.flags |= MLX5_FLOW_DEST_VPORT_VHCA_ID;
1160 }
1161 
esw_set_peer_miss_rule_source_port(struct mlx5_eswitch * esw,struct mlx5_eswitch * peer_esw,struct mlx5_flow_spec * spec,u16 vport)1162 static void esw_set_peer_miss_rule_source_port(struct mlx5_eswitch *esw,
1163 					       struct mlx5_eswitch *peer_esw,
1164 					       struct mlx5_flow_spec *spec,
1165 					       u16 vport)
1166 {
1167 	void *misc;
1168 
1169 	if (mlx5_eswitch_vport_match_metadata_enabled(esw)) {
1170 		misc = MLX5_ADDR_OF(fte_match_param, spec->match_value,
1171 				    misc_parameters_2);
1172 		MLX5_SET(fte_match_set_misc2, misc, metadata_reg_c_0,
1173 			 mlx5_eswitch_get_vport_metadata_for_match(peer_esw,
1174 								   vport));
1175 	} else {
1176 		misc = MLX5_ADDR_OF(fte_match_param, spec->match_value,
1177 				    misc_parameters);
1178 		MLX5_SET(fte_match_set_misc, misc, source_port, vport);
1179 	}
1180 }
1181 
esw_add_fdb_peer_miss_rules(struct mlx5_eswitch * esw,struct mlx5_core_dev * peer_dev)1182 static int esw_add_fdb_peer_miss_rules(struct mlx5_eswitch *esw,
1183 				       struct mlx5_core_dev *peer_dev)
1184 {
1185 	struct mlx5_eswitch *peer_esw = peer_dev->priv.eswitch;
1186 	struct mlx5_flow_destination dest = {};
1187 	struct mlx5_flow_act flow_act = {0};
1188 	struct mlx5_flow_handle **flows;
1189 	struct mlx5_flow_handle *flow;
1190 	struct mlx5_vport *peer_vport;
1191 	struct mlx5_flow_spec *spec;
1192 	int err, pfindex;
1193 	unsigned long i;
1194 	void *misc;
1195 
1196 	if (!MLX5_VPORT_MANAGER(peer_dev) &&
1197 	    !mlx5_core_is_ecpf_esw_manager(peer_dev))
1198 		return 0;
1199 
1200 	spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
1201 	if (!spec)
1202 		return -ENOMEM;
1203 
1204 	peer_miss_rules_setup(esw, peer_dev, spec, &dest);
1205 
1206 	flows = kvcalloc(peer_esw->total_vports, sizeof(*flows), GFP_KERNEL);
1207 	if (!flows) {
1208 		err = -ENOMEM;
1209 		goto alloc_flows_err;
1210 	}
1211 
1212 	flow_act.action = MLX5_FLOW_CONTEXT_ACTION_FWD_DEST;
1213 	misc = MLX5_ADDR_OF(fte_match_param, spec->match_value,
1214 			    misc_parameters);
1215 
1216 	if (mlx5_core_is_ecpf_esw_manager(peer_dev) &&
1217 	    mlx5_esw_host_functions_enabled(peer_dev)) {
1218 		peer_vport = mlx5_eswitch_get_vport(peer_esw, MLX5_VPORT_PF);
1219 		esw_set_peer_miss_rule_source_port(esw, peer_esw, spec,
1220 						   MLX5_VPORT_PF);
1221 
1222 		flow = mlx5_add_flow_rules(mlx5_eswitch_get_slow_fdb(esw),
1223 					   spec, &flow_act, &dest, 1);
1224 		if (IS_ERR(flow)) {
1225 			err = PTR_ERR(flow);
1226 			goto add_pf_flow_err;
1227 		}
1228 		flows[peer_vport->index] = flow;
1229 	}
1230 
1231 	if (mlx5_ecpf_vport_exists(peer_dev)) {
1232 		peer_vport = mlx5_eswitch_get_vport(peer_esw, MLX5_VPORT_ECPF);
1233 		MLX5_SET(fte_match_set_misc, misc, source_port, MLX5_VPORT_ECPF);
1234 		flow = mlx5_add_flow_rules(mlx5_eswitch_get_slow_fdb(esw),
1235 					   spec, &flow_act, &dest, 1);
1236 		if (IS_ERR(flow)) {
1237 			err = PTR_ERR(flow);
1238 			goto add_ecpf_flow_err;
1239 		}
1240 		flows[peer_vport->index] = flow;
1241 	}
1242 
1243 	if (mlx5_esw_host_functions_enabled(esw->dev)) {
1244 		mlx5_esw_for_each_vf_vport(peer_esw, i, peer_vport,
1245 					   mlx5_core_max_vfs(peer_dev)) {
1246 			esw_set_peer_miss_rule_source_port(esw, peer_esw,
1247 							   spec,
1248 							   peer_vport->vport);
1249 
1250 			flow = mlx5_add_flow_rules(mlx5_eswitch_get_slow_fdb(esw),
1251 						   spec, &flow_act, &dest, 1);
1252 			if (IS_ERR(flow)) {
1253 				err = PTR_ERR(flow);
1254 				goto add_vf_flow_err;
1255 			}
1256 			flows[peer_vport->index] = flow;
1257 		}
1258 	}
1259 
1260 	if (mlx5_core_ec_sriov_enabled(peer_dev)) {
1261 		mlx5_esw_for_each_ec_vf_vport(peer_esw, i, peer_vport,
1262 					      mlx5_core_max_ec_vfs(peer_dev)) {
1263 			esw_set_peer_miss_rule_source_port(esw, peer_esw,
1264 							   spec,
1265 							   peer_vport->vport);
1266 			flow = mlx5_add_flow_rules(esw->fdb_table.offloads.slow_fdb,
1267 						   spec, &flow_act, &dest, 1);
1268 			if (IS_ERR(flow)) {
1269 				err = PTR_ERR(flow);
1270 				goto add_ec_vf_flow_err;
1271 			}
1272 			flows[peer_vport->index] = flow;
1273 		}
1274 	}
1275 
1276 	pfindex = mlx5_get_dev_index(peer_dev);
1277 	if (pfindex >= MLX5_MAX_PORTS) {
1278 		esw_warn(esw->dev, "Peer dev index(%d) is over the max num defined(%d)\n",
1279 			 pfindex, MLX5_MAX_PORTS);
1280 		err = -EINVAL;
1281 		goto add_ec_vf_flow_err;
1282 	}
1283 	esw->fdb_table.offloads.peer_miss_rules[pfindex] = flows;
1284 
1285 	kvfree(spec);
1286 	return 0;
1287 
1288 add_ec_vf_flow_err:
1289 	mlx5_esw_for_each_ec_vf_vport(peer_esw, i, peer_vport,
1290 				      mlx5_core_max_ec_vfs(peer_dev)) {
1291 		if (!flows[peer_vport->index])
1292 			continue;
1293 		mlx5_del_flow_rules(flows[peer_vport->index]);
1294 	}
1295 add_vf_flow_err:
1296 	mlx5_esw_for_each_vf_vport(peer_esw, i, peer_vport,
1297 				   mlx5_core_max_vfs(peer_dev)) {
1298 		if (!flows[peer_vport->index])
1299 			continue;
1300 		mlx5_del_flow_rules(flows[peer_vport->index]);
1301 	}
1302 	if (mlx5_ecpf_vport_exists(peer_dev)) {
1303 		peer_vport = mlx5_eswitch_get_vport(peer_esw, MLX5_VPORT_ECPF);
1304 		mlx5_del_flow_rules(flows[peer_vport->index]);
1305 	}
1306 add_ecpf_flow_err:
1307 
1308 	if (mlx5_core_is_ecpf_esw_manager(peer_dev) &&
1309 	    mlx5_esw_host_functions_enabled(peer_dev)) {
1310 		peer_vport = mlx5_eswitch_get_vport(peer_esw, MLX5_VPORT_PF);
1311 		mlx5_del_flow_rules(flows[peer_vport->index]);
1312 	}
1313 add_pf_flow_err:
1314 	esw_warn(esw->dev, "FDB: Failed to add peer miss flow rule err %d\n", err);
1315 	kvfree(flows);
1316 alloc_flows_err:
1317 	kvfree(spec);
1318 	return err;
1319 }
1320 
esw_del_fdb_peer_miss_rules(struct mlx5_eswitch * esw,struct mlx5_core_dev * peer_dev)1321 static void esw_del_fdb_peer_miss_rules(struct mlx5_eswitch *esw,
1322 					struct mlx5_core_dev *peer_dev)
1323 {
1324 	struct mlx5_eswitch *peer_esw = peer_dev->priv.eswitch;
1325 	u16 peer_index = mlx5_get_dev_index(peer_dev);
1326 	struct mlx5_flow_handle **flows;
1327 	struct mlx5_vport *peer_vport;
1328 	unsigned long i;
1329 
1330 	flows = esw->fdb_table.offloads.peer_miss_rules[peer_index];
1331 	if (!flows)
1332 		return;
1333 
1334 	if (mlx5_core_ec_sriov_enabled(peer_dev)) {
1335 		mlx5_esw_for_each_ec_vf_vport(peer_esw, i, peer_vport,
1336 					      mlx5_core_max_ec_vfs(peer_dev))
1337 			mlx5_del_flow_rules(flows[peer_vport->index]);
1338 	}
1339 
1340 	mlx5_esw_for_each_vf_vport(peer_esw, i, peer_vport,
1341 				   mlx5_core_max_vfs(peer_dev))
1342 		mlx5_del_flow_rules(flows[peer_vport->index]);
1343 
1344 	if (mlx5_ecpf_vport_exists(peer_dev)) {
1345 		peer_vport = mlx5_eswitch_get_vport(peer_esw, MLX5_VPORT_ECPF);
1346 		mlx5_del_flow_rules(flows[peer_vport->index]);
1347 	}
1348 
1349 	if (mlx5_core_is_ecpf_esw_manager(peer_dev)) {
1350 		peer_vport = mlx5_eswitch_get_vport(peer_esw, MLX5_VPORT_PF);
1351 		mlx5_del_flow_rules(flows[peer_vport->index]);
1352 	}
1353 
1354 	kvfree(flows);
1355 	esw->fdb_table.offloads.peer_miss_rules[peer_index] = NULL;
1356 }
1357 
esw_add_fdb_miss_rule(struct mlx5_eswitch * esw)1358 static int esw_add_fdb_miss_rule(struct mlx5_eswitch *esw)
1359 {
1360 	struct mlx5_flow_act flow_act = {0};
1361 	struct mlx5_flow_destination dest = {};
1362 	struct mlx5_flow_handle *flow_rule = NULL;
1363 	struct mlx5_flow_spec *spec;
1364 	void *headers_c;
1365 	void *headers_v;
1366 	int err = 0;
1367 	u8 *dmac_c;
1368 	u8 *dmac_v;
1369 
1370 	spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
1371 	if (!spec) {
1372 		err = -ENOMEM;
1373 		goto out;
1374 	}
1375 
1376 	spec->match_criteria_enable = MLX5_MATCH_OUTER_HEADERS;
1377 	headers_c = MLX5_ADDR_OF(fte_match_param, spec->match_criteria,
1378 				 outer_headers);
1379 	dmac_c = MLX5_ADDR_OF(fte_match_param, headers_c,
1380 			      outer_headers.dmac_47_16);
1381 	dmac_c[0] = 0x01;
1382 
1383 	dest.type = MLX5_FLOW_DESTINATION_TYPE_VPORT;
1384 	dest.vport.num = esw->manager_vport;
1385 	flow_act.action = MLX5_FLOW_CONTEXT_ACTION_FWD_DEST;
1386 
1387 	flow_rule = mlx5_add_flow_rules(mlx5_eswitch_get_slow_fdb(esw),
1388 					spec, &flow_act, &dest, 1);
1389 	if (IS_ERR(flow_rule)) {
1390 		err = PTR_ERR(flow_rule);
1391 		esw_warn(esw->dev,  "FDB: Failed to add unicast miss flow rule err %d\n", err);
1392 		goto out;
1393 	}
1394 
1395 	esw->fdb_table.offloads.miss_rule_uni = flow_rule;
1396 
1397 	headers_v = MLX5_ADDR_OF(fte_match_param, spec->match_value,
1398 				 outer_headers);
1399 	dmac_v = MLX5_ADDR_OF(fte_match_param, headers_v,
1400 			      outer_headers.dmac_47_16);
1401 	dmac_v[0] = 0x01;
1402 	flow_rule = mlx5_add_flow_rules(mlx5_eswitch_get_slow_fdb(esw),
1403 					spec, &flow_act, &dest, 1);
1404 	if (IS_ERR(flow_rule)) {
1405 		err = PTR_ERR(flow_rule);
1406 		esw_warn(esw->dev, "FDB: Failed to add multicast miss flow rule err %d\n", err);
1407 		mlx5_del_flow_rules(esw->fdb_table.offloads.miss_rule_uni);
1408 		goto out;
1409 	}
1410 
1411 	esw->fdb_table.offloads.miss_rule_multi = flow_rule;
1412 
1413 out:
1414 	kvfree(spec);
1415 	return err;
1416 }
1417 
1418 struct mlx5_flow_handle *
esw_add_restore_rule(struct mlx5_eswitch * esw,u32 tag)1419 esw_add_restore_rule(struct mlx5_eswitch *esw, u32 tag)
1420 {
1421 	struct mlx5_flow_act flow_act = { .flags = FLOW_ACT_NO_APPEND, };
1422 	struct mlx5_flow_table *ft = esw->offloads.ft_offloads_restore;
1423 	struct mlx5_flow_context *flow_context;
1424 	struct mlx5_flow_handle *flow_rule;
1425 	struct mlx5_flow_destination dest;
1426 	struct mlx5_flow_spec *spec;
1427 	void *misc;
1428 
1429 	if (!mlx5_eswitch_reg_c1_loopback_supported(esw))
1430 		return ERR_PTR(-EOPNOTSUPP);
1431 
1432 	spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
1433 	if (!spec)
1434 		return ERR_PTR(-ENOMEM);
1435 
1436 	misc = MLX5_ADDR_OF(fte_match_param, spec->match_criteria,
1437 			    misc_parameters_2);
1438 	MLX5_SET(fte_match_set_misc2, misc, metadata_reg_c_0,
1439 		 ESW_REG_C0_USER_DATA_METADATA_MASK);
1440 	misc = MLX5_ADDR_OF(fte_match_param, spec->match_value,
1441 			    misc_parameters_2);
1442 	MLX5_SET(fte_match_set_misc2, misc, metadata_reg_c_0, tag);
1443 	spec->match_criteria_enable = MLX5_MATCH_MISC_PARAMETERS_2;
1444 	flow_act.action = MLX5_FLOW_CONTEXT_ACTION_FWD_DEST |
1445 			  MLX5_FLOW_CONTEXT_ACTION_MOD_HDR;
1446 	flow_act.modify_hdr = esw->offloads.restore_copy_hdr_id;
1447 
1448 	flow_context = &spec->flow_context;
1449 	flow_context->flags |= FLOW_CONTEXT_HAS_TAG;
1450 	flow_context->flow_tag = tag;
1451 	dest.type = MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE;
1452 	dest.ft = esw->offloads.ft_offloads;
1453 
1454 	flow_rule = mlx5_add_flow_rules(ft, spec, &flow_act, &dest, 1);
1455 	kvfree(spec);
1456 
1457 	if (IS_ERR(flow_rule))
1458 		esw_warn(esw->dev,
1459 			 "Failed to create restore rule for tag: %d, err(%d)\n",
1460 			 tag, (int)PTR_ERR(flow_rule));
1461 
1462 	return flow_rule;
1463 }
1464 
1465 #define MAX_PF_SQ 256
1466 #define MAX_SQ_NVPORTS 32
1467 
1468 void
mlx5_esw_set_flow_group_source_port(struct mlx5_eswitch * esw,u32 * flow_group_in,int match_params)1469 mlx5_esw_set_flow_group_source_port(struct mlx5_eswitch *esw,
1470 				    u32 *flow_group_in,
1471 				    int match_params)
1472 {
1473 	void *match_criteria = MLX5_ADDR_OF(create_flow_group_in,
1474 					    flow_group_in,
1475 					    match_criteria);
1476 
1477 	if (mlx5_eswitch_vport_match_metadata_enabled(esw)) {
1478 		MLX5_SET(create_flow_group_in, flow_group_in,
1479 			 match_criteria_enable,
1480 			 MLX5_MATCH_MISC_PARAMETERS_2 | match_params);
1481 
1482 		MLX5_SET(fte_match_param, match_criteria,
1483 			 misc_parameters_2.metadata_reg_c_0,
1484 			 mlx5_eswitch_get_vport_metadata_mask());
1485 	} else {
1486 		MLX5_SET(create_flow_group_in, flow_group_in,
1487 			 match_criteria_enable,
1488 			 MLX5_MATCH_MISC_PARAMETERS | match_params);
1489 
1490 		MLX5_SET_TO_ONES(fte_match_param, match_criteria,
1491 				 misc_parameters.source_port);
1492 	}
1493 }
1494 
1495 #if IS_ENABLED(CONFIG_MLX5_CLS_ACT)
esw_vport_tbl_put(struct mlx5_eswitch * esw)1496 static void esw_vport_tbl_put(struct mlx5_eswitch *esw)
1497 {
1498 	struct mlx5_vport_tbl_attr attr;
1499 	struct mlx5_vport *vport;
1500 	unsigned long i;
1501 
1502 	attr.chain = 0;
1503 	attr.prio = 1;
1504 	mlx5_esw_for_each_vport(esw, i, vport) {
1505 		attr.vport = vport->vport;
1506 		attr.vport_ns = &mlx5_esw_vport_tbl_mirror_ns;
1507 		mlx5_esw_vporttbl_put(esw, &attr);
1508 	}
1509 }
1510 
esw_vport_tbl_get(struct mlx5_eswitch * esw)1511 static int esw_vport_tbl_get(struct mlx5_eswitch *esw)
1512 {
1513 	struct mlx5_vport_tbl_attr attr;
1514 	struct mlx5_flow_table *fdb;
1515 	struct mlx5_vport *vport;
1516 	unsigned long i;
1517 
1518 	attr.chain = 0;
1519 	attr.prio = 1;
1520 	mlx5_esw_for_each_vport(esw, i, vport) {
1521 		attr.vport = vport->vport;
1522 		attr.vport_ns = &mlx5_esw_vport_tbl_mirror_ns;
1523 		fdb = mlx5_esw_vporttbl_get(esw, &attr);
1524 		if (IS_ERR(fdb))
1525 			goto out;
1526 	}
1527 	return 0;
1528 
1529 out:
1530 	esw_vport_tbl_put(esw);
1531 	return PTR_ERR(fdb);
1532 }
1533 
1534 #define fdb_modify_header_fwd_to_table_supported(esw) \
1535 	(MLX5_CAP_ESW_FLOWTABLE((esw)->dev, fdb_modify_header_fwd_to_table))
esw_init_chains_offload_flags(struct mlx5_eswitch * esw,u32 * flags)1536 static void esw_init_chains_offload_flags(struct mlx5_eswitch *esw, u32 *flags)
1537 {
1538 	struct mlx5_core_dev *dev = esw->dev;
1539 
1540 	if (MLX5_CAP_ESW_FLOWTABLE_FDB(dev, ignore_flow_level))
1541 		*flags |= MLX5_CHAINS_IGNORE_FLOW_LEVEL_SUPPORTED;
1542 
1543 	if (!MLX5_CAP_ESW_FLOWTABLE(dev, multi_fdb_encap) &&
1544 	    esw->offloads.encap != DEVLINK_ESWITCH_ENCAP_MODE_NONE) {
1545 		*flags &= ~MLX5_CHAINS_AND_PRIOS_SUPPORTED;
1546 		esw_warn(dev, "Tc chains and priorities offload aren't supported, update firmware if needed\n");
1547 	} else if (!mlx5_eswitch_reg_c1_loopback_enabled(esw)) {
1548 		*flags &= ~MLX5_CHAINS_AND_PRIOS_SUPPORTED;
1549 		esw_warn(dev, "Tc chains and priorities offload aren't supported\n");
1550 	} else if (!fdb_modify_header_fwd_to_table_supported(esw)) {
1551 		/* Disabled when ttl workaround is needed, e.g
1552 		 * when ESWITCH_IPV4_TTL_MODIFY_ENABLE = true in mlxconfig
1553 		 */
1554 		esw_warn(dev,
1555 			 "Tc chains and priorities offload aren't supported, check firmware version, or mlxconfig settings\n");
1556 		*flags &= ~MLX5_CHAINS_AND_PRIOS_SUPPORTED;
1557 	} else {
1558 		*flags |= MLX5_CHAINS_AND_PRIOS_SUPPORTED;
1559 		esw_info(dev, "Supported tc chains and prios offload\n");
1560 	}
1561 
1562 	if (esw->offloads.encap != DEVLINK_ESWITCH_ENCAP_MODE_NONE)
1563 		*flags |= MLX5_CHAINS_FT_TUNNEL_SUPPORTED;
1564 }
1565 
1566 static int
esw_chains_create(struct mlx5_eswitch * esw,struct mlx5_flow_table * miss_fdb)1567 esw_chains_create(struct mlx5_eswitch *esw, struct mlx5_flow_table *miss_fdb)
1568 {
1569 	struct mlx5_core_dev *dev = esw->dev;
1570 	struct mlx5_flow_table *nf_ft, *ft;
1571 	struct mlx5_chains_attr attr = {};
1572 	struct mlx5_fs_chains *chains;
1573 	int err;
1574 
1575 	esw_init_chains_offload_flags(esw, &attr.flags);
1576 	attr.ns = MLX5_FLOW_NAMESPACE_FDB;
1577 	attr.max_grp_num = esw->params.large_group_num;
1578 	attr.default_ft = miss_fdb;
1579 	attr.mapping = esw->offloads.reg_c0_obj_pool;
1580 
1581 	chains = mlx5_chains_create(dev, &attr);
1582 	if (IS_ERR(chains)) {
1583 		err = PTR_ERR(chains);
1584 		esw_warn(dev, "Failed to create fdb chains err(%d)\n", err);
1585 		return err;
1586 	}
1587 	mlx5_chains_print_info(chains);
1588 
1589 	esw->fdb_table.offloads.esw_chains_priv = chains;
1590 
1591 	/* Create tc_end_ft which is the always created ft chain */
1592 	nf_ft = mlx5_chains_get_table(chains, mlx5_chains_get_nf_ft_chain(chains),
1593 				      1, 0);
1594 	if (IS_ERR(nf_ft)) {
1595 		err = PTR_ERR(nf_ft);
1596 		goto nf_ft_err;
1597 	}
1598 
1599 	/* Always open the root for fast path */
1600 	ft = mlx5_chains_get_table(chains, 0, 1, 0);
1601 	if (IS_ERR(ft)) {
1602 		err = PTR_ERR(ft);
1603 		goto level_0_err;
1604 	}
1605 
1606 	/* Open level 1 for split fdb rules now if prios isn't supported  */
1607 	if (!mlx5_chains_prios_supported(chains)) {
1608 		err = esw_vport_tbl_get(esw);
1609 		if (err)
1610 			goto level_1_err;
1611 	}
1612 
1613 	mlx5_chains_set_end_ft(chains, nf_ft);
1614 
1615 	return 0;
1616 
1617 level_1_err:
1618 	mlx5_chains_put_table(chains, 0, 1, 0);
1619 level_0_err:
1620 	mlx5_chains_put_table(chains, mlx5_chains_get_nf_ft_chain(chains), 1, 0);
1621 nf_ft_err:
1622 	mlx5_chains_destroy(chains);
1623 	esw->fdb_table.offloads.esw_chains_priv = NULL;
1624 
1625 	return err;
1626 }
1627 
1628 static void
esw_chains_destroy(struct mlx5_eswitch * esw,struct mlx5_fs_chains * chains)1629 esw_chains_destroy(struct mlx5_eswitch *esw, struct mlx5_fs_chains *chains)
1630 {
1631 	if (!mlx5_chains_prios_supported(chains))
1632 		esw_vport_tbl_put(esw);
1633 	mlx5_chains_put_table(chains, 0, 1, 0);
1634 	mlx5_chains_put_table(chains, mlx5_chains_get_nf_ft_chain(chains), 1, 0);
1635 	mlx5_chains_destroy(chains);
1636 }
1637 
1638 #else /* CONFIG_MLX5_CLS_ACT */
1639 
1640 static int
esw_chains_create(struct mlx5_eswitch * esw,struct mlx5_flow_table * miss_fdb)1641 esw_chains_create(struct mlx5_eswitch *esw, struct mlx5_flow_table *miss_fdb)
1642 { return 0; }
1643 
1644 static void
esw_chains_destroy(struct mlx5_eswitch * esw,struct mlx5_fs_chains * chains)1645 esw_chains_destroy(struct mlx5_eswitch *esw, struct mlx5_fs_chains *chains)
1646 {}
1647 
1648 #endif
1649 
1650 static int
esw_create_send_to_vport_group(struct mlx5_eswitch * esw,struct mlx5_flow_table * fdb,u32 * flow_group_in,int * ix)1651 esw_create_send_to_vport_group(struct mlx5_eswitch *esw,
1652 			       struct mlx5_flow_table *fdb,
1653 			       u32 *flow_group_in,
1654 			       int *ix)
1655 {
1656 	int inlen = MLX5_ST_SZ_BYTES(create_flow_group_in);
1657 	struct mlx5_flow_group *g;
1658 	void *match_criteria;
1659 	int count, err = 0;
1660 
1661 	memset(flow_group_in, 0, inlen);
1662 
1663 	mlx5_esw_set_flow_group_source_port(esw, flow_group_in, MLX5_MATCH_MISC_PARAMETERS);
1664 
1665 	match_criteria = MLX5_ADDR_OF(create_flow_group_in, flow_group_in, match_criteria);
1666 	MLX5_SET_TO_ONES(fte_match_param, match_criteria, misc_parameters.source_sqn);
1667 
1668 	if (!mlx5_eswitch_vport_match_metadata_enabled(esw) &&
1669 	    MLX5_CAP_ESW(esw->dev, merged_eswitch)) {
1670 		MLX5_SET_TO_ONES(fte_match_param, match_criteria,
1671 				 misc_parameters.source_eswitch_owner_vhca_id);
1672 		MLX5_SET(create_flow_group_in, flow_group_in,
1673 			 source_eswitch_owner_vhca_id_valid, 1);
1674 	}
1675 
1676 	/* See comment at table_size calculation */
1677 	count = MLX5_MAX_PORTS * (esw->total_vports * MAX_SQ_NVPORTS + MAX_PF_SQ);
1678 	MLX5_SET(create_flow_group_in, flow_group_in, start_flow_index, 0);
1679 	MLX5_SET(create_flow_group_in, flow_group_in, end_flow_index, *ix + count - 1);
1680 	*ix += count;
1681 
1682 	g = mlx5_create_flow_group(fdb, flow_group_in);
1683 	if (IS_ERR(g)) {
1684 		err = PTR_ERR(g);
1685 		esw_warn(esw->dev, "Failed to create send-to-vport flow group err(%d)\n", err);
1686 		goto out;
1687 	}
1688 	esw->fdb_table.offloads.send_to_vport_grp = g;
1689 
1690 out:
1691 	return err;
1692 }
1693 
1694 static int
esw_create_meta_send_to_vport_group(struct mlx5_eswitch * esw,struct mlx5_flow_table * fdb,u32 * flow_group_in,int * ix)1695 esw_create_meta_send_to_vport_group(struct mlx5_eswitch *esw,
1696 				    struct mlx5_flow_table *fdb,
1697 				    u32 *flow_group_in,
1698 				    int *ix)
1699 {
1700 	int inlen = MLX5_ST_SZ_BYTES(create_flow_group_in);
1701 	struct mlx5_flow_group *g;
1702 	void *match_criteria;
1703 	int err = 0;
1704 
1705 	if (!esw_src_port_rewrite_supported(esw))
1706 		return 0;
1707 
1708 	memset(flow_group_in, 0, inlen);
1709 
1710 	MLX5_SET(create_flow_group_in, flow_group_in, match_criteria_enable,
1711 		 MLX5_MATCH_MISC_PARAMETERS_2);
1712 
1713 	match_criteria = MLX5_ADDR_OF(create_flow_group_in, flow_group_in, match_criteria);
1714 
1715 	MLX5_SET(fte_match_param, match_criteria,
1716 		 misc_parameters_2.metadata_reg_c_0,
1717 		 mlx5_eswitch_get_vport_metadata_mask());
1718 	MLX5_SET(fte_match_param, match_criteria,
1719 		 misc_parameters_2.metadata_reg_c_1, ESW_TUN_MASK);
1720 
1721 	MLX5_SET(create_flow_group_in, flow_group_in, start_flow_index, *ix);
1722 	MLX5_SET(create_flow_group_in, flow_group_in,
1723 		 end_flow_index, *ix + esw->total_vports - 1);
1724 	*ix += esw->total_vports;
1725 
1726 	g = mlx5_create_flow_group(fdb, flow_group_in);
1727 	if (IS_ERR(g)) {
1728 		err = PTR_ERR(g);
1729 		esw_warn(esw->dev,
1730 			 "Failed to create send-to-vport meta flow group err(%d)\n", err);
1731 		goto send_vport_meta_err;
1732 	}
1733 	esw->fdb_table.offloads.send_to_vport_meta_grp = g;
1734 
1735 	return 0;
1736 
1737 send_vport_meta_err:
1738 	return err;
1739 }
1740 
1741 static int
esw_create_peer_esw_miss_group(struct mlx5_eswitch * esw,struct mlx5_flow_table * fdb,u32 * flow_group_in,int * ix)1742 esw_create_peer_esw_miss_group(struct mlx5_eswitch *esw,
1743 			       struct mlx5_flow_table *fdb,
1744 			       u32 *flow_group_in,
1745 			       int *ix)
1746 {
1747 	int max_peer_ports = (esw->total_vports - 1) * (MLX5_MAX_PORTS - 1);
1748 	int inlen = MLX5_ST_SZ_BYTES(create_flow_group_in);
1749 	struct mlx5_flow_group *g;
1750 	void *match_criteria;
1751 	int err = 0;
1752 
1753 	if (!MLX5_CAP_ESW(esw->dev, merged_eswitch))
1754 		return 0;
1755 
1756 	memset(flow_group_in, 0, inlen);
1757 
1758 	mlx5_esw_set_flow_group_source_port(esw, flow_group_in, 0);
1759 
1760 	if (!mlx5_eswitch_vport_match_metadata_enabled(esw)) {
1761 		match_criteria = MLX5_ADDR_OF(create_flow_group_in,
1762 					      flow_group_in,
1763 					      match_criteria);
1764 
1765 		MLX5_SET_TO_ONES(fte_match_param, match_criteria,
1766 				 misc_parameters.source_eswitch_owner_vhca_id);
1767 
1768 		MLX5_SET(create_flow_group_in, flow_group_in,
1769 			 source_eswitch_owner_vhca_id_valid, 1);
1770 	}
1771 
1772 	MLX5_SET(create_flow_group_in, flow_group_in, start_flow_index, *ix);
1773 	MLX5_SET(create_flow_group_in, flow_group_in, end_flow_index,
1774 		 *ix + max_peer_ports);
1775 	*ix += max_peer_ports + 1;
1776 
1777 	g = mlx5_create_flow_group(fdb, flow_group_in);
1778 	if (IS_ERR(g)) {
1779 		err = PTR_ERR(g);
1780 		esw_warn(esw->dev, "Failed to create peer miss flow group err(%d)\n", err);
1781 		goto out;
1782 	}
1783 	esw->fdb_table.offloads.peer_miss_grp = g;
1784 
1785 out:
1786 	return err;
1787 }
1788 
1789 static int
esw_create_miss_group(struct mlx5_eswitch * esw,struct mlx5_flow_table * fdb,u32 * flow_group_in,int * ix)1790 esw_create_miss_group(struct mlx5_eswitch *esw,
1791 		      struct mlx5_flow_table *fdb,
1792 		      u32 *flow_group_in,
1793 		      int *ix)
1794 {
1795 	int inlen = MLX5_ST_SZ_BYTES(create_flow_group_in);
1796 	struct mlx5_flow_group *g;
1797 	void *match_criteria;
1798 	int err = 0;
1799 	u8 *dmac;
1800 
1801 	memset(flow_group_in, 0, inlen);
1802 
1803 	MLX5_SET(create_flow_group_in, flow_group_in, match_criteria_enable,
1804 		 MLX5_MATCH_OUTER_HEADERS);
1805 	match_criteria = MLX5_ADDR_OF(create_flow_group_in, flow_group_in,
1806 				      match_criteria);
1807 	dmac = MLX5_ADDR_OF(fte_match_param, match_criteria,
1808 			    outer_headers.dmac_47_16);
1809 	dmac[0] = 0x01;
1810 
1811 	MLX5_SET(create_flow_group_in, flow_group_in, start_flow_index, *ix);
1812 	MLX5_SET(create_flow_group_in, flow_group_in, end_flow_index,
1813 		 *ix + MLX5_ESW_MISS_FLOWS);
1814 
1815 	g = mlx5_create_flow_group(fdb, flow_group_in);
1816 	if (IS_ERR(g)) {
1817 		err = PTR_ERR(g);
1818 		esw_warn(esw->dev, "Failed to create miss flow group err(%d)\n", err);
1819 		goto miss_err;
1820 	}
1821 	esw->fdb_table.offloads.miss_grp = g;
1822 
1823 	err = esw_add_fdb_miss_rule(esw);
1824 	if (err)
1825 		goto miss_rule_err;
1826 
1827 	return 0;
1828 
1829 miss_rule_err:
1830 	mlx5_destroy_flow_group(esw->fdb_table.offloads.miss_grp);
1831 miss_err:
1832 	return err;
1833 }
1834 
esw_create_offloads_fdb_tables(struct mlx5_eswitch * esw)1835 static int esw_create_offloads_fdb_tables(struct mlx5_eswitch *esw)
1836 {
1837 	int inlen = MLX5_ST_SZ_BYTES(create_flow_group_in);
1838 	struct mlx5_flow_table_attr ft_attr = {};
1839 	struct mlx5_core_dev *dev = esw->dev;
1840 	struct mlx5_flow_namespace *root_ns;
1841 	struct mlx5_flow_table *fdb = NULL;
1842 	int table_size, ix = 0, err = 0;
1843 	u32 flags = 0, *flow_group_in;
1844 
1845 	esw_debug(esw->dev, "Create offloads FDB Tables\n");
1846 
1847 	flow_group_in = kvzalloc(inlen, GFP_KERNEL);
1848 	if (!flow_group_in)
1849 		return -ENOMEM;
1850 
1851 	root_ns = mlx5_get_flow_namespace(dev, MLX5_FLOW_NAMESPACE_FDB);
1852 	if (!root_ns) {
1853 		esw_warn(dev, "Failed to get FDB flow namespace\n");
1854 		err = -EOPNOTSUPP;
1855 		goto ns_err;
1856 	}
1857 	esw->fdb_table.offloads.ns = root_ns;
1858 	err = mlx5_flow_namespace_set_mode(root_ns,
1859 					   esw->dev->priv.steering->mode);
1860 	if (err) {
1861 		esw_warn(dev, "Failed to set FDB namespace steering mode\n");
1862 		goto ns_err;
1863 	}
1864 
1865 	/* To be strictly correct:
1866 	 *	MLX5_MAX_PORTS * (esw->total_vports * MAX_SQ_NVPORTS + MAX_PF_SQ)
1867 	 * should be:
1868 	 *	esw->total_vports * MAX_SQ_NVPORTS + MAX_PF_SQ +
1869 	 *	peer_esw->total_vports * MAX_SQ_NVPORTS + MAX_PF_SQ
1870 	 * but as the peer device might not be in switchdev mode it's not
1871 	 * possible. We use the fact that by default FW sets max vfs and max sfs
1872 	 * to the same value on both devices. If it needs to be changed in the future note
1873 	 * the peer miss group should also be created based on the number of
1874 	 * total vports of the peer (currently is also uses esw->total_vports).
1875 	 */
1876 	table_size = MLX5_MAX_PORTS * (esw->total_vports * MAX_SQ_NVPORTS + MAX_PF_SQ) +
1877 		     esw->total_vports * MLX5_MAX_PORTS + MLX5_ESW_MISS_FLOWS;
1878 
1879 	/* create the slow path fdb with encap set, so further table instances
1880 	 * can be created at run time while VFs are probed if the FW allows that.
1881 	 */
1882 	if (esw->offloads.encap != DEVLINK_ESWITCH_ENCAP_MODE_NONE)
1883 		flags |= (MLX5_FLOW_TABLE_TUNNEL_EN_REFORMAT |
1884 			  MLX5_FLOW_TABLE_TUNNEL_EN_DECAP);
1885 
1886 	ft_attr.flags = flags;
1887 	ft_attr.max_fte = table_size;
1888 	ft_attr.prio = FDB_SLOW_PATH;
1889 
1890 	fdb = mlx5_create_flow_table(root_ns, &ft_attr);
1891 	if (IS_ERR(fdb)) {
1892 		err = PTR_ERR(fdb);
1893 		esw_warn(dev, "Failed to create slow path FDB Table err %d\n", err);
1894 		goto slow_fdb_err;
1895 	}
1896 	esw->fdb_table.offloads.slow_fdb = fdb;
1897 
1898 	/* Create empty TC-miss managed table. This allows plugging in following
1899 	 * priorities without directly exposing their level 0 table to
1900 	 * eswitch_offloads and passing it as miss_fdb to following call to
1901 	 * esw_chains_create().
1902 	 */
1903 	memset(&ft_attr, 0, sizeof(ft_attr));
1904 	ft_attr.prio = FDB_TC_MISS;
1905 	esw->fdb_table.offloads.tc_miss_table = mlx5_create_flow_table(root_ns, &ft_attr);
1906 	if (IS_ERR(esw->fdb_table.offloads.tc_miss_table)) {
1907 		err = PTR_ERR(esw->fdb_table.offloads.tc_miss_table);
1908 		esw_warn(dev, "Failed to create TC miss FDB Table err %d\n", err);
1909 		goto tc_miss_table_err;
1910 	}
1911 
1912 	err = esw_chains_create(esw, esw->fdb_table.offloads.tc_miss_table);
1913 	if (err) {
1914 		esw_warn(dev, "Failed to open fdb chains err(%d)\n", err);
1915 		goto fdb_chains_err;
1916 	}
1917 
1918 	err = esw_create_send_to_vport_group(esw, fdb, flow_group_in, &ix);
1919 	if (err)
1920 		goto send_vport_err;
1921 
1922 	err = esw_create_meta_send_to_vport_group(esw, fdb, flow_group_in, &ix);
1923 	if (err)
1924 		goto send_vport_meta_err;
1925 
1926 	err = esw_create_peer_esw_miss_group(esw, fdb, flow_group_in, &ix);
1927 	if (err)
1928 		goto peer_miss_err;
1929 
1930 	err = esw_create_miss_group(esw, fdb, flow_group_in, &ix);
1931 	if (err)
1932 		goto miss_err;
1933 
1934 	kvfree(flow_group_in);
1935 	return 0;
1936 
1937 miss_err:
1938 	if (MLX5_CAP_ESW(esw->dev, merged_eswitch))
1939 		mlx5_destroy_flow_group(esw->fdb_table.offloads.peer_miss_grp);
1940 peer_miss_err:
1941 	if (esw->fdb_table.offloads.send_to_vport_meta_grp)
1942 		mlx5_destroy_flow_group(esw->fdb_table.offloads.send_to_vport_meta_grp);
1943 send_vport_meta_err:
1944 	mlx5_destroy_flow_group(esw->fdb_table.offloads.send_to_vport_grp);
1945 send_vport_err:
1946 	esw_chains_destroy(esw, esw_chains(esw));
1947 fdb_chains_err:
1948 	mlx5_destroy_flow_table(esw->fdb_table.offloads.tc_miss_table);
1949 tc_miss_table_err:
1950 	mlx5_destroy_flow_table(mlx5_eswitch_get_slow_fdb(esw));
1951 slow_fdb_err:
1952 	/* Holds true only as long as DMFS is the default */
1953 	mlx5_flow_namespace_set_mode(root_ns, MLX5_FLOW_STEERING_MODE_DMFS);
1954 ns_err:
1955 	kvfree(flow_group_in);
1956 	return err;
1957 }
1958 
esw_destroy_offloads_fdb_tables(struct mlx5_eswitch * esw)1959 static void esw_destroy_offloads_fdb_tables(struct mlx5_eswitch *esw)
1960 {
1961 	if (!mlx5_eswitch_get_slow_fdb(esw))
1962 		return;
1963 
1964 	esw_debug(esw->dev, "Destroy offloads FDB Tables\n");
1965 	mlx5_del_flow_rules(esw->fdb_table.offloads.miss_rule_multi);
1966 	mlx5_del_flow_rules(esw->fdb_table.offloads.miss_rule_uni);
1967 	mlx5_destroy_flow_group(esw->fdb_table.offloads.send_to_vport_grp);
1968 	if (esw->fdb_table.offloads.send_to_vport_meta_grp)
1969 		mlx5_destroy_flow_group(esw->fdb_table.offloads.send_to_vport_meta_grp);
1970 	if (MLX5_CAP_ESW(esw->dev, merged_eswitch))
1971 		mlx5_destroy_flow_group(esw->fdb_table.offloads.peer_miss_grp);
1972 	mlx5_destroy_flow_group(esw->fdb_table.offloads.miss_grp);
1973 
1974 	esw_chains_destroy(esw, esw_chains(esw));
1975 
1976 	mlx5_destroy_flow_table(esw->fdb_table.offloads.tc_miss_table);
1977 	mlx5_destroy_flow_table(mlx5_eswitch_get_slow_fdb(esw));
1978 	/* Holds true only as long as DMFS is the default */
1979 	mlx5_flow_namespace_set_mode(esw->fdb_table.offloads.ns,
1980 				     MLX5_FLOW_STEERING_MODE_DMFS);
1981 	atomic64_set(&esw->user_count, 0);
1982 }
1983 
esw_get_nr_ft_offloads_steering_src_ports(struct mlx5_eswitch * esw)1984 static int esw_get_nr_ft_offloads_steering_src_ports(struct mlx5_eswitch *esw)
1985 {
1986 	int nvports;
1987 
1988 	nvports = esw->total_vports + MLX5_ESW_MISS_FLOWS;
1989 	if (mlx5e_tc_int_port_supported(esw))
1990 		nvports += MLX5E_TC_MAX_INT_PORT_NUM;
1991 
1992 	return nvports;
1993 }
1994 
esw_create_offloads_table(struct mlx5_eswitch * esw)1995 static int esw_create_offloads_table(struct mlx5_eswitch *esw)
1996 {
1997 	struct mlx5_flow_table_attr ft_attr = {};
1998 	struct mlx5_core_dev *dev = esw->dev;
1999 	struct mlx5_flow_table *ft_offloads;
2000 	struct mlx5_flow_namespace *ns;
2001 	int err = 0;
2002 
2003 	ns = mlx5_get_flow_namespace(dev, MLX5_FLOW_NAMESPACE_OFFLOADS);
2004 	if (!ns) {
2005 		esw_warn(esw->dev, "Failed to get offloads flow namespace\n");
2006 		return -EOPNOTSUPP;
2007 	}
2008 
2009 	ft_attr.max_fte = esw_get_nr_ft_offloads_steering_src_ports(esw) +
2010 			  MLX5_ESW_FT_OFFLOADS_DROP_RULE;
2011 	ft_attr.prio = 1;
2012 
2013 	ft_offloads = mlx5_create_flow_table(ns, &ft_attr);
2014 	if (IS_ERR(ft_offloads)) {
2015 		err = PTR_ERR(ft_offloads);
2016 		esw_warn(esw->dev, "Failed to create offloads table, err %d\n", err);
2017 		return err;
2018 	}
2019 
2020 	esw->offloads.ft_offloads = ft_offloads;
2021 	return 0;
2022 }
2023 
esw_destroy_offloads_table(struct mlx5_eswitch * esw)2024 static void esw_destroy_offloads_table(struct mlx5_eswitch *esw)
2025 {
2026 	struct mlx5_esw_offload *offloads = &esw->offloads;
2027 
2028 	mlx5_destroy_flow_table(offloads->ft_offloads);
2029 }
2030 
esw_create_vport_rx_group(struct mlx5_eswitch * esw)2031 static int esw_create_vport_rx_group(struct mlx5_eswitch *esw)
2032 {
2033 	int inlen = MLX5_ST_SZ_BYTES(create_flow_group_in);
2034 	struct mlx5_flow_group *g;
2035 	u32 *flow_group_in;
2036 	int nvports;
2037 	int err = 0;
2038 
2039 	nvports = esw_get_nr_ft_offloads_steering_src_ports(esw);
2040 	flow_group_in = kvzalloc(inlen, GFP_KERNEL);
2041 	if (!flow_group_in)
2042 		return -ENOMEM;
2043 
2044 	mlx5_esw_set_flow_group_source_port(esw, flow_group_in, 0);
2045 
2046 	MLX5_SET(create_flow_group_in, flow_group_in, start_flow_index, 0);
2047 	MLX5_SET(create_flow_group_in, flow_group_in, end_flow_index, nvports - 1);
2048 
2049 	g = mlx5_create_flow_group(esw->offloads.ft_offloads, flow_group_in);
2050 
2051 	if (IS_ERR(g)) {
2052 		err = PTR_ERR(g);
2053 		mlx5_core_warn(esw->dev, "Failed to create vport rx group err %d\n", err);
2054 		goto out;
2055 	}
2056 
2057 	esw->offloads.vport_rx_group = g;
2058 out:
2059 	kvfree(flow_group_in);
2060 	return err;
2061 }
2062 
esw_destroy_vport_rx_group(struct mlx5_eswitch * esw)2063 static void esw_destroy_vport_rx_group(struct mlx5_eswitch *esw)
2064 {
2065 	mlx5_destroy_flow_group(esw->offloads.vport_rx_group);
2066 }
2067 
esw_create_vport_rx_drop_rule_index(struct mlx5_eswitch * esw)2068 static int esw_create_vport_rx_drop_rule_index(struct mlx5_eswitch *esw)
2069 {
2070 	/* ft_offloads table is enlarged by MLX5_ESW_FT_OFFLOADS_DROP_RULE (1)
2071 	 * for the drop rule, which is placed at the end of the table.
2072 	 * So return the total of vport and int_port as rule index.
2073 	 */
2074 	return esw_get_nr_ft_offloads_steering_src_ports(esw);
2075 }
2076 
esw_create_vport_rx_drop_group(struct mlx5_eswitch * esw)2077 static int esw_create_vport_rx_drop_group(struct mlx5_eswitch *esw)
2078 {
2079 	int inlen = MLX5_ST_SZ_BYTES(create_flow_group_in);
2080 	struct mlx5_flow_group *g;
2081 	u32 *flow_group_in;
2082 	int flow_index;
2083 	int err = 0;
2084 
2085 	flow_index = esw_create_vport_rx_drop_rule_index(esw);
2086 
2087 	flow_group_in = kvzalloc(inlen, GFP_KERNEL);
2088 	if (!flow_group_in)
2089 		return -ENOMEM;
2090 
2091 	MLX5_SET(create_flow_group_in, flow_group_in, start_flow_index, flow_index);
2092 	MLX5_SET(create_flow_group_in, flow_group_in, end_flow_index, flow_index);
2093 
2094 	g = mlx5_create_flow_group(esw->offloads.ft_offloads, flow_group_in);
2095 
2096 	if (IS_ERR(g)) {
2097 		err = PTR_ERR(g);
2098 		mlx5_core_warn(esw->dev, "Failed to create vport rx drop group err %d\n", err);
2099 		goto out;
2100 	}
2101 
2102 	esw->offloads.vport_rx_drop_group = g;
2103 out:
2104 	kvfree(flow_group_in);
2105 	return err;
2106 }
2107 
esw_destroy_vport_rx_drop_group(struct mlx5_eswitch * esw)2108 static void esw_destroy_vport_rx_drop_group(struct mlx5_eswitch *esw)
2109 {
2110 	if (esw->offloads.vport_rx_drop_group)
2111 		mlx5_destroy_flow_group(esw->offloads.vport_rx_drop_group);
2112 }
2113 
2114 void
mlx5_esw_set_spec_source_port(struct mlx5_eswitch * esw,u16 vport,struct mlx5_flow_spec * spec)2115 mlx5_esw_set_spec_source_port(struct mlx5_eswitch *esw,
2116 			      u16 vport,
2117 			      struct mlx5_flow_spec *spec)
2118 {
2119 	void *misc;
2120 
2121 	if (mlx5_eswitch_vport_match_metadata_enabled(esw)) {
2122 		misc = MLX5_ADDR_OF(fte_match_param, spec->match_value, misc_parameters_2);
2123 		MLX5_SET(fte_match_set_misc2, misc, metadata_reg_c_0,
2124 			 mlx5_eswitch_get_vport_metadata_for_match(esw, vport));
2125 
2126 		misc = MLX5_ADDR_OF(fte_match_param, spec->match_criteria, misc_parameters_2);
2127 		MLX5_SET(fte_match_set_misc2, misc, metadata_reg_c_0,
2128 			 mlx5_eswitch_get_vport_metadata_mask());
2129 
2130 		spec->match_criteria_enable = MLX5_MATCH_MISC_PARAMETERS_2;
2131 	} else {
2132 		misc = MLX5_ADDR_OF(fte_match_param, spec->match_value, misc_parameters);
2133 		MLX5_SET(fte_match_set_misc, misc, source_port, vport);
2134 
2135 		misc = MLX5_ADDR_OF(fte_match_param, spec->match_criteria, misc_parameters);
2136 		MLX5_SET_TO_ONES(fte_match_set_misc, misc, source_port);
2137 
2138 		spec->match_criteria_enable = MLX5_MATCH_MISC_PARAMETERS;
2139 	}
2140 }
2141 
2142 struct mlx5_flow_handle *
mlx5_eswitch_create_vport_rx_rule(struct mlx5_eswitch * esw,u16 vport,struct mlx5_flow_destination * dest)2143 mlx5_eswitch_create_vport_rx_rule(struct mlx5_eswitch *esw, u16 vport,
2144 				  struct mlx5_flow_destination *dest)
2145 {
2146 	struct mlx5_flow_act flow_act = {0};
2147 	struct mlx5_flow_handle *flow_rule;
2148 	struct mlx5_flow_spec *spec;
2149 
2150 	spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
2151 	if (!spec) {
2152 		flow_rule = ERR_PTR(-ENOMEM);
2153 		goto out;
2154 	}
2155 
2156 	mlx5_esw_set_spec_source_port(esw, vport, spec);
2157 
2158 	flow_act.action = MLX5_FLOW_CONTEXT_ACTION_FWD_DEST;
2159 	flow_rule = mlx5_add_flow_rules(esw->offloads.ft_offloads, spec,
2160 					&flow_act, dest, 1);
2161 	if (IS_ERR(flow_rule)) {
2162 		esw_warn(esw->dev,
2163 			 "fs offloads: Failed to add vport rx rule err %pe\n",
2164 			 flow_rule);
2165 		goto out;
2166 	}
2167 
2168 out:
2169 	kvfree(spec);
2170 	return flow_rule;
2171 }
2172 
esw_create_vport_rx_drop_rule(struct mlx5_eswitch * esw)2173 static int esw_create_vport_rx_drop_rule(struct mlx5_eswitch *esw)
2174 {
2175 	struct mlx5_flow_act flow_act = {};
2176 	struct mlx5_flow_handle *flow_rule;
2177 
2178 	flow_act.action = MLX5_FLOW_CONTEXT_ACTION_DROP;
2179 	flow_rule = mlx5_add_flow_rules(esw->offloads.ft_offloads, NULL,
2180 					&flow_act, NULL, 0);
2181 	if (IS_ERR(flow_rule)) {
2182 		esw_warn(esw->dev,
2183 			 "fs offloads: Failed to add vport rx drop rule err %pe\n",
2184 			 flow_rule);
2185 		return PTR_ERR(flow_rule);
2186 	}
2187 
2188 	esw->offloads.vport_rx_drop_rule = flow_rule;
2189 
2190 	return 0;
2191 }
2192 
esw_destroy_vport_rx_drop_rule(struct mlx5_eswitch * esw)2193 static void esw_destroy_vport_rx_drop_rule(struct mlx5_eswitch *esw)
2194 {
2195 	if (esw->offloads.vport_rx_drop_rule)
2196 		mlx5_del_flow_rules(esw->offloads.vport_rx_drop_rule);
2197 }
2198 
mlx5_eswitch_inline_mode_get(struct mlx5_eswitch * esw,u8 * mode)2199 static int mlx5_eswitch_inline_mode_get(struct mlx5_eswitch *esw, u8 *mode)
2200 {
2201 	u8 prev_mlx5_mode, mlx5_mode = MLX5_INLINE_MODE_L2;
2202 	struct mlx5_core_dev *dev = esw->dev;
2203 	struct mlx5_vport *vport;
2204 	unsigned long i;
2205 
2206 	if (!MLX5_CAP_GEN(dev, vport_group_manager))
2207 		return -EOPNOTSUPP;
2208 
2209 	if (!mlx5_esw_is_fdb_created(esw))
2210 		return -EOPNOTSUPP;
2211 
2212 	switch (MLX5_CAP_ETH(dev, wqe_inline_mode)) {
2213 	case MLX5_CAP_INLINE_MODE_NOT_REQUIRED:
2214 		mlx5_mode = MLX5_INLINE_MODE_NONE;
2215 		goto out;
2216 	case MLX5_CAP_INLINE_MODE_L2:
2217 		mlx5_mode = MLX5_INLINE_MODE_L2;
2218 		goto out;
2219 	case MLX5_CAP_INLINE_MODE_VPORT_CONTEXT:
2220 		goto query_vports;
2221 	}
2222 
2223 query_vports:
2224 	mlx5_query_nic_vport_min_inline(dev, esw->first_host_vport, &prev_mlx5_mode);
2225 	mlx5_esw_for_each_host_func_vport(esw, i, vport, esw->esw_funcs.num_vfs) {
2226 		mlx5_query_nic_vport_min_inline(dev, vport->vport, &mlx5_mode);
2227 		if (prev_mlx5_mode != mlx5_mode)
2228 			return -EINVAL;
2229 		prev_mlx5_mode = mlx5_mode;
2230 	}
2231 
2232 out:
2233 	*mode = mlx5_mode;
2234 	return 0;
2235 }
2236 
esw_destroy_restore_table(struct mlx5_eswitch * esw)2237 static void esw_destroy_restore_table(struct mlx5_eswitch *esw)
2238 {
2239 	struct mlx5_esw_offload *offloads = &esw->offloads;
2240 
2241 	if (!mlx5_eswitch_reg_c1_loopback_supported(esw))
2242 		return;
2243 
2244 	mlx5_modify_header_dealloc(esw->dev, offloads->restore_copy_hdr_id);
2245 	mlx5_destroy_flow_group(offloads->restore_group);
2246 	mlx5_destroy_flow_table(offloads->ft_offloads_restore);
2247 }
2248 
esw_create_restore_table(struct mlx5_eswitch * esw)2249 static int esw_create_restore_table(struct mlx5_eswitch *esw)
2250 {
2251 	u8 modact[MLX5_UN_SZ_BYTES(set_add_copy_action_in_auto)] = {};
2252 	int inlen = MLX5_ST_SZ_BYTES(create_flow_group_in);
2253 	struct mlx5_flow_table_attr ft_attr = {};
2254 	struct mlx5_core_dev *dev = esw->dev;
2255 	struct mlx5_flow_namespace *ns;
2256 	struct mlx5_modify_hdr *mod_hdr;
2257 	void *match_criteria, *misc;
2258 	struct mlx5_flow_table *ft;
2259 	struct mlx5_flow_group *g;
2260 	u32 *flow_group_in;
2261 	int err = 0;
2262 
2263 	if (!mlx5_eswitch_reg_c1_loopback_supported(esw))
2264 		return 0;
2265 
2266 	ns = mlx5_get_flow_namespace(dev, MLX5_FLOW_NAMESPACE_OFFLOADS);
2267 	if (!ns) {
2268 		esw_warn(esw->dev, "Failed to get offloads flow namespace\n");
2269 		return -EOPNOTSUPP;
2270 	}
2271 
2272 	flow_group_in = kvzalloc(inlen, GFP_KERNEL);
2273 	if (!flow_group_in) {
2274 		err = -ENOMEM;
2275 		goto out_free;
2276 	}
2277 
2278 	ft_attr.max_fte = 1 << ESW_REG_C0_USER_DATA_METADATA_BITS;
2279 	ft = mlx5_create_flow_table(ns, &ft_attr);
2280 	if (IS_ERR(ft)) {
2281 		err = PTR_ERR(ft);
2282 		esw_warn(esw->dev, "Failed to create restore table, err %d\n",
2283 			 err);
2284 		goto out_free;
2285 	}
2286 
2287 	match_criteria = MLX5_ADDR_OF(create_flow_group_in, flow_group_in,
2288 				      match_criteria);
2289 	misc = MLX5_ADDR_OF(fte_match_param, match_criteria,
2290 			    misc_parameters_2);
2291 
2292 	MLX5_SET(fte_match_set_misc2, misc, metadata_reg_c_0,
2293 		 ESW_REG_C0_USER_DATA_METADATA_MASK);
2294 	MLX5_SET(create_flow_group_in, flow_group_in, start_flow_index, 0);
2295 	MLX5_SET(create_flow_group_in, flow_group_in, end_flow_index,
2296 		 ft_attr.max_fte - 1);
2297 	MLX5_SET(create_flow_group_in, flow_group_in, match_criteria_enable,
2298 		 MLX5_MATCH_MISC_PARAMETERS_2);
2299 	g = mlx5_create_flow_group(ft, flow_group_in);
2300 	if (IS_ERR(g)) {
2301 		err = PTR_ERR(g);
2302 		esw_warn(dev, "Failed to create restore flow group, err: %d\n",
2303 			 err);
2304 		goto err_group;
2305 	}
2306 
2307 	MLX5_SET(copy_action_in, modact, action_type, MLX5_ACTION_TYPE_COPY);
2308 	MLX5_SET(copy_action_in, modact, src_field,
2309 		 MLX5_ACTION_IN_FIELD_METADATA_REG_C_1);
2310 	MLX5_SET(copy_action_in, modact, dst_field,
2311 		 MLX5_ACTION_IN_FIELD_METADATA_REG_B);
2312 	mod_hdr = mlx5_modify_header_alloc(esw->dev,
2313 					   MLX5_FLOW_NAMESPACE_KERNEL, 1,
2314 					   modact);
2315 	if (IS_ERR(mod_hdr)) {
2316 		err = PTR_ERR(mod_hdr);
2317 		esw_warn(dev, "Failed to create restore mod header, err: %d\n",
2318 			 err);
2319 		goto err_mod_hdr;
2320 	}
2321 
2322 	esw->offloads.ft_offloads_restore = ft;
2323 	esw->offloads.restore_group = g;
2324 	esw->offloads.restore_copy_hdr_id = mod_hdr;
2325 
2326 	kvfree(flow_group_in);
2327 
2328 	return 0;
2329 
2330 err_mod_hdr:
2331 	mlx5_destroy_flow_group(g);
2332 err_group:
2333 	mlx5_destroy_flow_table(ft);
2334 out_free:
2335 	kvfree(flow_group_in);
2336 
2337 	return err;
2338 }
2339 
esw_mode_change(struct mlx5_eswitch * esw,u16 mode)2340 static void esw_mode_change(struct mlx5_eswitch *esw, u16 mode)
2341 {
2342 	mlx5_devcom_comp_lock(esw->dev->priv.hca_devcom_comp);
2343 	if (esw->dev->priv.flags & MLX5_PRIV_FLAGS_DISABLE_IB_ADEV ||
2344 	    mlx5_core_mp_enabled(esw->dev)) {
2345 		esw->mode = mode;
2346 		mlx5_rescan_drivers_locked(esw->dev);
2347 		mlx5_devcom_comp_unlock(esw->dev->priv.hca_devcom_comp);
2348 		return;
2349 	}
2350 
2351 	esw->dev->priv.flags |= MLX5_PRIV_FLAGS_DISABLE_IB_ADEV;
2352 	mlx5_rescan_drivers_locked(esw->dev);
2353 	esw->mode = mode;
2354 	esw->dev->priv.flags &= ~MLX5_PRIV_FLAGS_DISABLE_IB_ADEV;
2355 	mlx5_rescan_drivers_locked(esw->dev);
2356 	mlx5_devcom_comp_unlock(esw->dev->priv.hca_devcom_comp);
2357 }
2358 
esw_offloads_start(struct mlx5_eswitch * esw,struct netlink_ext_ack * extack)2359 static int esw_offloads_start(struct mlx5_eswitch *esw,
2360 			      struct netlink_ext_ack *extack)
2361 {
2362 	int err;
2363 
2364 	esw_mode_change(esw, MLX5_ESWITCH_OFFLOADS);
2365 	err = mlx5_eswitch_enable_locked(esw, esw->dev->priv.sriov.num_vfs);
2366 	if (err) {
2367 		NL_SET_ERR_MSG_MOD(extack,
2368 				   "Failed setting eswitch to offloads");
2369 		esw_mode_change(esw, MLX5_ESWITCH_LEGACY);
2370 		return err;
2371 	}
2372 	if (esw->offloads.inline_mode == MLX5_INLINE_MODE_NONE) {
2373 		if (mlx5_eswitch_inline_mode_get(esw,
2374 						 &esw->offloads.inline_mode)) {
2375 			esw->offloads.inline_mode = MLX5_INLINE_MODE_L2;
2376 			NL_SET_ERR_MSG_MOD(extack,
2377 					   "Inline mode is different between vports");
2378 		}
2379 	}
2380 	return 0;
2381 }
2382 
mlx5_esw_offloads_rep_remove(struct mlx5_eswitch * esw,const struct mlx5_vport * vport)2383 void mlx5_esw_offloads_rep_remove(struct mlx5_eswitch *esw,
2384 				  const struct mlx5_vport *vport)
2385 {
2386 	struct mlx5_eswitch_rep *rep = xa_load(&esw->offloads.vport_reps,
2387 					       vport->vport);
2388 
2389 	if (!rep)
2390 		return;
2391 	xa_erase(&esw->offloads.vport_reps, vport->vport);
2392 	kfree(rep);
2393 }
2394 
mlx5_esw_offloads_rep_add(struct mlx5_eswitch * esw,const struct mlx5_vport * vport)2395 int mlx5_esw_offloads_rep_add(struct mlx5_eswitch *esw,
2396 			      const struct mlx5_vport *vport)
2397 {
2398 	struct mlx5_eswitch_rep *rep;
2399 	int rep_type;
2400 	int err;
2401 
2402 	rep = kzalloc(sizeof(*rep), GFP_KERNEL);
2403 	if (!rep)
2404 		return -ENOMEM;
2405 
2406 	rep->vport = vport->vport;
2407 	rep->vport_index = vport->index;
2408 	for (rep_type = 0; rep_type < NUM_REP_TYPES; rep_type++) {
2409 		if (!esw->offloads.rep_ops[rep_type]) {
2410 			atomic_set(&rep->rep_data[rep_type].state,
2411 				   REP_UNREGISTERED);
2412 			continue;
2413 		}
2414 		/* Dynamic/delegated vports add their representors after
2415 		 * mlx5_eswitch_register_vport_reps, so mark them as registered
2416 		 * for them to be loaded later with the others.
2417 		 */
2418 		rep->esw = esw;
2419 		atomic_set(&rep->rep_data[rep_type].state, REP_REGISTERED);
2420 	}
2421 	err = xa_insert(&esw->offloads.vport_reps, rep->vport, rep, GFP_KERNEL);
2422 	if (err)
2423 		goto insert_err;
2424 
2425 	return 0;
2426 
2427 insert_err:
2428 	kfree(rep);
2429 	return err;
2430 }
2431 
mlx5_esw_offloads_rep_cleanup(struct mlx5_eswitch * esw,struct mlx5_eswitch_rep * rep)2432 static void mlx5_esw_offloads_rep_cleanup(struct mlx5_eswitch *esw,
2433 					  struct mlx5_eswitch_rep *rep)
2434 {
2435 	xa_erase(&esw->offloads.vport_reps, rep->vport);
2436 	kfree(rep);
2437 }
2438 
esw_offloads_cleanup_reps(struct mlx5_eswitch * esw)2439 static void esw_offloads_cleanup_reps(struct mlx5_eswitch *esw)
2440 {
2441 	struct mlx5_eswitch_rep *rep;
2442 	unsigned long i;
2443 
2444 	mlx5_esw_for_each_rep(esw, i, rep)
2445 		mlx5_esw_offloads_rep_cleanup(esw, rep);
2446 	xa_destroy(&esw->offloads.vport_reps);
2447 }
2448 
esw_offloads_init_reps(struct mlx5_eswitch * esw)2449 static int esw_offloads_init_reps(struct mlx5_eswitch *esw)
2450 {
2451 	struct mlx5_vport *vport;
2452 	unsigned long i;
2453 	int err;
2454 
2455 	xa_init(&esw->offloads.vport_reps);
2456 
2457 	mlx5_esw_for_each_vport(esw, i, vport) {
2458 		err = mlx5_esw_offloads_rep_add(esw, vport);
2459 		if (err)
2460 			goto err;
2461 	}
2462 	return 0;
2463 
2464 err:
2465 	esw_offloads_cleanup_reps(esw);
2466 	return err;
2467 }
2468 
esw_port_metadata_set(struct devlink * devlink,u32 id,struct devlink_param_gset_ctx * ctx,struct netlink_ext_ack * extack)2469 static int esw_port_metadata_set(struct devlink *devlink, u32 id,
2470 				 struct devlink_param_gset_ctx *ctx,
2471 				 struct netlink_ext_ack *extack)
2472 {
2473 	struct mlx5_core_dev *dev = devlink_priv(devlink);
2474 	struct mlx5_eswitch *esw = dev->priv.eswitch;
2475 	int err = 0;
2476 
2477 	down_write(&esw->mode_lock);
2478 	if (mlx5_esw_is_fdb_created(esw)) {
2479 		err = -EBUSY;
2480 		goto done;
2481 	}
2482 	if (!mlx5_esw_vport_match_metadata_supported(esw)) {
2483 		err = -EOPNOTSUPP;
2484 		goto done;
2485 	}
2486 	if (ctx->val.vbool)
2487 		esw->flags |= MLX5_ESWITCH_VPORT_MATCH_METADATA;
2488 	else
2489 		esw->flags &= ~MLX5_ESWITCH_VPORT_MATCH_METADATA;
2490 done:
2491 	up_write(&esw->mode_lock);
2492 	return err;
2493 }
2494 
esw_port_metadata_get(struct devlink * devlink,u32 id,struct devlink_param_gset_ctx * ctx)2495 static int esw_port_metadata_get(struct devlink *devlink, u32 id,
2496 				 struct devlink_param_gset_ctx *ctx)
2497 {
2498 	struct mlx5_core_dev *dev = devlink_priv(devlink);
2499 
2500 	ctx->val.vbool = mlx5_eswitch_vport_match_metadata_enabled(dev->priv.eswitch);
2501 	return 0;
2502 }
2503 
esw_port_metadata_validate(struct devlink * devlink,u32 id,union devlink_param_value val,struct netlink_ext_ack * extack)2504 static int esw_port_metadata_validate(struct devlink *devlink, u32 id,
2505 				      union devlink_param_value val,
2506 				      struct netlink_ext_ack *extack)
2507 {
2508 	struct mlx5_core_dev *dev = devlink_priv(devlink);
2509 	u8 esw_mode;
2510 
2511 	esw_mode = mlx5_eswitch_mode(dev);
2512 	if (esw_mode == MLX5_ESWITCH_OFFLOADS) {
2513 		NL_SET_ERR_MSG_MOD(extack,
2514 				   "E-Switch must either disabled or non switchdev mode");
2515 		return -EBUSY;
2516 	}
2517 	return 0;
2518 }
2519 
2520 static const struct devlink_param esw_devlink_params[] = {
2521 	DEVLINK_PARAM_DRIVER(MLX5_DEVLINK_PARAM_ID_ESW_PORT_METADATA,
2522 			     "esw_port_metadata", DEVLINK_PARAM_TYPE_BOOL,
2523 			     BIT(DEVLINK_PARAM_CMODE_RUNTIME),
2524 			     esw_port_metadata_get,
2525 			     esw_port_metadata_set,
2526 			     esw_port_metadata_validate),
2527 };
2528 
esw_offloads_init(struct mlx5_eswitch * esw)2529 int esw_offloads_init(struct mlx5_eswitch *esw)
2530 {
2531 	int err;
2532 
2533 	err = esw_offloads_init_reps(esw);
2534 	if (err)
2535 		return err;
2536 
2537 	if (MLX5_ESWITCH_MANAGER(esw->dev) &&
2538 	    mlx5_esw_vport_match_metadata_supported(esw))
2539 		esw->flags |= MLX5_ESWITCH_VPORT_MATCH_METADATA;
2540 
2541 	err = devl_params_register(priv_to_devlink(esw->dev),
2542 				   esw_devlink_params,
2543 				   ARRAY_SIZE(esw_devlink_params));
2544 	if (err)
2545 		goto err_params;
2546 
2547 	return 0;
2548 
2549 err_params:
2550 	esw_offloads_cleanup_reps(esw);
2551 	return err;
2552 }
2553 
esw_offloads_cleanup(struct mlx5_eswitch * esw)2554 void esw_offloads_cleanup(struct mlx5_eswitch *esw)
2555 {
2556 	devl_params_unregister(priv_to_devlink(esw->dev),
2557 			       esw_devlink_params,
2558 			       ARRAY_SIZE(esw_devlink_params));
2559 	esw_offloads_cleanup_reps(esw);
2560 }
2561 
__esw_offloads_load_rep(struct mlx5_eswitch * esw,struct mlx5_eswitch_rep * rep,u8 rep_type)2562 static int __esw_offloads_load_rep(struct mlx5_eswitch *esw,
2563 				   struct mlx5_eswitch_rep *rep, u8 rep_type)
2564 {
2565 	if (atomic_cmpxchg(&rep->rep_data[rep_type].state,
2566 			   REP_REGISTERED, REP_LOADED) == REP_REGISTERED)
2567 		return esw->offloads.rep_ops[rep_type]->load(esw->dev, rep);
2568 
2569 	return 0;
2570 }
2571 
__esw_offloads_unload_rep(struct mlx5_eswitch * esw,struct mlx5_eswitch_rep * rep,u8 rep_type)2572 static void __esw_offloads_unload_rep(struct mlx5_eswitch *esw,
2573 				      struct mlx5_eswitch_rep *rep, u8 rep_type)
2574 {
2575 	if (atomic_cmpxchg(&rep->rep_data[rep_type].state,
2576 			   REP_LOADED, REP_REGISTERED) == REP_LOADED) {
2577 		if (rep_type == REP_ETH)
2578 			__esw_offloads_unload_rep(esw, rep, REP_IB);
2579 		esw->offloads.rep_ops[rep_type]->unload(rep);
2580 	}
2581 }
2582 
__unload_reps_all_vport(struct mlx5_eswitch * esw,u8 rep_type)2583 static void __unload_reps_all_vport(struct mlx5_eswitch *esw, u8 rep_type)
2584 {
2585 	struct mlx5_eswitch_rep *rep;
2586 	unsigned long i;
2587 
2588 	mlx5_esw_for_each_rep(esw, i, rep)
2589 		__esw_offloads_unload_rep(esw, rep, rep_type);
2590 }
2591 
mlx5_esw_offloads_rep_load(struct mlx5_eswitch * esw,u16 vport_num)2592 static int mlx5_esw_offloads_rep_load(struct mlx5_eswitch *esw, u16 vport_num)
2593 {
2594 	struct mlx5_eswitch_rep *rep;
2595 	int rep_type;
2596 	int err;
2597 
2598 	rep = mlx5_eswitch_get_rep(esw, vport_num);
2599 	for (rep_type = 0; rep_type < NUM_REP_TYPES; rep_type++) {
2600 		err = __esw_offloads_load_rep(esw, rep, rep_type);
2601 		if (err)
2602 			goto err_reps;
2603 	}
2604 
2605 	return 0;
2606 
2607 err_reps:
2608 	atomic_set(&rep->rep_data[rep_type].state, REP_REGISTERED);
2609 	for (--rep_type; rep_type >= 0; rep_type--)
2610 		__esw_offloads_unload_rep(esw, rep, rep_type);
2611 	return err;
2612 }
2613 
mlx5_esw_offloads_rep_unload(struct mlx5_eswitch * esw,u16 vport_num)2614 static void mlx5_esw_offloads_rep_unload(struct mlx5_eswitch *esw, u16 vport_num)
2615 {
2616 	struct mlx5_eswitch_rep *rep;
2617 	int rep_type;
2618 
2619 	rep = mlx5_eswitch_get_rep(esw, vport_num);
2620 	for (rep_type = NUM_REP_TYPES - 1; rep_type >= 0; rep_type--)
2621 		__esw_offloads_unload_rep(esw, rep, rep_type);
2622 }
2623 
mlx5_esw_offloads_init_pf_vf_rep(struct mlx5_eswitch * esw,struct mlx5_vport * vport)2624 int mlx5_esw_offloads_init_pf_vf_rep(struct mlx5_eswitch *esw, struct mlx5_vport *vport)
2625 {
2626 	if (esw->mode != MLX5_ESWITCH_OFFLOADS)
2627 		return 0;
2628 
2629 	return mlx5_esw_offloads_pf_vf_devlink_port_init(esw, vport);
2630 }
2631 
mlx5_esw_offloads_cleanup_pf_vf_rep(struct mlx5_eswitch * esw,struct mlx5_vport * vport)2632 void mlx5_esw_offloads_cleanup_pf_vf_rep(struct mlx5_eswitch *esw, struct mlx5_vport *vport)
2633 {
2634 	if (esw->mode != MLX5_ESWITCH_OFFLOADS)
2635 		return;
2636 
2637 	mlx5_esw_offloads_pf_vf_devlink_port_cleanup(esw, vport);
2638 }
2639 
mlx5_esw_offloads_init_sf_rep(struct mlx5_eswitch * esw,struct mlx5_vport * vport,struct mlx5_devlink_port * dl_port,u32 controller,u32 sfnum)2640 int mlx5_esw_offloads_init_sf_rep(struct mlx5_eswitch *esw, struct mlx5_vport *vport,
2641 				  struct mlx5_devlink_port *dl_port,
2642 				  u32 controller, u32 sfnum)
2643 {
2644 	return mlx5_esw_offloads_sf_devlink_port_init(esw, vport, dl_port, controller, sfnum);
2645 }
2646 
mlx5_esw_offloads_cleanup_sf_rep(struct mlx5_eswitch * esw,struct mlx5_vport * vport)2647 void mlx5_esw_offloads_cleanup_sf_rep(struct mlx5_eswitch *esw, struct mlx5_vport *vport)
2648 {
2649 	mlx5_esw_offloads_sf_devlink_port_cleanup(esw, vport);
2650 }
2651 
mlx5_esw_offloads_load_rep(struct mlx5_eswitch * esw,struct mlx5_vport * vport)2652 int mlx5_esw_offloads_load_rep(struct mlx5_eswitch *esw, struct mlx5_vport *vport)
2653 {
2654 	int err;
2655 
2656 	if (esw->mode != MLX5_ESWITCH_OFFLOADS)
2657 		return 0;
2658 
2659 	err = mlx5_esw_offloads_devlink_port_register(esw, vport);
2660 	if (err)
2661 		return err;
2662 
2663 	err = mlx5_esw_offloads_rep_load(esw, vport->vport);
2664 	if (err)
2665 		goto load_err;
2666 	return err;
2667 
2668 load_err:
2669 	mlx5_esw_offloads_devlink_port_unregister(vport);
2670 	return err;
2671 }
2672 
mlx5_esw_offloads_unload_rep(struct mlx5_eswitch * esw,struct mlx5_vport * vport)2673 void mlx5_esw_offloads_unload_rep(struct mlx5_eswitch *esw, struct mlx5_vport *vport)
2674 {
2675 	if (esw->mode != MLX5_ESWITCH_OFFLOADS)
2676 		return;
2677 
2678 	mlx5_esw_offloads_rep_unload(esw, vport->vport);
2679 
2680 	mlx5_esw_offloads_devlink_port_unregister(vport);
2681 }
2682 
esw_set_slave_root_fdb(struct mlx5_core_dev * master,struct mlx5_core_dev * slave)2683 static int esw_set_slave_root_fdb(struct mlx5_core_dev *master,
2684 				  struct mlx5_core_dev *slave)
2685 {
2686 	u32 in[MLX5_ST_SZ_DW(set_flow_table_root_in)]   = {};
2687 	u32 out[MLX5_ST_SZ_DW(set_flow_table_root_out)] = {};
2688 	struct mlx5_flow_root_namespace *root;
2689 	struct mlx5_flow_namespace *ns;
2690 	int err;
2691 
2692 	MLX5_SET(set_flow_table_root_in, in, opcode,
2693 		 MLX5_CMD_OP_SET_FLOW_TABLE_ROOT);
2694 	MLX5_SET(set_flow_table_root_in, in, table_type,
2695 		 FS_FT_FDB);
2696 
2697 	if (master) {
2698 		ns = mlx5_get_flow_namespace(master,
2699 					     MLX5_FLOW_NAMESPACE_FDB);
2700 		root = find_root(&ns->node);
2701 		mutex_lock(&root->chain_lock);
2702 		MLX5_SET(set_flow_table_root_in, in,
2703 			 table_eswitch_owner_vhca_id_valid, 1);
2704 		MLX5_SET(set_flow_table_root_in, in,
2705 			 table_eswitch_owner_vhca_id,
2706 			 MLX5_CAP_GEN(master, vhca_id));
2707 		MLX5_SET(set_flow_table_root_in, in, table_id,
2708 			 root->root_ft->id);
2709 	} else {
2710 		ns = mlx5_get_flow_namespace(slave,
2711 					     MLX5_FLOW_NAMESPACE_FDB);
2712 		root = find_root(&ns->node);
2713 		mutex_lock(&root->chain_lock);
2714 		MLX5_SET(set_flow_table_root_in, in, table_id,
2715 			 root->root_ft->id);
2716 	}
2717 
2718 	err = mlx5_cmd_exec(slave, in, sizeof(in), out, sizeof(out));
2719 	mutex_unlock(&root->chain_lock);
2720 
2721 	return err;
2722 }
2723 
__esw_set_master_egress_rule(struct mlx5_core_dev * master,struct mlx5_core_dev * slave,struct mlx5_vport * vport,struct mlx5_flow_table * acl)2724 static int __esw_set_master_egress_rule(struct mlx5_core_dev *master,
2725 					struct mlx5_core_dev *slave,
2726 					struct mlx5_vport *vport,
2727 					struct mlx5_flow_table *acl)
2728 {
2729 	u16 slave_index = MLX5_CAP_GEN(slave, vhca_id);
2730 	struct mlx5_flow_handle *flow_rule = NULL;
2731 	struct mlx5_flow_destination dest = {};
2732 	struct mlx5_flow_act flow_act = {};
2733 	struct mlx5_flow_spec *spec;
2734 	int err = 0;
2735 	void *misc;
2736 
2737 	spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
2738 	if (!spec)
2739 		return -ENOMEM;
2740 
2741 	spec->match_criteria_enable = MLX5_MATCH_MISC_PARAMETERS;
2742 	misc = MLX5_ADDR_OF(fte_match_param, spec->match_value,
2743 			    misc_parameters);
2744 	MLX5_SET(fte_match_set_misc, misc, source_port, MLX5_VPORT_UPLINK);
2745 	MLX5_SET(fte_match_set_misc, misc, source_eswitch_owner_vhca_id, slave_index);
2746 
2747 	misc = MLX5_ADDR_OF(fte_match_param, spec->match_criteria, misc_parameters);
2748 	MLX5_SET_TO_ONES(fte_match_set_misc, misc, source_port);
2749 	MLX5_SET_TO_ONES(fte_match_set_misc, misc,
2750 			 source_eswitch_owner_vhca_id);
2751 
2752 	flow_act.action = MLX5_FLOW_CONTEXT_ACTION_FWD_DEST;
2753 	dest.type = MLX5_FLOW_DESTINATION_TYPE_VPORT;
2754 	dest.vport.num = slave->priv.eswitch->manager_vport;
2755 	dest.vport.vhca_id = MLX5_CAP_GEN(slave, vhca_id);
2756 	dest.vport.flags |= MLX5_FLOW_DEST_VPORT_VHCA_ID;
2757 
2758 	flow_rule = mlx5_add_flow_rules(acl, spec, &flow_act,
2759 					&dest, 1);
2760 	if (IS_ERR(flow_rule)) {
2761 		err = PTR_ERR(flow_rule);
2762 	} else {
2763 		err = xa_insert(&vport->egress.offloads.bounce_rules,
2764 				slave_index, flow_rule, GFP_KERNEL);
2765 		if (err)
2766 			mlx5_del_flow_rules(flow_rule);
2767 	}
2768 
2769 	kvfree(spec);
2770 	return err;
2771 }
2772 
esw_master_egress_create_resources(struct mlx5_eswitch * esw,struct mlx5_flow_namespace * egress_ns,struct mlx5_vport * vport,size_t count)2773 static int esw_master_egress_create_resources(struct mlx5_eswitch *esw,
2774 					      struct mlx5_flow_namespace *egress_ns,
2775 					      struct mlx5_vport *vport, size_t count)
2776 {
2777 	int inlen = MLX5_ST_SZ_BYTES(create_flow_group_in);
2778 	struct mlx5_flow_table_attr ft_attr = {
2779 		.max_fte = count, .prio = 0, .level = 0,
2780 	};
2781 	struct mlx5_flow_table *acl;
2782 	struct mlx5_flow_group *g;
2783 	void *match_criteria;
2784 	u32 *flow_group_in;
2785 	int err;
2786 
2787 	if (vport->egress.acl)
2788 		return 0;
2789 
2790 	flow_group_in = kvzalloc(inlen, GFP_KERNEL);
2791 	if (!flow_group_in)
2792 		return -ENOMEM;
2793 
2794 	if (vport->vport || mlx5_core_is_ecpf(esw->dev))
2795 		ft_attr.flags = MLX5_FLOW_TABLE_OTHER_VPORT;
2796 
2797 	acl = mlx5_create_vport_flow_table(egress_ns, &ft_attr, vport->vport);
2798 	if (IS_ERR(acl)) {
2799 		err = PTR_ERR(acl);
2800 		goto out;
2801 	}
2802 
2803 	match_criteria = MLX5_ADDR_OF(create_flow_group_in, flow_group_in,
2804 				      match_criteria);
2805 	MLX5_SET_TO_ONES(fte_match_param, match_criteria,
2806 			 misc_parameters.source_port);
2807 	MLX5_SET_TO_ONES(fte_match_param, match_criteria,
2808 			 misc_parameters.source_eswitch_owner_vhca_id);
2809 	MLX5_SET(create_flow_group_in, flow_group_in, match_criteria_enable,
2810 		 MLX5_MATCH_MISC_PARAMETERS);
2811 
2812 	MLX5_SET(create_flow_group_in, flow_group_in,
2813 		 source_eswitch_owner_vhca_id_valid, 1);
2814 	MLX5_SET(create_flow_group_in, flow_group_in, start_flow_index, 0);
2815 	MLX5_SET(create_flow_group_in, flow_group_in, end_flow_index, count);
2816 
2817 	g = mlx5_create_flow_group(acl, flow_group_in);
2818 	if (IS_ERR(g)) {
2819 		err = PTR_ERR(g);
2820 		goto err_group;
2821 	}
2822 
2823 	vport->egress.acl = acl;
2824 	vport->egress.offloads.bounce_grp = g;
2825 	vport->egress.type = VPORT_EGRESS_ACL_TYPE_SHARED_FDB;
2826 	xa_init_flags(&vport->egress.offloads.bounce_rules, XA_FLAGS_ALLOC);
2827 
2828 	kvfree(flow_group_in);
2829 
2830 	return 0;
2831 
2832 err_group:
2833 	mlx5_destroy_flow_table(acl);
2834 out:
2835 	kvfree(flow_group_in);
2836 	return err;
2837 }
2838 
esw_master_egress_destroy_resources(struct mlx5_vport * vport)2839 static void esw_master_egress_destroy_resources(struct mlx5_vport *vport)
2840 {
2841 	if (!xa_empty(&vport->egress.offloads.bounce_rules))
2842 		return;
2843 	mlx5_destroy_flow_group(vport->egress.offloads.bounce_grp);
2844 	vport->egress.offloads.bounce_grp = NULL;
2845 	mlx5_destroy_flow_table(vport->egress.acl);
2846 	vport->egress.acl = NULL;
2847 }
2848 
esw_set_master_egress_rule(struct mlx5_core_dev * master,struct mlx5_core_dev * slave,size_t count)2849 static int esw_set_master_egress_rule(struct mlx5_core_dev *master,
2850 				      struct mlx5_core_dev *slave, size_t count)
2851 {
2852 	struct mlx5_eswitch *esw = master->priv.eswitch;
2853 	u16 slave_index = MLX5_CAP_GEN(slave, vhca_id);
2854 	struct mlx5_flow_namespace *egress_ns;
2855 	struct mlx5_vport *vport;
2856 	int err;
2857 
2858 	vport = mlx5_eswitch_get_vport(esw, esw->manager_vport);
2859 	if (IS_ERR(vport))
2860 		return PTR_ERR(vport);
2861 
2862 	egress_ns = mlx5_get_flow_vport_namespace(master,
2863 						  MLX5_FLOW_NAMESPACE_ESW_EGRESS,
2864 						  vport->index);
2865 	if (!egress_ns)
2866 		return -EINVAL;
2867 
2868 	if (vport->egress.acl && vport->egress.type != VPORT_EGRESS_ACL_TYPE_SHARED_FDB)
2869 		return 0;
2870 
2871 	err = esw_master_egress_create_resources(esw, egress_ns, vport, count);
2872 	if (err)
2873 		return err;
2874 
2875 	if (xa_load(&vport->egress.offloads.bounce_rules, slave_index))
2876 		return -EINVAL;
2877 
2878 	err = __esw_set_master_egress_rule(master, slave, vport, vport->egress.acl);
2879 	if (err)
2880 		goto err_rule;
2881 
2882 	return 0;
2883 
2884 err_rule:
2885 	esw_master_egress_destroy_resources(vport);
2886 	return err;
2887 }
2888 
esw_unset_master_egress_rule(struct mlx5_core_dev * dev,struct mlx5_core_dev * slave_dev)2889 static void esw_unset_master_egress_rule(struct mlx5_core_dev *dev,
2890 					 struct mlx5_core_dev *slave_dev)
2891 {
2892 	struct mlx5_vport *vport;
2893 
2894 	vport = mlx5_eswitch_get_vport(dev->priv.eswitch,
2895 				       dev->priv.eswitch->manager_vport);
2896 
2897 	esw_acl_egress_ofld_bounce_rule_destroy(vport, MLX5_CAP_GEN(slave_dev, vhca_id));
2898 
2899 	if (xa_empty(&vport->egress.offloads.bounce_rules)) {
2900 		esw_acl_egress_ofld_cleanup(vport);
2901 		xa_destroy(&vport->egress.offloads.bounce_rules);
2902 	}
2903 }
2904 
mlx5_eswitch_offloads_single_fdb_add_one(struct mlx5_eswitch * master_esw,struct mlx5_eswitch * slave_esw,int max_slaves)2905 int mlx5_eswitch_offloads_single_fdb_add_one(struct mlx5_eswitch *master_esw,
2906 					     struct mlx5_eswitch *slave_esw, int max_slaves)
2907 {
2908 	int err;
2909 
2910 	err = esw_set_slave_root_fdb(master_esw->dev,
2911 				     slave_esw->dev);
2912 	if (err)
2913 		return err;
2914 
2915 	err = esw_set_master_egress_rule(master_esw->dev,
2916 					 slave_esw->dev, max_slaves);
2917 	if (err)
2918 		goto err_acl;
2919 
2920 	return err;
2921 
2922 err_acl:
2923 	esw_set_slave_root_fdb(NULL, slave_esw->dev);
2924 	return err;
2925 }
2926 
mlx5_eswitch_offloads_single_fdb_del_one(struct mlx5_eswitch * master_esw,struct mlx5_eswitch * slave_esw)2927 void mlx5_eswitch_offloads_single_fdb_del_one(struct mlx5_eswitch *master_esw,
2928 					      struct mlx5_eswitch *slave_esw)
2929 {
2930 	esw_set_slave_root_fdb(NULL, slave_esw->dev);
2931 	esw_unset_master_egress_rule(master_esw->dev, slave_esw->dev);
2932 }
2933 
2934 #define ESW_OFFLOADS_DEVCOM_PAIR	(0)
2935 #define ESW_OFFLOADS_DEVCOM_UNPAIR	(1)
2936 
mlx5_esw_offloads_rep_event_unpair(struct mlx5_eswitch * esw,struct mlx5_eswitch * peer_esw)2937 static void mlx5_esw_offloads_rep_event_unpair(struct mlx5_eswitch *esw,
2938 					       struct mlx5_eswitch *peer_esw)
2939 {
2940 	const struct mlx5_eswitch_rep_ops *ops;
2941 	struct mlx5_eswitch_rep *rep;
2942 	unsigned long i;
2943 	u8 rep_type;
2944 
2945 	mlx5_esw_for_each_rep(esw, i, rep) {
2946 		rep_type = NUM_REP_TYPES;
2947 		while (rep_type--) {
2948 			ops = esw->offloads.rep_ops[rep_type];
2949 			if (atomic_read(&rep->rep_data[rep_type].state) == REP_LOADED &&
2950 			    ops->event)
2951 				ops->event(esw, rep, MLX5_SWITCHDEV_EVENT_UNPAIR, peer_esw);
2952 		}
2953 	}
2954 }
2955 
mlx5_esw_offloads_unpair(struct mlx5_eswitch * esw,struct mlx5_eswitch * peer_esw)2956 static void mlx5_esw_offloads_unpair(struct mlx5_eswitch *esw,
2957 				     struct mlx5_eswitch *peer_esw)
2958 {
2959 #if IS_ENABLED(CONFIG_MLX5_CLS_ACT)
2960 	mlx5e_tc_clean_fdb_peer_flows(esw);
2961 #endif
2962 	mlx5_esw_offloads_rep_event_unpair(esw, peer_esw);
2963 	esw_del_fdb_peer_miss_rules(esw, peer_esw->dev);
2964 }
2965 
mlx5_esw_offloads_pair(struct mlx5_eswitch * esw,struct mlx5_eswitch * peer_esw)2966 static int mlx5_esw_offloads_pair(struct mlx5_eswitch *esw,
2967 				  struct mlx5_eswitch *peer_esw)
2968 {
2969 	const struct mlx5_eswitch_rep_ops *ops;
2970 	struct mlx5_eswitch_rep *rep;
2971 	unsigned long i;
2972 	u8 rep_type;
2973 	int err;
2974 
2975 	err = esw_add_fdb_peer_miss_rules(esw, peer_esw->dev);
2976 	if (err)
2977 		return err;
2978 
2979 	mlx5_esw_for_each_rep(esw, i, rep) {
2980 		for (rep_type = 0; rep_type < NUM_REP_TYPES; rep_type++) {
2981 			ops = esw->offloads.rep_ops[rep_type];
2982 			if (atomic_read(&rep->rep_data[rep_type].state) == REP_LOADED &&
2983 			    ops->event) {
2984 				err = ops->event(esw, rep, MLX5_SWITCHDEV_EVENT_PAIR, peer_esw);
2985 				if (err)
2986 					goto err_out;
2987 			}
2988 		}
2989 	}
2990 
2991 	return 0;
2992 
2993 err_out:
2994 	mlx5_esw_offloads_unpair(esw, peer_esw);
2995 	return err;
2996 }
2997 
mlx5_esw_offloads_set_ns_peer(struct mlx5_eswitch * esw,struct mlx5_eswitch * peer_esw,bool pair)2998 static int mlx5_esw_offloads_set_ns_peer(struct mlx5_eswitch *esw,
2999 					 struct mlx5_eswitch *peer_esw,
3000 					 bool pair)
3001 {
3002 	u16 peer_vhca_id = MLX5_CAP_GEN(peer_esw->dev, vhca_id);
3003 	u16 vhca_id = MLX5_CAP_GEN(esw->dev, vhca_id);
3004 	struct mlx5_flow_root_namespace *peer_ns;
3005 	struct mlx5_flow_root_namespace *ns;
3006 	int err;
3007 
3008 	peer_ns = peer_esw->dev->priv.steering->fdb_root_ns;
3009 	ns = esw->dev->priv.steering->fdb_root_ns;
3010 
3011 	if (pair) {
3012 		err = mlx5_flow_namespace_set_peer(ns, peer_ns, peer_vhca_id);
3013 		if (err)
3014 			return err;
3015 
3016 		err = mlx5_flow_namespace_set_peer(peer_ns, ns, vhca_id);
3017 		if (err) {
3018 			mlx5_flow_namespace_set_peer(ns, NULL, peer_vhca_id);
3019 			return err;
3020 		}
3021 	} else {
3022 		mlx5_flow_namespace_set_peer(ns, NULL, peer_vhca_id);
3023 		mlx5_flow_namespace_set_peer(peer_ns, NULL, vhca_id);
3024 	}
3025 
3026 	return 0;
3027 }
3028 
mlx5_esw_offloads_devcom_event(int event,void * my_data,void * event_data)3029 static int mlx5_esw_offloads_devcom_event(int event,
3030 					  void *my_data,
3031 					  void *event_data)
3032 {
3033 	struct mlx5_eswitch *esw = my_data;
3034 	struct mlx5_eswitch *peer_esw = event_data;
3035 	u16 esw_i, peer_esw_i;
3036 	bool esw_paired;
3037 	int err;
3038 
3039 	peer_esw_i = MLX5_CAP_GEN(peer_esw->dev, vhca_id);
3040 	esw_i = MLX5_CAP_GEN(esw->dev, vhca_id);
3041 	esw_paired = !!xa_load(&esw->paired, peer_esw_i);
3042 
3043 	switch (event) {
3044 	case ESW_OFFLOADS_DEVCOM_PAIR:
3045 		if (mlx5_eswitch_vport_match_metadata_enabled(esw) !=
3046 		    mlx5_eswitch_vport_match_metadata_enabled(peer_esw))
3047 			break;
3048 
3049 		if (esw_paired)
3050 			break;
3051 
3052 		err = mlx5_esw_offloads_set_ns_peer(esw, peer_esw, true);
3053 		if (err)
3054 			goto err_out;
3055 
3056 		err = mlx5_esw_offloads_pair(esw, peer_esw);
3057 		if (err)
3058 			goto err_peer;
3059 
3060 		err = mlx5_esw_offloads_pair(peer_esw, esw);
3061 		if (err)
3062 			goto err_pair;
3063 
3064 		err = xa_insert(&esw->paired, peer_esw_i, peer_esw, GFP_KERNEL);
3065 		if (err)
3066 			goto err_xa;
3067 
3068 		err = xa_insert(&peer_esw->paired, esw_i, esw, GFP_KERNEL);
3069 		if (err)
3070 			goto err_peer_xa;
3071 
3072 		esw->num_peers++;
3073 		peer_esw->num_peers++;
3074 		mlx5_devcom_comp_set_ready(esw->devcom, true);
3075 		break;
3076 
3077 	case ESW_OFFLOADS_DEVCOM_UNPAIR:
3078 		if (!esw_paired)
3079 			break;
3080 
3081 		peer_esw->num_peers--;
3082 		esw->num_peers--;
3083 		if (!esw->num_peers && !peer_esw->num_peers)
3084 			mlx5_devcom_comp_set_ready(esw->devcom, false);
3085 		xa_erase(&peer_esw->paired, esw_i);
3086 		xa_erase(&esw->paired, peer_esw_i);
3087 		mlx5_esw_offloads_unpair(peer_esw, esw);
3088 		mlx5_esw_offloads_unpair(esw, peer_esw);
3089 		mlx5_esw_offloads_set_ns_peer(esw, peer_esw, false);
3090 		break;
3091 	}
3092 
3093 	return 0;
3094 
3095 err_peer_xa:
3096 	xa_erase(&esw->paired, peer_esw_i);
3097 err_xa:
3098 	mlx5_esw_offloads_unpair(peer_esw, esw);
3099 err_pair:
3100 	mlx5_esw_offloads_unpair(esw, peer_esw);
3101 err_peer:
3102 	mlx5_esw_offloads_set_ns_peer(esw, peer_esw, false);
3103 err_out:
3104 	mlx5_core_err(esw->dev, "esw offloads devcom event failure, event %u err %d",
3105 		      event, err);
3106 	return err;
3107 }
3108 
mlx5_esw_offloads_devcom_init(struct mlx5_eswitch * esw,const struct mlx5_devcom_match_attr * attr)3109 void mlx5_esw_offloads_devcom_init(struct mlx5_eswitch *esw,
3110 				   const struct mlx5_devcom_match_attr *attr)
3111 {
3112 	int i;
3113 
3114 	for (i = 0; i < MLX5_MAX_PORTS; i++)
3115 		INIT_LIST_HEAD(&esw->offloads.peer_flows[i]);
3116 	mutex_init(&esw->offloads.peer_mutex);
3117 
3118 	if (!MLX5_CAP_ESW(esw->dev, merged_eswitch))
3119 		return;
3120 
3121 	if ((MLX5_VPORT_MANAGER(esw->dev) || mlx5_core_is_ecpf_esw_manager(esw->dev)) &&
3122 	    !mlx5_lag_is_supported(esw->dev))
3123 		return;
3124 
3125 	xa_init(&esw->paired);
3126 	esw->num_peers = 0;
3127 	esw->devcom = mlx5_devcom_register_component(esw->dev->priv.devc,
3128 						     MLX5_DEVCOM_ESW_OFFLOADS,
3129 						     attr,
3130 						     mlx5_esw_offloads_devcom_event,
3131 						     esw);
3132 	if (IS_ERR(esw->devcom))
3133 		return;
3134 
3135 	mlx5_devcom_send_event(esw->devcom,
3136 			       ESW_OFFLOADS_DEVCOM_PAIR,
3137 			       ESW_OFFLOADS_DEVCOM_UNPAIR,
3138 			       esw);
3139 }
3140 
mlx5_esw_offloads_devcom_cleanup(struct mlx5_eswitch * esw)3141 void mlx5_esw_offloads_devcom_cleanup(struct mlx5_eswitch *esw)
3142 {
3143 	if (IS_ERR_OR_NULL(esw->devcom))
3144 		return;
3145 
3146 	mlx5_devcom_send_event(esw->devcom,
3147 			       ESW_OFFLOADS_DEVCOM_UNPAIR,
3148 			       ESW_OFFLOADS_DEVCOM_UNPAIR,
3149 			       esw);
3150 
3151 	mlx5_devcom_unregister_component(esw->devcom);
3152 	xa_destroy(&esw->paired);
3153 	esw->devcom = NULL;
3154 }
3155 
mlx5_esw_offloads_devcom_is_ready(struct mlx5_eswitch * esw)3156 bool mlx5_esw_offloads_devcom_is_ready(struct mlx5_eswitch *esw)
3157 {
3158 	return mlx5_devcom_comp_is_ready(esw->devcom);
3159 }
3160 
mlx5_esw_vport_match_metadata_supported(const struct mlx5_eswitch * esw)3161 bool mlx5_esw_vport_match_metadata_supported(const struct mlx5_eswitch *esw)
3162 {
3163 	if (!MLX5_CAP_ESW(esw->dev, esw_uplink_ingress_acl))
3164 		return false;
3165 
3166 	if (!(MLX5_CAP_ESW_FLOWTABLE(esw->dev, fdb_to_vport_reg_c_id) &
3167 	      MLX5_FDB_TO_VPORT_REG_C_0))
3168 		return false;
3169 
3170 	return true;
3171 }
3172 
3173 #define MLX5_ESW_METADATA_RSVD_UPLINK 1
3174 
3175 /* Share the same metadata for uplink's. This is fine because:
3176  * (a) In shared FDB mode (LAG) both uplink's are treated the
3177  *     same and tagged with the same metadata.
3178  * (b) In non shared FDB mode, packets from physical port0
3179  *     cannot hit eswitch of PF1 and vice versa.
3180  */
mlx5_esw_match_metadata_reserved(struct mlx5_eswitch * esw)3181 static u32 mlx5_esw_match_metadata_reserved(struct mlx5_eswitch *esw)
3182 {
3183 	return MLX5_ESW_METADATA_RSVD_UPLINK;
3184 }
3185 
mlx5_esw_match_metadata_alloc(struct mlx5_eswitch * esw)3186 u32 mlx5_esw_match_metadata_alloc(struct mlx5_eswitch *esw)
3187 {
3188 	u32 vport_end_ida = (1 << ESW_VPORT_BITS) - 1;
3189 	/* Reserve 0xf for internal port offload */
3190 	u32 max_pf_num = (1 << ESW_PFNUM_BITS) - 2;
3191 	u32 pf_num;
3192 	int id;
3193 
3194 	/* Only 4 bits of pf_num */
3195 	pf_num = mlx5_get_dev_index(esw->dev);
3196 	if (pf_num > max_pf_num)
3197 		return 0;
3198 
3199 	/* Metadata is 4 bits of PFNUM and 12 bits of unique id */
3200 	/* Use only non-zero vport_id (2-4095) for all PF's */
3201 	id = ida_alloc_range(&esw->offloads.vport_metadata_ida,
3202 			     MLX5_ESW_METADATA_RSVD_UPLINK + 1,
3203 			     vport_end_ida, GFP_KERNEL);
3204 	if (id < 0)
3205 		return 0;
3206 	id = (pf_num << ESW_VPORT_BITS) | id;
3207 	return id;
3208 }
3209 
mlx5_esw_match_metadata_free(struct mlx5_eswitch * esw,u32 metadata)3210 void mlx5_esw_match_metadata_free(struct mlx5_eswitch *esw, u32 metadata)
3211 {
3212 	u32 vport_bit_mask = (1 << ESW_VPORT_BITS) - 1;
3213 
3214 	/* Metadata contains only 12 bits of actual ida id */
3215 	ida_free(&esw->offloads.vport_metadata_ida, metadata & vport_bit_mask);
3216 }
3217 
esw_offloads_vport_metadata_setup(struct mlx5_eswitch * esw,struct mlx5_vport * vport)3218 static int esw_offloads_vport_metadata_setup(struct mlx5_eswitch *esw,
3219 					     struct mlx5_vport *vport)
3220 {
3221 	if (vport->vport == MLX5_VPORT_UPLINK)
3222 		vport->default_metadata = mlx5_esw_match_metadata_reserved(esw);
3223 	else
3224 		vport->default_metadata = mlx5_esw_match_metadata_alloc(esw);
3225 
3226 	vport->metadata = vport->default_metadata;
3227 	return vport->metadata ? 0 : -ENOSPC;
3228 }
3229 
esw_offloads_vport_metadata_cleanup(struct mlx5_eswitch * esw,struct mlx5_vport * vport)3230 static void esw_offloads_vport_metadata_cleanup(struct mlx5_eswitch *esw,
3231 						struct mlx5_vport *vport)
3232 {
3233 	if (!vport->default_metadata)
3234 		return;
3235 
3236 	if (vport->vport == MLX5_VPORT_UPLINK)
3237 		return;
3238 
3239 	WARN_ON(vport->metadata != vport->default_metadata);
3240 	mlx5_esw_match_metadata_free(esw, vport->default_metadata);
3241 }
3242 
esw_offloads_metadata_uninit(struct mlx5_eswitch * esw)3243 static void esw_offloads_metadata_uninit(struct mlx5_eswitch *esw)
3244 {
3245 	struct mlx5_vport *vport;
3246 	unsigned long i;
3247 
3248 	if (!mlx5_eswitch_vport_match_metadata_enabled(esw))
3249 		return;
3250 
3251 	mlx5_esw_for_each_vport(esw, i, vport)
3252 		esw_offloads_vport_metadata_cleanup(esw, vport);
3253 }
3254 
esw_offloads_metadata_init(struct mlx5_eswitch * esw)3255 static int esw_offloads_metadata_init(struct mlx5_eswitch *esw)
3256 {
3257 	struct mlx5_vport *vport;
3258 	unsigned long i;
3259 	int err;
3260 
3261 	if (!mlx5_eswitch_vport_match_metadata_enabled(esw))
3262 		return 0;
3263 
3264 	mlx5_esw_for_each_vport(esw, i, vport) {
3265 		err = esw_offloads_vport_metadata_setup(esw, vport);
3266 		if (err)
3267 			goto metadata_err;
3268 	}
3269 
3270 	return 0;
3271 
3272 metadata_err:
3273 	esw_offloads_metadata_uninit(esw);
3274 	return err;
3275 }
3276 
3277 int
esw_vport_create_offloads_acl_tables(struct mlx5_eswitch * esw,struct mlx5_vport * vport)3278 esw_vport_create_offloads_acl_tables(struct mlx5_eswitch *esw,
3279 				     struct mlx5_vport *vport)
3280 {
3281 	int err;
3282 
3283 	err = esw_acl_ingress_ofld_setup(esw, vport);
3284 	if (err)
3285 		return err;
3286 
3287 	err = esw_acl_egress_ofld_setup(esw, vport);
3288 	if (err)
3289 		goto egress_err;
3290 
3291 	return 0;
3292 
3293 egress_err:
3294 	esw_acl_ingress_ofld_cleanup(esw, vport);
3295 	return err;
3296 }
3297 
3298 void
esw_vport_destroy_offloads_acl_tables(struct mlx5_eswitch * esw,struct mlx5_vport * vport)3299 esw_vport_destroy_offloads_acl_tables(struct mlx5_eswitch *esw,
3300 				      struct mlx5_vport *vport)
3301 {
3302 	esw_acl_egress_ofld_cleanup(vport);
3303 	esw_acl_ingress_ofld_cleanup(esw, vport);
3304 }
3305 
esw_create_offloads_acl_tables(struct mlx5_eswitch * esw)3306 static int esw_create_offloads_acl_tables(struct mlx5_eswitch *esw)
3307 {
3308 	struct mlx5_vport *uplink, *manager;
3309 	int ret;
3310 
3311 	uplink = mlx5_eswitch_get_vport(esw, MLX5_VPORT_UPLINK);
3312 	if (IS_ERR(uplink))
3313 		return PTR_ERR(uplink);
3314 
3315 	ret = esw_vport_create_offloads_acl_tables(esw, uplink);
3316 	if (ret)
3317 		return ret;
3318 
3319 	manager = mlx5_eswitch_get_vport(esw, esw->manager_vport);
3320 	if (IS_ERR(manager)) {
3321 		ret = PTR_ERR(manager);
3322 		goto err_manager;
3323 	}
3324 
3325 	ret = esw_vport_create_offloads_acl_tables(esw, manager);
3326 	if (ret)
3327 		goto err_manager;
3328 
3329 	return 0;
3330 
3331 err_manager:
3332 	esw_vport_destroy_offloads_acl_tables(esw, uplink);
3333 	return ret;
3334 }
3335 
esw_destroy_offloads_acl_tables(struct mlx5_eswitch * esw)3336 static void esw_destroy_offloads_acl_tables(struct mlx5_eswitch *esw)
3337 {
3338 	struct mlx5_vport *vport;
3339 
3340 	vport = mlx5_eswitch_get_vport(esw, esw->manager_vport);
3341 	if (!IS_ERR(vport))
3342 		esw_vport_destroy_offloads_acl_tables(esw, vport);
3343 
3344 	vport = mlx5_eswitch_get_vport(esw, MLX5_VPORT_UPLINK);
3345 	if (!IS_ERR(vport))
3346 		esw_vport_destroy_offloads_acl_tables(esw, vport);
3347 }
3348 
mlx5_eswitch_reload_ib_reps(struct mlx5_eswitch * esw)3349 int mlx5_eswitch_reload_ib_reps(struct mlx5_eswitch *esw)
3350 {
3351 	struct mlx5_eswitch_rep *rep;
3352 	unsigned long i;
3353 	int ret;
3354 
3355 	if (!esw || esw->mode != MLX5_ESWITCH_OFFLOADS)
3356 		return 0;
3357 
3358 	rep = mlx5_eswitch_get_rep(esw, MLX5_VPORT_UPLINK);
3359 	if (atomic_read(&rep->rep_data[REP_ETH].state) != REP_LOADED)
3360 		return 0;
3361 
3362 	ret = __esw_offloads_load_rep(esw, rep, REP_IB);
3363 	if (ret)
3364 		return ret;
3365 
3366 	mlx5_esw_for_each_rep(esw, i, rep) {
3367 		if (atomic_read(&rep->rep_data[REP_ETH].state) == REP_LOADED)
3368 			__esw_offloads_load_rep(esw, rep, REP_IB);
3369 	}
3370 
3371 	return 0;
3372 }
3373 
esw_offloads_steering_init(struct mlx5_eswitch * esw)3374 static int esw_offloads_steering_init(struct mlx5_eswitch *esw)
3375 {
3376 	struct mlx5_esw_indir_table *indir;
3377 	int err;
3378 
3379 	memset(&esw->fdb_table.offloads, 0, sizeof(struct offloads_fdb));
3380 	mutex_init(&esw->fdb_table.offloads.vports.lock);
3381 	hash_init(esw->fdb_table.offloads.vports.table);
3382 	atomic64_set(&esw->user_count, 0);
3383 
3384 	indir = mlx5_esw_indir_table_init();
3385 	if (IS_ERR(indir)) {
3386 		err = PTR_ERR(indir);
3387 		goto create_indir_err;
3388 	}
3389 	esw->fdb_table.offloads.indir = indir;
3390 
3391 	err = esw_create_offloads_acl_tables(esw);
3392 	if (err)
3393 		goto create_acl_err;
3394 
3395 	err = esw_create_offloads_table(esw);
3396 	if (err)
3397 		goto create_offloads_err;
3398 
3399 	err = esw_create_restore_table(esw);
3400 	if (err)
3401 		goto create_restore_err;
3402 
3403 	err = esw_create_offloads_fdb_tables(esw);
3404 	if (err)
3405 		goto create_fdb_err;
3406 
3407 	err = esw_create_vport_rx_group(esw);
3408 	if (err)
3409 		goto create_fg_err;
3410 
3411 	err = esw_create_vport_rx_drop_group(esw);
3412 	if (err)
3413 		goto create_rx_drop_fg_err;
3414 
3415 	err = esw_create_vport_rx_drop_rule(esw);
3416 	if (err)
3417 		goto create_rx_drop_rule_err;
3418 
3419 	return 0;
3420 
3421 create_rx_drop_rule_err:
3422 	esw_destroy_vport_rx_drop_group(esw);
3423 create_rx_drop_fg_err:
3424 	esw_destroy_vport_rx_group(esw);
3425 create_fg_err:
3426 	esw_destroy_offloads_fdb_tables(esw);
3427 create_fdb_err:
3428 	esw_destroy_restore_table(esw);
3429 create_restore_err:
3430 	esw_destroy_offloads_table(esw);
3431 create_offloads_err:
3432 	esw_destroy_offloads_acl_tables(esw);
3433 create_acl_err:
3434 	mlx5_esw_indir_table_destroy(esw->fdb_table.offloads.indir);
3435 create_indir_err:
3436 	mutex_destroy(&esw->fdb_table.offloads.vports.lock);
3437 	return err;
3438 }
3439 
esw_offloads_steering_cleanup(struct mlx5_eswitch * esw)3440 static void esw_offloads_steering_cleanup(struct mlx5_eswitch *esw)
3441 {
3442 	esw_destroy_vport_rx_drop_rule(esw);
3443 	esw_destroy_vport_rx_drop_group(esw);
3444 	esw_destroy_vport_rx_group(esw);
3445 	esw_destroy_offloads_fdb_tables(esw);
3446 	esw_destroy_restore_table(esw);
3447 	esw_destroy_offloads_table(esw);
3448 	esw_destroy_offloads_acl_tables(esw);
3449 	mlx5_esw_indir_table_destroy(esw->fdb_table.offloads.indir);
3450 	mutex_destroy(&esw->fdb_table.offloads.vports.lock);
3451 }
3452 
3453 static void
esw_vfs_changed_event_handler(struct mlx5_eswitch * esw,const u32 * out)3454 esw_vfs_changed_event_handler(struct mlx5_eswitch *esw, const u32 *out)
3455 {
3456 	struct devlink *devlink;
3457 	bool host_pf_disabled;
3458 	u16 new_num_vfs;
3459 
3460 	new_num_vfs = MLX5_GET(query_esw_functions_out, out,
3461 			       host_params_context.host_num_of_vfs);
3462 	host_pf_disabled = MLX5_GET(query_esw_functions_out, out,
3463 				    host_params_context.host_pf_disabled);
3464 
3465 	if (new_num_vfs == esw->esw_funcs.num_vfs || host_pf_disabled)
3466 		return;
3467 
3468 	devlink = priv_to_devlink(esw->dev);
3469 	devl_lock(devlink);
3470 	/* Number of VFs can only change from "0 to x" or "x to 0". */
3471 	if (esw->esw_funcs.num_vfs > 0) {
3472 		mlx5_eswitch_unload_vf_vports(esw, esw->esw_funcs.num_vfs);
3473 	} else {
3474 		int err;
3475 
3476 		err = mlx5_eswitch_load_vf_vports(esw, new_num_vfs,
3477 						  MLX5_VPORT_UC_ADDR_CHANGE);
3478 		if (err) {
3479 			devl_unlock(devlink);
3480 			return;
3481 		}
3482 	}
3483 	esw->esw_funcs.num_vfs = new_num_vfs;
3484 	devl_unlock(devlink);
3485 }
3486 
esw_functions_changed_event_handler(struct work_struct * work)3487 static void esw_functions_changed_event_handler(struct work_struct *work)
3488 {
3489 	struct mlx5_host_work *host_work;
3490 	struct mlx5_eswitch *esw;
3491 	const u32 *out;
3492 
3493 	host_work = container_of(work, struct mlx5_host_work, work);
3494 	esw = host_work->esw;
3495 
3496 	out = mlx5_esw_query_functions(esw->dev);
3497 	if (IS_ERR(out))
3498 		goto out;
3499 
3500 	esw_vfs_changed_event_handler(esw, out);
3501 	kvfree(out);
3502 out:
3503 	kfree(host_work);
3504 }
3505 
mlx5_esw_funcs_changed_handler(struct notifier_block * nb,unsigned long type,void * data)3506 int mlx5_esw_funcs_changed_handler(struct notifier_block *nb, unsigned long type, void *data)
3507 {
3508 	struct mlx5_esw_functions *esw_funcs;
3509 	struct mlx5_host_work *host_work;
3510 	struct mlx5_eswitch *esw;
3511 
3512 	host_work = kzalloc(sizeof(*host_work), GFP_ATOMIC);
3513 	if (!host_work)
3514 		return NOTIFY_DONE;
3515 
3516 	esw_funcs = mlx5_nb_cof(nb, struct mlx5_esw_functions, nb);
3517 	esw = container_of(esw_funcs, struct mlx5_eswitch, esw_funcs);
3518 
3519 	host_work->esw = esw;
3520 
3521 	INIT_WORK(&host_work->work, esw_functions_changed_event_handler);
3522 	queue_work(esw->work_queue, &host_work->work);
3523 
3524 	return NOTIFY_OK;
3525 }
3526 
mlx5_esw_host_number_init(struct mlx5_eswitch * esw)3527 static int mlx5_esw_host_number_init(struct mlx5_eswitch *esw)
3528 {
3529 	const u32 *query_host_out;
3530 
3531 	if (!mlx5_core_is_ecpf_esw_manager(esw->dev))
3532 		return 0;
3533 
3534 	query_host_out = mlx5_esw_query_functions(esw->dev);
3535 	if (IS_ERR(query_host_out))
3536 		return PTR_ERR(query_host_out);
3537 
3538 	/* Mark non local controller with non zero controller number. */
3539 	esw->offloads.host_number = MLX5_GET(query_esw_functions_out, query_host_out,
3540 					     host_params_context.host_number);
3541 	kvfree(query_host_out);
3542 	return 0;
3543 }
3544 
mlx5_esw_offloads_controller_valid(const struct mlx5_eswitch * esw,u32 controller)3545 bool mlx5_esw_offloads_controller_valid(const struct mlx5_eswitch *esw, u32 controller)
3546 {
3547 	/* Local controller is always valid */
3548 	if (controller == 0)
3549 		return true;
3550 
3551 	if (!mlx5_core_is_ecpf_esw_manager(esw->dev))
3552 		return false;
3553 
3554 	/* External host number starts with zero in device */
3555 	return (controller == esw->offloads.host_number + 1);
3556 }
3557 
esw_offloads_enable(struct mlx5_eswitch * esw)3558 int esw_offloads_enable(struct mlx5_eswitch *esw)
3559 {
3560 	struct mapping_ctx *reg_c0_obj_pool;
3561 	struct mlx5_vport *vport;
3562 	unsigned long i;
3563 	u64 mapping_id;
3564 	int err;
3565 
3566 	mutex_init(&esw->offloads.termtbl_mutex);
3567 	mlx5_esw_adjacent_vhcas_setup(esw);
3568 
3569 	err = mlx5_rdma_enable_roce(esw->dev);
3570 	if (err)
3571 		goto err_roce;
3572 
3573 	err = mlx5_esw_host_number_init(esw);
3574 	if (err)
3575 		goto err_metadata;
3576 
3577 	err = esw_offloads_metadata_init(esw);
3578 	if (err)
3579 		goto err_metadata;
3580 
3581 	err = esw_set_passing_vport_metadata(esw, true);
3582 	if (err)
3583 		goto err_vport_metadata;
3584 
3585 	mapping_id = mlx5_query_nic_system_image_guid(esw->dev);
3586 
3587 	reg_c0_obj_pool = mapping_create_for_id(mapping_id, MAPPING_TYPE_CHAIN,
3588 						sizeof(struct mlx5_mapped_obj),
3589 						ESW_REG_C0_USER_DATA_METADATA_MASK,
3590 						true);
3591 
3592 	if (IS_ERR(reg_c0_obj_pool)) {
3593 		err = PTR_ERR(reg_c0_obj_pool);
3594 		goto err_pool;
3595 	}
3596 	esw->offloads.reg_c0_obj_pool = reg_c0_obj_pool;
3597 
3598 	err = esw_offloads_steering_init(esw);
3599 	if (err)
3600 		goto err_steering_init;
3601 
3602 	/* Representor will control the vport link state */
3603 	mlx5_esw_for_each_vf_vport(esw, i, vport, esw->esw_funcs.num_vfs)
3604 		vport->info.link_state = MLX5_VPORT_ADMIN_STATE_DOWN;
3605 	if (mlx5_core_ec_sriov_enabled(esw->dev))
3606 		mlx5_esw_for_each_ec_vf_vport(esw, i, vport, esw->esw_funcs.num_ec_vfs)
3607 			vport->info.link_state = MLX5_VPORT_ADMIN_STATE_DOWN;
3608 
3609 	/* Uplink vport rep must load first. */
3610 	err = mlx5_esw_offloads_rep_load(esw, MLX5_VPORT_UPLINK);
3611 	if (err)
3612 		goto err_uplink;
3613 
3614 	err = mlx5_eswitch_enable_pf_vf_vports(esw, MLX5_VPORT_UC_ADDR_CHANGE);
3615 	if (err)
3616 		goto err_vports;
3617 
3618 	return 0;
3619 
3620 err_vports:
3621 	mlx5_esw_offloads_rep_unload(esw, MLX5_VPORT_UPLINK);
3622 err_uplink:
3623 	esw_offloads_steering_cleanup(esw);
3624 err_steering_init:
3625 	mapping_destroy(reg_c0_obj_pool);
3626 err_pool:
3627 	esw_set_passing_vport_metadata(esw, false);
3628 err_vport_metadata:
3629 	esw_offloads_metadata_uninit(esw);
3630 err_metadata:
3631 	mlx5_rdma_disable_roce(esw->dev);
3632 err_roce:
3633 	mlx5_esw_adjacent_vhcas_cleanup(esw);
3634 	mutex_destroy(&esw->offloads.termtbl_mutex);
3635 	return err;
3636 }
3637 
esw_offloads_stop(struct mlx5_eswitch * esw,struct netlink_ext_ack * extack)3638 static int esw_offloads_stop(struct mlx5_eswitch *esw,
3639 			     struct netlink_ext_ack *extack)
3640 {
3641 	int err;
3642 
3643 	esw_mode_change(esw, MLX5_ESWITCH_LEGACY);
3644 
3645 	/* If changing from switchdev to legacy mode without sriov enabled,
3646 	 * no need to create legacy fdb.
3647 	 */
3648 	if (!mlx5_core_is_pf(esw->dev) || !mlx5_sriov_is_enabled(esw->dev))
3649 		return 0;
3650 
3651 	err = mlx5_eswitch_enable_locked(esw, MLX5_ESWITCH_IGNORE_NUM_VFS);
3652 	if (err)
3653 		NL_SET_ERR_MSG_MOD(extack, "Failed setting eswitch to legacy");
3654 
3655 	return err;
3656 }
3657 
esw_offloads_disable(struct mlx5_eswitch * esw)3658 void esw_offloads_disable(struct mlx5_eswitch *esw)
3659 {
3660 	mlx5_eswitch_disable_pf_vf_vports(esw);
3661 	mlx5_esw_offloads_rep_unload(esw, MLX5_VPORT_UPLINK);
3662 	esw_set_passing_vport_metadata(esw, false);
3663 	esw_offloads_steering_cleanup(esw);
3664 	mapping_destroy(esw->offloads.reg_c0_obj_pool);
3665 	esw_offloads_metadata_uninit(esw);
3666 	mlx5_rdma_disable_roce(esw->dev);
3667 	mlx5_esw_adjacent_vhcas_cleanup(esw);
3668 	mutex_destroy(&esw->offloads.termtbl_mutex);
3669 }
3670 
esw_mode_from_devlink(u16 mode,u16 * mlx5_mode)3671 static int esw_mode_from_devlink(u16 mode, u16 *mlx5_mode)
3672 {
3673 	switch (mode) {
3674 	case DEVLINK_ESWITCH_MODE_LEGACY:
3675 		*mlx5_mode = MLX5_ESWITCH_LEGACY;
3676 		break;
3677 	case DEVLINK_ESWITCH_MODE_SWITCHDEV:
3678 		*mlx5_mode = MLX5_ESWITCH_OFFLOADS;
3679 		break;
3680 	default:
3681 		return -EINVAL;
3682 	}
3683 
3684 	return 0;
3685 }
3686 
esw_mode_to_devlink(u16 mlx5_mode,u16 * mode)3687 static int esw_mode_to_devlink(u16 mlx5_mode, u16 *mode)
3688 {
3689 	switch (mlx5_mode) {
3690 	case MLX5_ESWITCH_LEGACY:
3691 		*mode = DEVLINK_ESWITCH_MODE_LEGACY;
3692 		break;
3693 	case MLX5_ESWITCH_OFFLOADS:
3694 		*mode = DEVLINK_ESWITCH_MODE_SWITCHDEV;
3695 		break;
3696 	default:
3697 		return -EINVAL;
3698 	}
3699 
3700 	return 0;
3701 }
3702 
esw_inline_mode_from_devlink(u8 mode,u8 * mlx5_mode)3703 static int esw_inline_mode_from_devlink(u8 mode, u8 *mlx5_mode)
3704 {
3705 	switch (mode) {
3706 	case DEVLINK_ESWITCH_INLINE_MODE_NONE:
3707 		*mlx5_mode = MLX5_INLINE_MODE_NONE;
3708 		break;
3709 	case DEVLINK_ESWITCH_INLINE_MODE_LINK:
3710 		*mlx5_mode = MLX5_INLINE_MODE_L2;
3711 		break;
3712 	case DEVLINK_ESWITCH_INLINE_MODE_NETWORK:
3713 		*mlx5_mode = MLX5_INLINE_MODE_IP;
3714 		break;
3715 	case DEVLINK_ESWITCH_INLINE_MODE_TRANSPORT:
3716 		*mlx5_mode = MLX5_INLINE_MODE_TCP_UDP;
3717 		break;
3718 	default:
3719 		return -EINVAL;
3720 	}
3721 
3722 	return 0;
3723 }
3724 
esw_inline_mode_to_devlink(u8 mlx5_mode,u8 * mode)3725 static int esw_inline_mode_to_devlink(u8 mlx5_mode, u8 *mode)
3726 {
3727 	switch (mlx5_mode) {
3728 	case MLX5_INLINE_MODE_NONE:
3729 		*mode = DEVLINK_ESWITCH_INLINE_MODE_NONE;
3730 		break;
3731 	case MLX5_INLINE_MODE_L2:
3732 		*mode = DEVLINK_ESWITCH_INLINE_MODE_LINK;
3733 		break;
3734 	case MLX5_INLINE_MODE_IP:
3735 		*mode = DEVLINK_ESWITCH_INLINE_MODE_NETWORK;
3736 		break;
3737 	case MLX5_INLINE_MODE_TCP_UDP:
3738 		*mode = DEVLINK_ESWITCH_INLINE_MODE_TRANSPORT;
3739 		break;
3740 	default:
3741 		return -EINVAL;
3742 	}
3743 
3744 	return 0;
3745 }
3746 
mlx5_eswitch_block_mode(struct mlx5_core_dev * dev)3747 int mlx5_eswitch_block_mode(struct mlx5_core_dev *dev)
3748 {
3749 	struct mlx5_eswitch *esw = dev->priv.eswitch;
3750 	int err;
3751 
3752 	if (!mlx5_esw_allowed(esw))
3753 		return 0;
3754 
3755 	/* Take TC into account */
3756 	err = mlx5_esw_try_lock(esw);
3757 	if (err < 0)
3758 		return err;
3759 
3760 	esw->offloads.num_block_mode++;
3761 	mlx5_esw_unlock(esw);
3762 	return 0;
3763 }
3764 
mlx5_eswitch_unblock_mode(struct mlx5_core_dev * dev)3765 void mlx5_eswitch_unblock_mode(struct mlx5_core_dev *dev)
3766 {
3767 	struct mlx5_eswitch *esw = dev->priv.eswitch;
3768 
3769 	if (!mlx5_esw_allowed(esw))
3770 		return;
3771 
3772 	down_write(&esw->mode_lock);
3773 	esw->offloads.num_block_mode--;
3774 	up_write(&esw->mode_lock);
3775 }
3776 
3777 /* Returns false only when uplink netdev exists and its netns is different from
3778  * devlink's netns. True for all others so entering switchdev mode is allowed.
3779  */
mlx5_devlink_netdev_netns_immutable_set(struct devlink * devlink,bool immutable)3780 static bool mlx5_devlink_netdev_netns_immutable_set(struct devlink *devlink,
3781 						    bool immutable)
3782 {
3783 	struct mlx5_core_dev *mdev = devlink_priv(devlink);
3784 	struct net_device *netdev;
3785 	bool ret;
3786 
3787 	netdev = mlx5_uplink_netdev_get(mdev);
3788 	if (!netdev)
3789 		return true;
3790 
3791 	rtnl_lock();
3792 	netdev->netns_immutable = immutable;
3793 	ret = net_eq(dev_net(netdev), devlink_net(devlink));
3794 	rtnl_unlock();
3795 
3796 	mlx5_uplink_netdev_put(mdev, netdev);
3797 	return ret;
3798 }
3799 
mlx5_devlink_eswitch_mode_set(struct devlink * devlink,u16 mode,struct netlink_ext_ack * extack)3800 int mlx5_devlink_eswitch_mode_set(struct devlink *devlink, u16 mode,
3801 				  struct netlink_ext_ack *extack)
3802 {
3803 	u16 cur_mlx5_mode, mlx5_mode = 0;
3804 	struct mlx5_eswitch *esw;
3805 	int err = 0;
3806 
3807 	esw = mlx5_devlink_eswitch_get(devlink);
3808 	if (IS_ERR(esw))
3809 		return PTR_ERR(esw);
3810 
3811 	if (esw_mode_from_devlink(mode, &mlx5_mode))
3812 		return -EINVAL;
3813 
3814 	if (mode == DEVLINK_ESWITCH_MODE_SWITCHDEV && mlx5_get_sd(esw->dev)) {
3815 		NL_SET_ERR_MSG_MOD(extack,
3816 				   "Can't change E-Switch mode to switchdev when multi-PF netdev (Socket Direct) is configured.");
3817 		return -EPERM;
3818 	}
3819 
3820 	mlx5_lag_disable_change(esw->dev);
3821 	err = mlx5_esw_try_lock(esw);
3822 	if (err < 0) {
3823 		NL_SET_ERR_MSG_MOD(extack, "Can't change mode, E-Switch is busy");
3824 		goto enable_lag;
3825 	}
3826 	cur_mlx5_mode = err;
3827 	err = 0;
3828 
3829 	if (cur_mlx5_mode == mlx5_mode)
3830 		goto unlock;
3831 
3832 	if (esw->offloads.num_block_mode) {
3833 		NL_SET_ERR_MSG_MOD(extack,
3834 				   "Can't change eswitch mode when IPsec SA and/or policies are configured");
3835 		err = -EOPNOTSUPP;
3836 		goto unlock;
3837 	}
3838 
3839 	esw->eswitch_operation_in_progress = true;
3840 	up_write(&esw->mode_lock);
3841 
3842 	if (mode == DEVLINK_ESWITCH_MODE_SWITCHDEV &&
3843 	    !mlx5_devlink_netdev_netns_immutable_set(devlink, true)) {
3844 		NL_SET_ERR_MSG_MOD(extack,
3845 				   "Can't change E-Switch mode to switchdev when netdev net namespace has diverged from the devlink's.");
3846 		err = -EINVAL;
3847 		goto skip;
3848 	}
3849 
3850 	if (mode == DEVLINK_ESWITCH_MODE_LEGACY)
3851 		esw->dev->priv.flags |= MLX5_PRIV_FLAGS_SWITCH_LEGACY;
3852 	mlx5_eswitch_disable_locked(esw);
3853 	if (mode == DEVLINK_ESWITCH_MODE_SWITCHDEV) {
3854 		if (mlx5_devlink_trap_get_num_active(esw->dev)) {
3855 			NL_SET_ERR_MSG_MOD(extack,
3856 					   "Can't change mode while devlink traps are active");
3857 			err = -EOPNOTSUPP;
3858 			goto skip;
3859 		}
3860 		err = esw_offloads_start(esw, extack);
3861 	} else if (mode == DEVLINK_ESWITCH_MODE_LEGACY) {
3862 		err = esw_offloads_stop(esw, extack);
3863 	} else {
3864 		err = -EINVAL;
3865 	}
3866 
3867 skip:
3868 	if (mode == DEVLINK_ESWITCH_MODE_SWITCHDEV && err)
3869 		mlx5_devlink_netdev_netns_immutable_set(devlink, false);
3870 	down_write(&esw->mode_lock);
3871 	esw->eswitch_operation_in_progress = false;
3872 unlock:
3873 	mlx5_esw_unlock(esw);
3874 enable_lag:
3875 	mlx5_lag_enable_change(esw->dev);
3876 	return err;
3877 }
3878 
mlx5_devlink_eswitch_mode_get(struct devlink * devlink,u16 * mode)3879 int mlx5_devlink_eswitch_mode_get(struct devlink *devlink, u16 *mode)
3880 {
3881 	struct mlx5_eswitch *esw;
3882 
3883 	esw = mlx5_devlink_eswitch_get(devlink);
3884 	if (IS_ERR(esw))
3885 		return PTR_ERR(esw);
3886 
3887 	return esw_mode_to_devlink(esw->mode, mode);
3888 }
3889 
mlx5_esw_vports_inline_set(struct mlx5_eswitch * esw,u8 mlx5_mode,struct netlink_ext_ack * extack)3890 static int mlx5_esw_vports_inline_set(struct mlx5_eswitch *esw, u8 mlx5_mode,
3891 				      struct netlink_ext_ack *extack)
3892 {
3893 	struct mlx5_core_dev *dev = esw->dev;
3894 	struct mlx5_vport *vport;
3895 	u16 err_vport_num = 0;
3896 	unsigned long i;
3897 	int err = 0;
3898 
3899 	mlx5_esw_for_each_host_func_vport(esw, i, vport, esw->esw_funcs.num_vfs) {
3900 		err = mlx5_modify_nic_vport_min_inline(dev, vport->vport, mlx5_mode);
3901 		if (err) {
3902 			err_vport_num = vport->vport;
3903 			NL_SET_ERR_MSG_MOD(extack,
3904 					   "Failed to set min inline on vport");
3905 			goto revert_inline_mode;
3906 		}
3907 	}
3908 	if (mlx5_core_ec_sriov_enabled(esw->dev)) {
3909 		mlx5_esw_for_each_ec_vf_vport(esw, i, vport, esw->esw_funcs.num_ec_vfs) {
3910 			err = mlx5_modify_nic_vport_min_inline(dev, vport->vport, mlx5_mode);
3911 			if (err) {
3912 				err_vport_num = vport->vport;
3913 				NL_SET_ERR_MSG_MOD(extack,
3914 						   "Failed to set min inline on vport");
3915 				goto revert_ec_vf_inline_mode;
3916 			}
3917 		}
3918 	}
3919 	return 0;
3920 
3921 revert_ec_vf_inline_mode:
3922 	mlx5_esw_for_each_ec_vf_vport(esw, i, vport, esw->esw_funcs.num_ec_vfs) {
3923 		if (vport->vport == err_vport_num)
3924 			break;
3925 		mlx5_modify_nic_vport_min_inline(dev,
3926 						 vport->vport,
3927 						 esw->offloads.inline_mode);
3928 	}
3929 revert_inline_mode:
3930 	mlx5_esw_for_each_host_func_vport(esw, i, vport, esw->esw_funcs.num_vfs) {
3931 		if (vport->vport == err_vport_num)
3932 			break;
3933 		mlx5_modify_nic_vport_min_inline(dev,
3934 						 vport->vport,
3935 						 esw->offloads.inline_mode);
3936 	}
3937 	return err;
3938 }
3939 
mlx5_devlink_eswitch_inline_mode_set(struct devlink * devlink,u8 mode,struct netlink_ext_ack * extack)3940 int mlx5_devlink_eswitch_inline_mode_set(struct devlink *devlink, u8 mode,
3941 					 struct netlink_ext_ack *extack)
3942 {
3943 	struct mlx5_core_dev *dev = devlink_priv(devlink);
3944 	struct mlx5_eswitch *esw;
3945 	u8 mlx5_mode;
3946 	int err;
3947 
3948 	esw = mlx5_devlink_eswitch_get(devlink);
3949 	if (IS_ERR(esw))
3950 		return PTR_ERR(esw);
3951 
3952 	down_write(&esw->mode_lock);
3953 
3954 	switch (MLX5_CAP_ETH(dev, wqe_inline_mode)) {
3955 	case MLX5_CAP_INLINE_MODE_NOT_REQUIRED:
3956 		if (mode == DEVLINK_ESWITCH_INLINE_MODE_NONE) {
3957 			err = 0;
3958 			goto out;
3959 		}
3960 
3961 		fallthrough;
3962 	case MLX5_CAP_INLINE_MODE_L2:
3963 		NL_SET_ERR_MSG_MOD(extack, "Inline mode can't be set");
3964 		err = -EOPNOTSUPP;
3965 		goto out;
3966 	case MLX5_CAP_INLINE_MODE_VPORT_CONTEXT:
3967 		break;
3968 	}
3969 
3970 	if (atomic64_read(&esw->offloads.num_flows) > 0) {
3971 		NL_SET_ERR_MSG_MOD(extack,
3972 				   "Can't set inline mode when flows are configured");
3973 		err = -EOPNOTSUPP;
3974 		goto out;
3975 	}
3976 
3977 	err = esw_inline_mode_from_devlink(mode, &mlx5_mode);
3978 	if (err)
3979 		goto out;
3980 
3981 	esw->eswitch_operation_in_progress = true;
3982 	up_write(&esw->mode_lock);
3983 
3984 	err = mlx5_esw_vports_inline_set(esw, mlx5_mode, extack);
3985 	if (!err)
3986 		esw->offloads.inline_mode = mlx5_mode;
3987 
3988 	down_write(&esw->mode_lock);
3989 	esw->eswitch_operation_in_progress = false;
3990 	up_write(&esw->mode_lock);
3991 	return 0;
3992 
3993 out:
3994 	up_write(&esw->mode_lock);
3995 	return err;
3996 }
3997 
mlx5_devlink_eswitch_inline_mode_get(struct devlink * devlink,u8 * mode)3998 int mlx5_devlink_eswitch_inline_mode_get(struct devlink *devlink, u8 *mode)
3999 {
4000 	struct mlx5_eswitch *esw;
4001 
4002 	esw = mlx5_devlink_eswitch_get(devlink);
4003 	if (IS_ERR(esw))
4004 		return PTR_ERR(esw);
4005 
4006 	return esw_inline_mode_to_devlink(esw->offloads.inline_mode, mode);
4007 }
4008 
mlx5_eswitch_block_encap(struct mlx5_core_dev * dev,bool from_fdb)4009 bool mlx5_eswitch_block_encap(struct mlx5_core_dev *dev, bool from_fdb)
4010 {
4011 	struct mlx5_eswitch *esw = dev->priv.eswitch;
4012 	enum devlink_eswitch_encap_mode encap;
4013 	bool allow_tunnel = false;
4014 
4015 	if (!mlx5_esw_allowed(esw))
4016 		return true;
4017 
4018 	down_write(&esw->mode_lock);
4019 	encap = esw->offloads.encap;
4020 	if (esw->mode == MLX5_ESWITCH_LEGACY ||
4021 	    (encap == DEVLINK_ESWITCH_ENCAP_MODE_NONE && !from_fdb)) {
4022 		allow_tunnel = true;
4023 		esw->offloads.num_block_encap++;
4024 	}
4025 	up_write(&esw->mode_lock);
4026 
4027 	return allow_tunnel;
4028 }
4029 
mlx5_eswitch_unblock_encap(struct mlx5_core_dev * dev)4030 void mlx5_eswitch_unblock_encap(struct mlx5_core_dev *dev)
4031 {
4032 	struct mlx5_eswitch *esw = dev->priv.eswitch;
4033 
4034 	if (!mlx5_esw_allowed(esw))
4035 		return;
4036 
4037 	down_write(&esw->mode_lock);
4038 	esw->offloads.num_block_encap--;
4039 	up_write(&esw->mode_lock);
4040 }
4041 
mlx5_devlink_eswitch_encap_mode_set(struct devlink * devlink,enum devlink_eswitch_encap_mode encap,struct netlink_ext_ack * extack)4042 int mlx5_devlink_eswitch_encap_mode_set(struct devlink *devlink,
4043 					enum devlink_eswitch_encap_mode encap,
4044 					struct netlink_ext_ack *extack)
4045 {
4046 	struct mlx5_core_dev *dev = devlink_priv(devlink);
4047 	struct mlx5_eswitch *esw;
4048 	int err = 0;
4049 
4050 	esw = mlx5_devlink_eswitch_get(devlink);
4051 	if (IS_ERR(esw))
4052 		return PTR_ERR(esw);
4053 
4054 	down_write(&esw->mode_lock);
4055 
4056 	if (encap != DEVLINK_ESWITCH_ENCAP_MODE_NONE &&
4057 	    (!MLX5_CAP_ESW_FLOWTABLE_FDB(dev, reformat) ||
4058 	     !MLX5_CAP_ESW_FLOWTABLE_FDB(dev, decap))) {
4059 		err = -EOPNOTSUPP;
4060 		goto unlock;
4061 	}
4062 
4063 	if (encap && encap != DEVLINK_ESWITCH_ENCAP_MODE_BASIC) {
4064 		err = -EOPNOTSUPP;
4065 		goto unlock;
4066 	}
4067 
4068 	if (esw->mode == MLX5_ESWITCH_LEGACY) {
4069 		esw->offloads.encap = encap;
4070 		goto unlock;
4071 	}
4072 
4073 	if (esw->offloads.encap == encap)
4074 		goto unlock;
4075 
4076 	if (atomic64_read(&esw->offloads.num_flows) > 0) {
4077 		NL_SET_ERR_MSG_MOD(extack,
4078 				   "Can't set encapsulation when flows are configured");
4079 		err = -EOPNOTSUPP;
4080 		goto unlock;
4081 	}
4082 
4083 	if (esw->offloads.num_block_encap) {
4084 		NL_SET_ERR_MSG_MOD(extack,
4085 				   "Can't set encapsulation when IPsec SA and/or policies are configured");
4086 		err = -EOPNOTSUPP;
4087 		goto unlock;
4088 	}
4089 
4090 	esw->eswitch_operation_in_progress = true;
4091 	up_write(&esw->mode_lock);
4092 
4093 	esw_destroy_offloads_fdb_tables(esw);
4094 
4095 	esw->offloads.encap = encap;
4096 
4097 	err = esw_create_offloads_fdb_tables(esw);
4098 
4099 	if (err) {
4100 		NL_SET_ERR_MSG_MOD(extack,
4101 				   "Failed re-creating fast FDB table");
4102 		esw->offloads.encap = !encap;
4103 		(void)esw_create_offloads_fdb_tables(esw);
4104 	}
4105 
4106 	down_write(&esw->mode_lock);
4107 	esw->eswitch_operation_in_progress = false;
4108 
4109 unlock:
4110 	up_write(&esw->mode_lock);
4111 	return err;
4112 }
4113 
mlx5_devlink_eswitch_encap_mode_get(struct devlink * devlink,enum devlink_eswitch_encap_mode * encap)4114 int mlx5_devlink_eswitch_encap_mode_get(struct devlink *devlink,
4115 					enum devlink_eswitch_encap_mode *encap)
4116 {
4117 	struct mlx5_eswitch *esw;
4118 
4119 	esw = mlx5_devlink_eswitch_get(devlink);
4120 	if (IS_ERR(esw))
4121 		return PTR_ERR(esw);
4122 
4123 	*encap = esw->offloads.encap;
4124 	return 0;
4125 }
4126 
4127 static bool
mlx5_eswitch_vport_has_rep(const struct mlx5_eswitch * esw,u16 vport_num)4128 mlx5_eswitch_vport_has_rep(const struct mlx5_eswitch *esw, u16 vport_num)
4129 {
4130 	/* Currently, only ECPF based device has representor for host PF. */
4131 	if (vport_num == MLX5_VPORT_PF &&
4132 	    (!mlx5_core_is_ecpf_esw_manager(esw->dev) ||
4133 	     !mlx5_esw_host_functions_enabled(esw->dev)))
4134 		return false;
4135 
4136 	if (vport_num == MLX5_VPORT_ECPF &&
4137 	    !mlx5_ecpf_vport_exists(esw->dev))
4138 		return false;
4139 
4140 	return true;
4141 }
4142 
mlx5_eswitch_register_vport_reps(struct mlx5_eswitch * esw,const struct mlx5_eswitch_rep_ops * ops,u8 rep_type)4143 void mlx5_eswitch_register_vport_reps(struct mlx5_eswitch *esw,
4144 				      const struct mlx5_eswitch_rep_ops *ops,
4145 				      u8 rep_type)
4146 {
4147 	struct mlx5_eswitch_rep_data *rep_data;
4148 	struct mlx5_eswitch_rep *rep;
4149 	unsigned long i;
4150 
4151 	esw->offloads.rep_ops[rep_type] = ops;
4152 	mlx5_esw_for_each_rep(esw, i, rep) {
4153 		if (likely(mlx5_eswitch_vport_has_rep(esw, rep->vport))) {
4154 			rep->esw = esw;
4155 			rep_data = &rep->rep_data[rep_type];
4156 			atomic_set(&rep_data->state, REP_REGISTERED);
4157 		}
4158 	}
4159 }
4160 EXPORT_SYMBOL(mlx5_eswitch_register_vport_reps);
4161 
mlx5_eswitch_unregister_vport_reps(struct mlx5_eswitch * esw,u8 rep_type)4162 void mlx5_eswitch_unregister_vport_reps(struct mlx5_eswitch *esw, u8 rep_type)
4163 {
4164 	struct mlx5_eswitch_rep *rep;
4165 	unsigned long i;
4166 
4167 	if (esw->mode == MLX5_ESWITCH_OFFLOADS)
4168 		__unload_reps_all_vport(esw, rep_type);
4169 
4170 	mlx5_esw_for_each_rep(esw, i, rep)
4171 		atomic_set(&rep->rep_data[rep_type].state, REP_UNREGISTERED);
4172 }
4173 EXPORT_SYMBOL(mlx5_eswitch_unregister_vport_reps);
4174 
mlx5_eswitch_get_uplink_priv(struct mlx5_eswitch * esw,u8 rep_type)4175 void *mlx5_eswitch_get_uplink_priv(struct mlx5_eswitch *esw, u8 rep_type)
4176 {
4177 	struct mlx5_eswitch_rep *rep;
4178 
4179 	rep = mlx5_eswitch_get_rep(esw, MLX5_VPORT_UPLINK);
4180 	return rep->rep_data[rep_type].priv;
4181 }
4182 
mlx5_eswitch_get_proto_dev(struct mlx5_eswitch * esw,u16 vport,u8 rep_type)4183 void *mlx5_eswitch_get_proto_dev(struct mlx5_eswitch *esw,
4184 				 u16 vport,
4185 				 u8 rep_type)
4186 {
4187 	struct mlx5_eswitch_rep *rep;
4188 
4189 	rep = mlx5_eswitch_get_rep(esw, vport);
4190 
4191 	if (atomic_read(&rep->rep_data[rep_type].state) == REP_LOADED &&
4192 	    esw->offloads.rep_ops[rep_type]->get_proto_dev)
4193 		return esw->offloads.rep_ops[rep_type]->get_proto_dev(rep);
4194 	return NULL;
4195 }
4196 EXPORT_SYMBOL(mlx5_eswitch_get_proto_dev);
4197 
mlx5_eswitch_uplink_get_proto_dev(struct mlx5_eswitch * esw,u8 rep_type)4198 void *mlx5_eswitch_uplink_get_proto_dev(struct mlx5_eswitch *esw, u8 rep_type)
4199 {
4200 	return mlx5_eswitch_get_proto_dev(esw, MLX5_VPORT_UPLINK, rep_type);
4201 }
4202 EXPORT_SYMBOL(mlx5_eswitch_uplink_get_proto_dev);
4203 
mlx5_eswitch_vport_rep(struct mlx5_eswitch * esw,u16 vport)4204 struct mlx5_eswitch_rep *mlx5_eswitch_vport_rep(struct mlx5_eswitch *esw,
4205 						u16 vport)
4206 {
4207 	return mlx5_eswitch_get_rep(esw, vport);
4208 }
4209 EXPORT_SYMBOL(mlx5_eswitch_vport_rep);
4210 
mlx5_eswitch_reg_c1_loopback_enabled(const struct mlx5_eswitch * esw)4211 bool mlx5_eswitch_reg_c1_loopback_enabled(const struct mlx5_eswitch *esw)
4212 {
4213 	return !!(esw->flags & MLX5_ESWITCH_REG_C1_LOOPBACK_ENABLED);
4214 }
4215 EXPORT_SYMBOL(mlx5_eswitch_reg_c1_loopback_enabled);
4216 
mlx5_eswitch_vport_match_metadata_enabled(const struct mlx5_eswitch * esw)4217 bool mlx5_eswitch_vport_match_metadata_enabled(const struct mlx5_eswitch *esw)
4218 {
4219 	return !!(esw->flags & MLX5_ESWITCH_VPORT_MATCH_METADATA);
4220 }
4221 EXPORT_SYMBOL(mlx5_eswitch_vport_match_metadata_enabled);
4222 
mlx5_eswitch_get_vport_metadata_for_match(struct mlx5_eswitch * esw,u16 vport_num)4223 u32 mlx5_eswitch_get_vport_metadata_for_match(struct mlx5_eswitch *esw,
4224 					      u16 vport_num)
4225 {
4226 	struct mlx5_vport *vport = mlx5_eswitch_get_vport(esw, vport_num);
4227 
4228 	if (WARN_ON_ONCE(IS_ERR(vport)))
4229 		return 0;
4230 
4231 	return vport->metadata << (32 - ESW_SOURCE_PORT_METADATA_BITS);
4232 }
4233 EXPORT_SYMBOL(mlx5_eswitch_get_vport_metadata_for_match);
4234 
mlx5_esw_vport_vhca_id_map(struct mlx5_eswitch * esw,struct mlx5_vport * vport)4235 int mlx5_esw_vport_vhca_id_map(struct mlx5_eswitch *esw,
4236 			       struct mlx5_vport *vport)
4237 {
4238 	u16 *old_entry, *vhca_map_entry, vhca_id;
4239 
4240 	if (WARN_ONCE(MLX5_VPORT_INVAL_VHCA_ID(vport),
4241 		      "vport %d vhca_id is not set", vport->vport)) {
4242 		int err;
4243 
4244 		err = mlx5_vport_get_vhca_id(vport->dev, vport->vport,
4245 					     &vhca_id);
4246 		if (err)
4247 			return err;
4248 		vport->vhca_id = vhca_id;
4249 	}
4250 
4251 	vhca_id = vport->vhca_id;
4252 	vhca_map_entry = kmalloc(sizeof(*vhca_map_entry), GFP_KERNEL);
4253 	if (!vhca_map_entry)
4254 		return -ENOMEM;
4255 
4256 	*vhca_map_entry = vport->vport;
4257 	old_entry = xa_store(&esw->offloads.vhca_map, vhca_id, vhca_map_entry, GFP_KERNEL);
4258 	if (xa_is_err(old_entry)) {
4259 		kfree(vhca_map_entry);
4260 		return xa_err(old_entry);
4261 	}
4262 	kfree(old_entry);
4263 	return 0;
4264 }
4265 
mlx5_esw_vport_vhca_id_unmap(struct mlx5_eswitch * esw,struct mlx5_vport * vport)4266 void mlx5_esw_vport_vhca_id_unmap(struct mlx5_eswitch *esw,
4267 				  struct mlx5_vport *vport)
4268 {
4269 	u16 *vhca_map_entry;
4270 
4271 	vhca_map_entry = xa_erase(&esw->offloads.vhca_map, vport->vhca_id);
4272 	kfree(vhca_map_entry);
4273 }
4274 
mlx5_eswitch_vhca_id_to_vport(struct mlx5_eswitch * esw,u16 vhca_id,u16 * vport_num)4275 int mlx5_eswitch_vhca_id_to_vport(struct mlx5_eswitch *esw, u16 vhca_id, u16 *vport_num)
4276 {
4277 	u16 *res = xa_load(&esw->offloads.vhca_map, vhca_id);
4278 
4279 	if (!res)
4280 		return -ENOENT;
4281 
4282 	*vport_num = *res;
4283 	return 0;
4284 }
4285 
mlx5_eswitch_get_vport_metadata_for_set(struct mlx5_eswitch * esw,u16 vport_num)4286 u32 mlx5_eswitch_get_vport_metadata_for_set(struct mlx5_eswitch *esw,
4287 					    u16 vport_num)
4288 {
4289 	struct mlx5_vport *vport = mlx5_eswitch_get_vport(esw, vport_num);
4290 
4291 	if (WARN_ON_ONCE(IS_ERR(vport)))
4292 		return 0;
4293 
4294 	return vport->metadata;
4295 }
4296 EXPORT_SYMBOL(mlx5_eswitch_get_vport_metadata_for_set);
4297 
mlx5_devlink_port_fn_hw_addr_get(struct devlink_port * port,u8 * hw_addr,int * hw_addr_len,struct netlink_ext_ack * extack)4298 int mlx5_devlink_port_fn_hw_addr_get(struct devlink_port *port,
4299 				     u8 *hw_addr, int *hw_addr_len,
4300 				     struct netlink_ext_ack *extack)
4301 {
4302 	struct mlx5_eswitch *esw = mlx5_devlink_eswitch_nocheck_get(port->devlink);
4303 	struct mlx5_vport *vport = mlx5_devlink_port_vport_get(port);
4304 
4305 	mutex_lock(&esw->state_lock);
4306 	ether_addr_copy(hw_addr, vport->info.mac);
4307 	*hw_addr_len = ETH_ALEN;
4308 	mutex_unlock(&esw->state_lock);
4309 	return 0;
4310 }
4311 
mlx5_devlink_port_fn_hw_addr_set(struct devlink_port * port,const u8 * hw_addr,int hw_addr_len,struct netlink_ext_ack * extack)4312 int mlx5_devlink_port_fn_hw_addr_set(struct devlink_port *port,
4313 				     const u8 *hw_addr, int hw_addr_len,
4314 				     struct netlink_ext_ack *extack)
4315 {
4316 	struct mlx5_eswitch *esw = mlx5_devlink_eswitch_nocheck_get(port->devlink);
4317 	struct mlx5_vport *vport = mlx5_devlink_port_vport_get(port);
4318 
4319 	return mlx5_eswitch_set_vport_mac(esw, vport->vport, hw_addr);
4320 }
4321 
mlx5_devlink_port_fn_migratable_get(struct devlink_port * port,bool * is_enabled,struct netlink_ext_ack * extack)4322 int mlx5_devlink_port_fn_migratable_get(struct devlink_port *port, bool *is_enabled,
4323 					struct netlink_ext_ack *extack)
4324 {
4325 	struct mlx5_eswitch *esw = mlx5_devlink_eswitch_nocheck_get(port->devlink);
4326 	struct mlx5_vport *vport = mlx5_devlink_port_vport_get(port);
4327 
4328 	if (!MLX5_CAP_GEN(esw->dev, migration)) {
4329 		NL_SET_ERR_MSG_MOD(extack, "Device doesn't support migration");
4330 		return -EOPNOTSUPP;
4331 	}
4332 
4333 	if (!MLX5_CAP_GEN(esw->dev, vhca_resource_manager)) {
4334 		NL_SET_ERR_MSG_MOD(extack, "Device doesn't support VHCA management");
4335 		return -EOPNOTSUPP;
4336 	}
4337 
4338 	mutex_lock(&esw->state_lock);
4339 	*is_enabled = vport->info.mig_enabled;
4340 	mutex_unlock(&esw->state_lock);
4341 	return 0;
4342 }
4343 
mlx5_devlink_port_fn_migratable_set(struct devlink_port * port,bool enable,struct netlink_ext_ack * extack)4344 int mlx5_devlink_port_fn_migratable_set(struct devlink_port *port, bool enable,
4345 					struct netlink_ext_ack *extack)
4346 {
4347 	struct mlx5_eswitch *esw = mlx5_devlink_eswitch_nocheck_get(port->devlink);
4348 	struct mlx5_vport *vport = mlx5_devlink_port_vport_get(port);
4349 	int query_out_sz = MLX5_ST_SZ_BYTES(query_hca_cap_out);
4350 	void *query_ctx;
4351 	void *hca_caps;
4352 	int err;
4353 
4354 	if (!MLX5_CAP_GEN(esw->dev, migration)) {
4355 		NL_SET_ERR_MSG_MOD(extack, "Device doesn't support migration");
4356 		return -EOPNOTSUPP;
4357 	}
4358 
4359 	if (!MLX5_CAP_GEN(esw->dev, vhca_resource_manager)) {
4360 		NL_SET_ERR_MSG_MOD(extack, "Device doesn't support VHCA management");
4361 		return -EOPNOTSUPP;
4362 	}
4363 
4364 	mutex_lock(&esw->state_lock);
4365 
4366 	if (vport->info.mig_enabled == enable) {
4367 		err = 0;
4368 		goto out;
4369 	}
4370 
4371 	query_ctx = kzalloc(query_out_sz, GFP_KERNEL);
4372 	if (!query_ctx) {
4373 		err = -ENOMEM;
4374 		goto out;
4375 	}
4376 
4377 	err = mlx5_vport_get_other_func_cap(esw->dev, vport->vport, query_ctx,
4378 					    MLX5_CAP_GENERAL_2);
4379 	if (err) {
4380 		NL_SET_ERR_MSG_MOD(extack, "Failed getting HCA caps");
4381 		goto out_free;
4382 	}
4383 
4384 	hca_caps = MLX5_ADDR_OF(query_hca_cap_out, query_ctx, capability);
4385 	MLX5_SET(cmd_hca_cap_2, hca_caps, migratable, enable);
4386 
4387 	err = mlx5_vport_set_other_func_cap(esw->dev, hca_caps, vport->vport,
4388 					    MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE2);
4389 	if (err) {
4390 		NL_SET_ERR_MSG_MOD(extack, "Failed setting HCA migratable cap");
4391 		goto out_free;
4392 	}
4393 
4394 	vport->info.mig_enabled = enable;
4395 
4396 out_free:
4397 	kfree(query_ctx);
4398 out:
4399 	mutex_unlock(&esw->state_lock);
4400 	return err;
4401 }
4402 
mlx5_devlink_port_fn_roce_get(struct devlink_port * port,bool * is_enabled,struct netlink_ext_ack * extack)4403 int mlx5_devlink_port_fn_roce_get(struct devlink_port *port, bool *is_enabled,
4404 				  struct netlink_ext_ack *extack)
4405 {
4406 	struct mlx5_eswitch *esw = mlx5_devlink_eswitch_nocheck_get(port->devlink);
4407 	struct mlx5_vport *vport = mlx5_devlink_port_vport_get(port);
4408 
4409 	if (!MLX5_CAP_GEN(esw->dev, vhca_resource_manager)) {
4410 		NL_SET_ERR_MSG_MOD(extack, "Device doesn't support VHCA management");
4411 		return -EOPNOTSUPP;
4412 	}
4413 
4414 	mutex_lock(&esw->state_lock);
4415 	*is_enabled = vport->info.roce_enabled;
4416 	mutex_unlock(&esw->state_lock);
4417 	return 0;
4418 }
4419 
mlx5_devlink_port_fn_roce_set(struct devlink_port * port,bool enable,struct netlink_ext_ack * extack)4420 int mlx5_devlink_port_fn_roce_set(struct devlink_port *port, bool enable,
4421 				  struct netlink_ext_ack *extack)
4422 {
4423 	struct mlx5_eswitch *esw = mlx5_devlink_eswitch_nocheck_get(port->devlink);
4424 	struct mlx5_vport *vport = mlx5_devlink_port_vport_get(port);
4425 	int query_out_sz = MLX5_ST_SZ_BYTES(query_hca_cap_out);
4426 	u16 vport_num = vport->vport;
4427 	void *query_ctx;
4428 	void *hca_caps;
4429 	int err;
4430 
4431 	if (!MLX5_CAP_GEN(esw->dev, vhca_resource_manager)) {
4432 		NL_SET_ERR_MSG_MOD(extack, "Device doesn't support VHCA management");
4433 		return -EOPNOTSUPP;
4434 	}
4435 
4436 	mutex_lock(&esw->state_lock);
4437 
4438 	if (vport->info.roce_enabled == enable) {
4439 		err = 0;
4440 		goto out;
4441 	}
4442 
4443 	query_ctx = kzalloc(query_out_sz, GFP_KERNEL);
4444 	if (!query_ctx) {
4445 		err = -ENOMEM;
4446 		goto out;
4447 	}
4448 
4449 	err = mlx5_vport_get_other_func_cap(esw->dev, vport_num, query_ctx,
4450 					    MLX5_CAP_GENERAL);
4451 	if (err) {
4452 		NL_SET_ERR_MSG_MOD(extack, "Failed getting HCA caps");
4453 		goto out_free;
4454 	}
4455 
4456 	hca_caps = MLX5_ADDR_OF(query_hca_cap_out, query_ctx, capability);
4457 	MLX5_SET(cmd_hca_cap, hca_caps, roce, enable);
4458 
4459 	err = mlx5_vport_set_other_func_cap(esw->dev, hca_caps, vport_num,
4460 					    MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE);
4461 	if (err) {
4462 		NL_SET_ERR_MSG_MOD(extack, "Failed setting HCA roce cap");
4463 		goto out_free;
4464 	}
4465 
4466 	vport->info.roce_enabled = enable;
4467 
4468 out_free:
4469 	kfree(query_ctx);
4470 out:
4471 	mutex_unlock(&esw->state_lock);
4472 	return err;
4473 }
4474 
4475 int
mlx5_eswitch_restore_ipsec_rule(struct mlx5_eswitch * esw,struct mlx5_flow_handle * rule,struct mlx5_esw_flow_attr * esw_attr,int attr_idx)4476 mlx5_eswitch_restore_ipsec_rule(struct mlx5_eswitch *esw, struct mlx5_flow_handle *rule,
4477 				struct mlx5_esw_flow_attr *esw_attr, int attr_idx)
4478 {
4479 	struct mlx5_flow_destination new_dest = {};
4480 	struct mlx5_flow_destination old_dest = {};
4481 
4482 	if (!esw_setup_uplink_fwd_ipsec_needed(esw, esw_attr, attr_idx))
4483 		return 0;
4484 
4485 	esw_setup_dest_fwd_ipsec(&old_dest, NULL, esw, esw_attr, attr_idx, 0, false);
4486 	esw_setup_dest_fwd_vport(&new_dest, NULL, esw, esw_attr, attr_idx, 0, false);
4487 
4488 	return mlx5_modify_rule_destination(rule, &new_dest, &old_dest);
4489 }
4490 
4491 #ifdef CONFIG_XFRM_OFFLOAD
mlx5_devlink_port_fn_ipsec_crypto_get(struct devlink_port * port,bool * is_enabled,struct netlink_ext_ack * extack)4492 int mlx5_devlink_port_fn_ipsec_crypto_get(struct devlink_port *port, bool *is_enabled,
4493 					  struct netlink_ext_ack *extack)
4494 {
4495 	struct mlx5_eswitch *esw;
4496 	struct mlx5_vport *vport;
4497 	int err = 0;
4498 
4499 	esw = mlx5_devlink_eswitch_get(port->devlink);
4500 	if (IS_ERR(esw))
4501 		return PTR_ERR(esw);
4502 
4503 	if (!mlx5_esw_ipsec_vf_offload_supported(esw->dev)) {
4504 		NL_SET_ERR_MSG_MOD(extack, "Device doesn't support IPSec crypto");
4505 		return -EOPNOTSUPP;
4506 	}
4507 
4508 	vport = mlx5_devlink_port_vport_get(port);
4509 
4510 	mutex_lock(&esw->state_lock);
4511 	if (!vport->enabled) {
4512 		err = -EOPNOTSUPP;
4513 		goto unlock;
4514 	}
4515 
4516 	*is_enabled = vport->info.ipsec_crypto_enabled;
4517 unlock:
4518 	mutex_unlock(&esw->state_lock);
4519 	return err;
4520 }
4521 
mlx5_devlink_port_fn_ipsec_crypto_set(struct devlink_port * port,bool enable,struct netlink_ext_ack * extack)4522 int mlx5_devlink_port_fn_ipsec_crypto_set(struct devlink_port *port, bool enable,
4523 					  struct netlink_ext_ack *extack)
4524 {
4525 	struct mlx5_eswitch *esw;
4526 	struct mlx5_vport *vport;
4527 	u16 vport_num;
4528 	int err;
4529 
4530 	esw = mlx5_devlink_eswitch_get(port->devlink);
4531 	if (IS_ERR(esw))
4532 		return PTR_ERR(esw);
4533 
4534 	vport_num = mlx5_esw_devlink_port_index_to_vport_num(port->index);
4535 	err = mlx5_esw_ipsec_vf_crypto_offload_supported(esw->dev, vport_num);
4536 	if (err) {
4537 		NL_SET_ERR_MSG_MOD(extack,
4538 				   "Device doesn't support IPsec crypto");
4539 		return err;
4540 	}
4541 
4542 	vport = mlx5_devlink_port_vport_get(port);
4543 
4544 	mutex_lock(&esw->state_lock);
4545 	if (!vport->enabled) {
4546 		err = -EOPNOTSUPP;
4547 		NL_SET_ERR_MSG_MOD(extack, "Eswitch vport is disabled");
4548 		goto unlock;
4549 	}
4550 
4551 	if (vport->info.ipsec_crypto_enabled == enable)
4552 		goto unlock;
4553 
4554 	if (!esw->enabled_ipsec_vf_count && esw->dev->num_ipsec_offloads) {
4555 		err = -EBUSY;
4556 		goto unlock;
4557 	}
4558 
4559 	err = mlx5_esw_ipsec_vf_crypto_offload_set(esw, vport, enable);
4560 	if (err) {
4561 		NL_SET_ERR_MSG_MOD(extack, "Failed to set IPsec crypto");
4562 		goto unlock;
4563 	}
4564 
4565 	vport->info.ipsec_crypto_enabled = enable;
4566 	if (enable)
4567 		esw->enabled_ipsec_vf_count++;
4568 	else
4569 		esw->enabled_ipsec_vf_count--;
4570 unlock:
4571 	mutex_unlock(&esw->state_lock);
4572 	return err;
4573 }
4574 
mlx5_devlink_port_fn_ipsec_packet_get(struct devlink_port * port,bool * is_enabled,struct netlink_ext_ack * extack)4575 int mlx5_devlink_port_fn_ipsec_packet_get(struct devlink_port *port, bool *is_enabled,
4576 					  struct netlink_ext_ack *extack)
4577 {
4578 	struct mlx5_eswitch *esw;
4579 	struct mlx5_vport *vport;
4580 	int err = 0;
4581 
4582 	esw = mlx5_devlink_eswitch_get(port->devlink);
4583 	if (IS_ERR(esw))
4584 		return PTR_ERR(esw);
4585 
4586 	if (!mlx5_esw_ipsec_vf_offload_supported(esw->dev)) {
4587 		NL_SET_ERR_MSG_MOD(extack, "Device doesn't support IPsec packet");
4588 		return -EOPNOTSUPP;
4589 	}
4590 
4591 	vport = mlx5_devlink_port_vport_get(port);
4592 
4593 	mutex_lock(&esw->state_lock);
4594 	if (!vport->enabled) {
4595 		err = -EOPNOTSUPP;
4596 		goto unlock;
4597 	}
4598 
4599 	*is_enabled = vport->info.ipsec_packet_enabled;
4600 unlock:
4601 	mutex_unlock(&esw->state_lock);
4602 	return err;
4603 }
4604 
mlx5_devlink_port_fn_ipsec_packet_set(struct devlink_port * port,bool enable,struct netlink_ext_ack * extack)4605 int mlx5_devlink_port_fn_ipsec_packet_set(struct devlink_port *port,
4606 					  bool enable,
4607 					  struct netlink_ext_ack *extack)
4608 {
4609 	struct mlx5_eswitch *esw;
4610 	struct mlx5_vport *vport;
4611 	u16 vport_num;
4612 	int err;
4613 
4614 	esw = mlx5_devlink_eswitch_get(port->devlink);
4615 	if (IS_ERR(esw))
4616 		return PTR_ERR(esw);
4617 
4618 	vport_num = mlx5_esw_devlink_port_index_to_vport_num(port->index);
4619 	err = mlx5_esw_ipsec_vf_packet_offload_supported(esw->dev, vport_num);
4620 	if (err) {
4621 		NL_SET_ERR_MSG_MOD(extack,
4622 				   "Device doesn't support IPsec packet mode");
4623 		return err;
4624 	}
4625 
4626 	vport = mlx5_devlink_port_vport_get(port);
4627 	mutex_lock(&esw->state_lock);
4628 	if (!vport->enabled) {
4629 		err = -EOPNOTSUPP;
4630 		NL_SET_ERR_MSG_MOD(extack, "Eswitch vport is disabled");
4631 		goto unlock;
4632 	}
4633 
4634 	if (vport->info.ipsec_packet_enabled == enable)
4635 		goto unlock;
4636 
4637 	if (!esw->enabled_ipsec_vf_count && esw->dev->num_ipsec_offloads) {
4638 		err = -EBUSY;
4639 		goto unlock;
4640 	}
4641 
4642 	err = mlx5_esw_ipsec_vf_packet_offload_set(esw, vport, enable);
4643 	if (err) {
4644 		NL_SET_ERR_MSG_MOD(extack,
4645 				   "Failed to set IPsec packet mode");
4646 		goto unlock;
4647 	}
4648 
4649 	vport->info.ipsec_packet_enabled = enable;
4650 	if (enable)
4651 		esw->enabled_ipsec_vf_count++;
4652 	else
4653 		esw->enabled_ipsec_vf_count--;
4654 unlock:
4655 	mutex_unlock(&esw->state_lock);
4656 	return err;
4657 }
4658 #endif /* CONFIG_XFRM_OFFLOAD */
4659 
4660 int
mlx5_devlink_port_fn_max_io_eqs_get(struct devlink_port * port,u32 * max_io_eqs,struct netlink_ext_ack * extack)4661 mlx5_devlink_port_fn_max_io_eqs_get(struct devlink_port *port, u32 *max_io_eqs,
4662 				    struct netlink_ext_ack *extack)
4663 {
4664 	struct mlx5_vport *vport = mlx5_devlink_port_vport_get(port);
4665 	int query_out_sz = MLX5_ST_SZ_BYTES(query_hca_cap_out);
4666 	u16 vport_num = vport->vport;
4667 	struct mlx5_eswitch *esw;
4668 	void *query_ctx;
4669 	void *hca_caps;
4670 	u32 max_eqs;
4671 	int err;
4672 
4673 	esw = mlx5_devlink_eswitch_nocheck_get(port->devlink);
4674 	if (!MLX5_CAP_GEN(esw->dev, vhca_resource_manager)) {
4675 		NL_SET_ERR_MSG_MOD(extack,
4676 				   "Device doesn't support VHCA management");
4677 		return -EOPNOTSUPP;
4678 	}
4679 
4680 	if (!MLX5_CAP_GEN_2(esw->dev, max_num_eqs_24b)) {
4681 		NL_SET_ERR_MSG_MOD(extack,
4682 				   "Device doesn't support getting the max number of EQs");
4683 		return -EOPNOTSUPP;
4684 	}
4685 
4686 	query_ctx = kzalloc(query_out_sz, GFP_KERNEL);
4687 	if (!query_ctx)
4688 		return -ENOMEM;
4689 
4690 	mutex_lock(&esw->state_lock);
4691 	err = mlx5_vport_get_other_func_cap(esw->dev, vport_num, query_ctx,
4692 					    MLX5_CAP_GENERAL_2);
4693 	if (err) {
4694 		NL_SET_ERR_MSG_MOD(extack, "Failed getting HCA caps");
4695 		goto out;
4696 	}
4697 
4698 	hca_caps = MLX5_ADDR_OF(query_hca_cap_out, query_ctx, capability);
4699 	max_eqs = MLX5_GET(cmd_hca_cap_2, hca_caps, max_num_eqs_24b);
4700 	if (max_eqs < MLX5_ESW_MAX_CTRL_EQS)
4701 		*max_io_eqs = 0;
4702 	else
4703 		*max_io_eqs = max_eqs - MLX5_ESW_MAX_CTRL_EQS;
4704 out:
4705 	mutex_unlock(&esw->state_lock);
4706 	kfree(query_ctx);
4707 	return err;
4708 }
4709 
4710 int
mlx5_devlink_port_fn_max_io_eqs_set(struct devlink_port * port,u32 max_io_eqs,struct netlink_ext_ack * extack)4711 mlx5_devlink_port_fn_max_io_eqs_set(struct devlink_port *port, u32 max_io_eqs,
4712 				    struct netlink_ext_ack *extack)
4713 {
4714 	struct mlx5_vport *vport = mlx5_devlink_port_vport_get(port);
4715 	int query_out_sz = MLX5_ST_SZ_BYTES(query_hca_cap_out);
4716 	u16 vport_num = vport->vport;
4717 	struct mlx5_eswitch *esw;
4718 	void *query_ctx;
4719 	void *hca_caps;
4720 	u16 max_eqs;
4721 	int err;
4722 
4723 	esw = mlx5_devlink_eswitch_nocheck_get(port->devlink);
4724 	if (!MLX5_CAP_GEN(esw->dev, vhca_resource_manager)) {
4725 		NL_SET_ERR_MSG_MOD(extack,
4726 				   "Device doesn't support VHCA management");
4727 		return -EOPNOTSUPP;
4728 	}
4729 
4730 	if (!MLX5_CAP_GEN_2(esw->dev, max_num_eqs_24b)) {
4731 		NL_SET_ERR_MSG_MOD(extack,
4732 				   "Device doesn't support changing the max number of EQs");
4733 		return -EOPNOTSUPP;
4734 	}
4735 
4736 	if (check_add_overflow(max_io_eqs, MLX5_ESW_MAX_CTRL_EQS, &max_eqs)) {
4737 		NL_SET_ERR_MSG_MOD(extack, "Supplied value out of range");
4738 		return -EINVAL;
4739 	}
4740 
4741 	query_ctx = kzalloc(query_out_sz, GFP_KERNEL);
4742 	if (!query_ctx)
4743 		return -ENOMEM;
4744 
4745 	mutex_lock(&esw->state_lock);
4746 	err = mlx5_vport_get_other_func_cap(esw->dev, vport_num, query_ctx,
4747 					    MLX5_CAP_GENERAL_2);
4748 	if (err) {
4749 		NL_SET_ERR_MSG_MOD(extack, "Failed getting HCA caps");
4750 		goto out;
4751 	}
4752 
4753 	hca_caps = MLX5_ADDR_OF(query_hca_cap_out, query_ctx, capability);
4754 	MLX5_SET(cmd_hca_cap_2, hca_caps, max_num_eqs_24b, max_eqs);
4755 
4756 	if (mlx5_esw_is_sf_vport(esw, vport_num))
4757 		MLX5_SET(cmd_hca_cap_2, hca_caps, sf_eq_usage, 1);
4758 
4759 	err = mlx5_vport_set_other_func_cap(esw->dev, hca_caps, vport_num,
4760 					    MLX5_SET_HCA_CAP_OP_MOD_GENERAL_DEVICE2);
4761 	if (err)
4762 		NL_SET_ERR_MSG_MOD(extack, "Failed setting HCA caps");
4763 	vport->max_eqs_set = true;
4764 out:
4765 	mutex_unlock(&esw->state_lock);
4766 	kfree(query_ctx);
4767 	return err;
4768 }
4769 
4770 int
mlx5_devlink_port_fn_max_io_eqs_set_sf_default(struct devlink_port * port,struct netlink_ext_ack * extack)4771 mlx5_devlink_port_fn_max_io_eqs_set_sf_default(struct devlink_port *port,
4772 					       struct netlink_ext_ack *extack)
4773 {
4774 	return mlx5_devlink_port_fn_max_io_eqs_set(port,
4775 						   MLX5_ESW_DEFAULT_SF_COMP_EQS,
4776 						   extack);
4777 }
4778