xref: /linux/drivers/net/ethernet/mediatek/mtk_eth_soc.h (revision 85502b2214d50ba0ddf2a5fb454e4d28a160d175)
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*
3  *
4  *   Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
5  *   Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
6  *   Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
7  */
8 
9 #ifndef MTK_ETH_H
10 #define MTK_ETH_H
11 
12 #include <linux/dma-mapping.h>
13 #include <linux/netdevice.h>
14 #include <linux/of_net.h>
15 #include <linux/u64_stats_sync.h>
16 #include <linux/refcount.h>
17 #include <linux/phylink.h>
18 #include <linux/rhashtable.h>
19 #include <linux/dim.h>
20 #include <linux/bitfield.h>
21 #include <net/page_pool/types.h>
22 #include <linux/bpf_trace.h>
23 #include "mtk_ppe.h"
24 
25 #define MTK_MAX_DSA_PORTS	7
26 #define MTK_DSA_PORT_MASK	GENMASK(2, 0)
27 
28 #define MTK_QDMA_NUM_QUEUES	16
29 #define MTK_QDMA_PAGE_SIZE	2048
30 #define MTK_MAX_RX_LENGTH	1536
31 #define MTK_MAX_RX_LENGTH_2K	2048
32 #define MTK_TX_DMA_BUF_LEN	0x3fff
33 #define MTK_TX_DMA_BUF_LEN_V2	0xffff
34 #define MTK_QDMA_RING_SIZE	2048
35 #define MTK_DMA_SIZE(x)		(SZ_##x)
36 #define MTK_FQ_DMA_HEAD		32
37 #define MTK_FQ_DMA_LENGTH	2048
38 #define MTK_RX_ETH_HLEN		(ETH_HLEN + ETH_FCS_LEN)
39 #define MTK_RX_HLEN		(NET_SKB_PAD + MTK_RX_ETH_HLEN + NET_IP_ALIGN)
40 #define MTK_DMA_DUMMY_DESC	0xffffffff
41 #define MTK_DEFAULT_MSG_ENABLE	(NETIF_MSG_DRV | \
42 				 NETIF_MSG_PROBE | \
43 				 NETIF_MSG_LINK | \
44 				 NETIF_MSG_TIMER | \
45 				 NETIF_MSG_IFDOWN | \
46 				 NETIF_MSG_IFUP | \
47 				 NETIF_MSG_RX_ERR | \
48 				 NETIF_MSG_TX_ERR)
49 #define MTK_HW_FEATURES		(NETIF_F_IP_CSUM | \
50 				 NETIF_F_RXCSUM | \
51 				 NETIF_F_HW_VLAN_CTAG_TX | \
52 				 NETIF_F_SG | NETIF_F_TSO | \
53 				 NETIF_F_TSO6 | \
54 				 NETIF_F_IPV6_CSUM |\
55 				 NETIF_F_HW_TC)
56 #define MTK_HW_FEATURES_MT7628	(NETIF_F_SG | NETIF_F_RXCSUM)
57 #define NEXT_DESP_IDX(X, Y)	(((X) + 1) & ((Y) - 1))
58 
59 #define MTK_PP_HEADROOM		XDP_PACKET_HEADROOM
60 #define MTK_PP_PAD		(MTK_PP_HEADROOM + \
61 				 SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
62 #define MTK_PP_MAX_BUF_SIZE	(PAGE_SIZE - MTK_PP_PAD)
63 
64 #define MTK_QRX_OFFSET		0x10
65 
66 #define MTK_MAX_RX_RING_NUM	4
67 #define MTK_HW_LRO_DMA_SIZE	8
68 
69 #define	MTK_MAX_LRO_RX_LENGTH		(4096 * 3)
70 #define	MTK_MAX_LRO_IP_CNT		2
71 #define	MTK_HW_LRO_TIMER_UNIT		1	/* 20 us */
72 #define	MTK_HW_LRO_REFRESH_TIME		50000	/* 1 sec. */
73 #define	MTK_HW_LRO_AGG_TIME		10	/* 200us */
74 #define	MTK_HW_LRO_AGE_TIME		50	/* 1ms */
75 #define	MTK_HW_LRO_MAX_AGG_CNT		64
76 #define	MTK_HW_LRO_BW_THRE		3000
77 #define	MTK_HW_LRO_REPLACE_DELTA	1000
78 #define	MTK_HW_LRO_SDL_REMAIN_ROOM	1522
79 
80 /* Frame Engine Global Configuration */
81 #define MTK_FE_GLO_CFG(x)	(((x) == MTK_GMAC3_ID) ? 0x24 : 0x00)
82 #define MTK_FE_LINK_DOWN_P(x)	BIT(((x) + 8) % 16)
83 
84 /* Frame Engine Global Reset Register */
85 #define MTK_RST_GL		0x04
86 #define RST_GL_PSE		BIT(0)
87 
88 /* Frame Engine Interrupt Status Register */
89 #define MTK_INT_STATUS2		0x08
90 #define MTK_FE_INT_ENABLE	0x0c
91 #define MTK_FE_INT_FQ_EMPTY	BIT(8)
92 #define MTK_FE_INT_TSO_FAIL	BIT(12)
93 #define MTK_FE_INT_TSO_ILLEGAL	BIT(13)
94 #define MTK_FE_INT_TSO_ALIGN	BIT(14)
95 #define MTK_FE_INT_RFIFO_OV	BIT(18)
96 #define MTK_FE_INT_RFIFO_UF	BIT(19)
97 #define MTK_GDM1_AF		BIT(28)
98 #define MTK_GDM2_AF		BIT(29)
99 
100 /* PDMA HW LRO Alter Flow Timer Register */
101 #define MTK_PDMA_LRO_ALT_REFRESH_TIMER	0x1c
102 
103 /* Frame Engine Interrupt Grouping Register */
104 #define MTK_FE_INT_GRP		0x20
105 
106 /* CDMP Ingress Control Register */
107 #define MTK_CDMQ_IG_CTRL	0x1400
108 #define MTK_CDMQ_STAG_EN	BIT(0)
109 
110 /* CDMQ Exgress Control Register */
111 #define MTK_CDMQ_EG_CTRL	0x1404
112 
113 /* CDMP Ingress Control Register */
114 #define MTK_CDMP_IG_CTRL	0x400
115 #define MTK_CDMP_STAG_EN	BIT(0)
116 
117 /* CDMP Exgress Control Register */
118 #define MTK_CDMP_EG_CTRL	0x404
119 
120 /* GDM Exgress Control Register */
121 #define MTK_GDMA_FWD_CFG(x)	({ typeof(x) _x = (x); (_x == MTK_GMAC3_ID) ?	\
122 				   0x540 : 0x500 + (_x * 0x1000); })
123 #define MTK_GDMA_SPECIAL_TAG	BIT(24)
124 #define MTK_GDMA_ICS_EN		BIT(22)
125 #define MTK_GDMA_TCS_EN		BIT(21)
126 #define MTK_GDMA_UCS_EN		BIT(20)
127 #define MTK_GDMA_STRP_CRC	BIT(16)
128 #define MTK_GDMA_TO_PDMA	0x0
129 #define MTK_GDMA_DROP_ALL       0x7777
130 
131 /* GDM Egress Control Register */
132 #define MTK_GDMA_EG_CTRL(x)	({ typeof(x) _x = (x); (_x == MTK_GMAC3_ID) ?	\
133 				   0x544 : 0x504 + (_x * 0x1000); })
134 #define MTK_GDMA_XGDM_SEL	BIT(31)
135 
136 /* Unicast Filter MAC Address Register - Low */
137 #define MTK_GDMA_MAC_ADRL(x)	({ typeof(x) _x = (x); (_x == MTK_GMAC3_ID) ?	\
138 				   0x548 : 0x508 + (_x * 0x1000); })
139 
140 /* Unicast Filter MAC Address Register - High */
141 #define MTK_GDMA_MAC_ADRH(x)	({ typeof(x) _x = (x); (_x == MTK_GMAC3_ID) ?	\
142 				   0x54C : 0x50C + (_x * 0x1000); })
143 
144 /* Internal SRAM offset */
145 #define MTK_ETH_SRAM_OFFSET	0x40000
146 
147 /* FE global misc reg*/
148 #define MTK_FE_GLO_MISC         0x124
149 
150 /* PSE Free Queue Flow Control  */
151 #define PSE_FQFC_CFG1		0x100
152 #define PSE_FQFC_CFG2		0x104
153 #define PSE_DROP_CFG		0x108
154 #define PSE_PPE_DROP(x)		(0x110 + ((x) * 0x4))
155 
156 /* PSE Last FreeQ Page Request Control */
157 #define PSE_DUMY_REQ		0x10C
158 /* PSE_DUMY_REQ is not a typo but actually called like that also in
159  * MediaTek's datasheet
160  */
161 #define PSE_DUMMY_WORK_GDM(x)	BIT(16 + (x))
162 #define DUMMY_PAGE_THR		0x1
163 
164 /* PSE Input Queue Reservation Register*/
165 #define PSE_IQ_REV(x)		(0x140 + (((x) - 1) << 2))
166 
167 /* PSE Output Queue Threshold Register*/
168 #define PSE_OQ_TH(x)		(0x160 + (((x) - 1) << 2))
169 
170 /* GDM and CDM Threshold */
171 #define MTK_GDM2_THRES		0x1530
172 #define MTK_CDMW0_THRES		0x164c
173 #define MTK_CDMW1_THRES		0x1650
174 #define MTK_CDME0_THRES		0x1654
175 #define MTK_CDME1_THRES		0x1658
176 #define MTK_CDMM_THRES		0x165c
177 
178 /* PDMA HW LRO Control Registers */
179 #define MTK_PDMA_LRO_CTRL_DW0	0x980
180 #define MTK_LRO_EN			BIT(0)
181 #define MTK_L3_CKS_UPD_EN		BIT(7)
182 #define MTK_L3_CKS_UPD_EN_V2		BIT(19)
183 #define MTK_LRO_ALT_PKT_CNT_MODE	BIT(21)
184 #define MTK_LRO_RING_RELINQUISH_REQ	(0x7 << 26)
185 #define MTK_LRO_RING_RELINQUISH_REQ_V2	(0xf << 24)
186 #define MTK_LRO_RING_RELINQUISH_DONE	(0x7 << 29)
187 #define MTK_LRO_RING_RELINQUISH_DONE_V2	(0xf << 28)
188 
189 #define MTK_PDMA_LRO_CTRL_DW1	0x984
190 #define MTK_PDMA_LRO_CTRL_DW2	0x988
191 #define MTK_PDMA_LRO_CTRL_DW3	0x98c
192 #define MTK_ADMA_MODE		BIT(15)
193 #define MTK_LRO_MIN_RXD_SDL	(MTK_HW_LRO_SDL_REMAIN_ROOM << 16)
194 
195 #define MTK_RX_DMA_LRO_EN	BIT(8)
196 #define MTK_MULTI_EN		BIT(10)
197 #define MTK_PDMA_SIZE_8DWORDS	(1 << 4)
198 
199 /* PDMA Global Configuration Register */
200 #define MTK_PDMA_LRO_SDL	0x3000
201 #define MTK_RX_CFG_SDL_OFFSET	16
202 
203 /* PDMA Reset Index Register */
204 #define MTK_PST_DRX_IDX0	BIT(16)
205 #define MTK_PST_DRX_IDX_CFG(x)	(MTK_PST_DRX_IDX0 << (x))
206 
207 /* PDMA Delay Interrupt Register */
208 #define MTK_PDMA_DELAY_RX_MASK		GENMASK(15, 0)
209 #define MTK_PDMA_DELAY_RX_EN		BIT(15)
210 #define MTK_PDMA_DELAY_RX_PINT_SHIFT	8
211 #define MTK_PDMA_DELAY_RX_PTIME_SHIFT	0
212 
213 #define MTK_PDMA_DELAY_TX_MASK		GENMASK(31, 16)
214 #define MTK_PDMA_DELAY_TX_EN		BIT(31)
215 #define MTK_PDMA_DELAY_TX_PINT_SHIFT	24
216 #define MTK_PDMA_DELAY_TX_PTIME_SHIFT	16
217 
218 #define MTK_PDMA_DELAY_PINT_MASK	0x7f
219 #define MTK_PDMA_DELAY_PTIME_MASK	0xff
220 
221 /* PDMA HW LRO Alter Flow Delta Register */
222 #define MTK_PDMA_LRO_ALT_SCORE_DELTA	0xa4c
223 
224 /* PDMA HW LRO IP Setting Registers */
225 #define MTK_LRO_RX_RING0_DIP_DW0	0xb04
226 #define MTK_LRO_DIP_DW0_CFG(x)		(MTK_LRO_RX_RING0_DIP_DW0 + (x * 0x40))
227 #define MTK_RING_MYIP_VLD		BIT(9)
228 
229 /* PDMA HW LRO Ring Control Registers */
230 #define MTK_LRO_RX_RING0_CTRL_DW1	0xb28
231 #define MTK_LRO_RX_RING0_CTRL_DW2	0xb2c
232 #define MTK_LRO_RX_RING0_CTRL_DW3	0xb30
233 #define MTK_LRO_CTRL_DW1_CFG(x)		(MTK_LRO_RX_RING0_CTRL_DW1 + (x * 0x40))
234 #define MTK_LRO_CTRL_DW2_CFG(x)		(MTK_LRO_RX_RING0_CTRL_DW2 + (x * 0x40))
235 #define MTK_LRO_CTRL_DW3_CFG(x)		(MTK_LRO_RX_RING0_CTRL_DW3 + (x * 0x40))
236 #define MTK_RING_AGE_TIME_L		((MTK_HW_LRO_AGE_TIME & 0x3ff) << 22)
237 #define MTK_RING_AGE_TIME_H		((MTK_HW_LRO_AGE_TIME >> 10) & 0x3f)
238 #define MTK_RING_AUTO_LERAN_MODE	(3 << 6)
239 #define MTK_RING_VLD			BIT(8)
240 #define MTK_RING_MAX_AGG_TIME		((MTK_HW_LRO_AGG_TIME & 0xffff) << 10)
241 #define MTK_RING_MAX_AGG_CNT_L		((MTK_HW_LRO_MAX_AGG_CNT & 0x3f) << 26)
242 #define MTK_RING_MAX_AGG_CNT_H		((MTK_HW_LRO_MAX_AGG_CNT >> 6) & 0x3)
243 
244 /* QDMA TX Queue Configuration Registers */
245 #define MTK_QTX_OFFSET		0x10
246 #define QDMA_RES_THRES		4
247 
248 /* QDMA Tx Queue Scheduler Configuration Registers */
249 #define MTK_QTX_SCH_TX_SEL		BIT(31)
250 #define MTK_QTX_SCH_TX_SEL_V2		GENMASK(31, 30)
251 
252 #define MTK_QTX_SCH_LEAKY_BUCKET_EN	BIT(30)
253 #define MTK_QTX_SCH_LEAKY_BUCKET_SIZE	GENMASK(29, 28)
254 #define MTK_QTX_SCH_MIN_RATE_EN		BIT(27)
255 #define MTK_QTX_SCH_MIN_RATE_MAN	GENMASK(26, 20)
256 #define MTK_QTX_SCH_MIN_RATE_EXP	GENMASK(19, 16)
257 #define MTK_QTX_SCH_MAX_RATE_WEIGHT	GENMASK(15, 12)
258 #define MTK_QTX_SCH_MAX_RATE_EN		BIT(11)
259 #define MTK_QTX_SCH_MAX_RATE_MAN	GENMASK(10, 4)
260 #define MTK_QTX_SCH_MAX_RATE_EXP	GENMASK(3, 0)
261 
262 /* QDMA TX Scheduler Rate Control Register */
263 #define MTK_QDMA_TX_SCH_MAX_WFQ		BIT(15)
264 
265 /* QDMA Global Configuration Register */
266 #define MTK_RX_2B_OFFSET	BIT(31)
267 #define MTK_RX_BT_32DWORDS	(3 << 11)
268 #define MTK_NDP_CO_PRO		BIT(10)
269 #define MTK_TX_WB_DDONE		BIT(6)
270 #define MTK_TX_BT_32DWORDS	(3 << 4)
271 #define MTK_RX_DMA_BUSY		BIT(3)
272 #define MTK_TX_DMA_BUSY		BIT(1)
273 #define MTK_RX_DMA_EN		BIT(2)
274 #define MTK_TX_DMA_EN		BIT(0)
275 #define MTK_DMA_BUSY_TIMEOUT_US	1000000
276 
277 /* QDMA V2 Global Configuration Register */
278 #define MTK_CHK_DDONE_EN	BIT(28)
279 #define MTK_DMAD_WR_WDONE	BIT(26)
280 #define MTK_WCOMP_EN		BIT(24)
281 #define MTK_RESV_BUF		(0x40 << 16)
282 #define MTK_MUTLI_CNT		(0x4 << 12)
283 #define MTK_LEAKY_BUCKET_EN	BIT(11)
284 
285 /* QDMA Flow Control Register */
286 #define FC_THRES_DROP_MODE	BIT(20)
287 #define FC_THRES_DROP_EN	(7 << 16)
288 #define FC_THRES_MIN		0x4444
289 
290 /* QDMA Interrupt Status Register */
291 #define MTK_RX_DONE_DLY		BIT(30)
292 #define MTK_TX_DONE_DLY		BIT(28)
293 #define MTK_RX_DONE_INT3	BIT(19)
294 #define MTK_RX_DONE_INT2	BIT(18)
295 #define MTK_RX_DONE_INT1	BIT(17)
296 #define MTK_RX_DONE_INT0	BIT(16)
297 #define MTK_TX_DONE_INT3	BIT(3)
298 #define MTK_TX_DONE_INT2	BIT(2)
299 #define MTK_TX_DONE_INT1	BIT(1)
300 #define MTK_TX_DONE_INT0	BIT(0)
301 #define MTK_RX_DONE_INT		MTK_RX_DONE_DLY
302 #define MTK_TX_DONE_INT		MTK_TX_DONE_DLY
303 
304 #define MTK_RX_DONE_INT_V2	BIT(14)
305 
306 #define MTK_CDM_TXFIFO_RDY	BIT(7)
307 
308 /* QDMA Interrupt grouping registers */
309 #define MTK_RLS_DONE_INT	BIT(0)
310 
311 /* QDMA TX NUM */
312 #define QID_BITS_V2(x)		(((x) & 0x3f) << 16)
313 #define MTK_QDMA_GMAC2_QID	8
314 
315 #define MTK_TX_DMA_BUF_SHIFT	8
316 
317 /* QDMA V2 descriptor txd6 */
318 #define TX_DMA_INS_VLAN_V2	BIT(16)
319 /* QDMA V2 descriptor txd5 */
320 #define TX_DMA_CHKSUM_V2	(0x7 << 28)
321 #define TX_DMA_TSO_V2		BIT(31)
322 
323 #define TX_DMA_SPTAG_V3         BIT(27)
324 
325 /* QDMA V2 descriptor txd4 */
326 #define TX_DMA_FPORT_SHIFT_V2	8
327 #define TX_DMA_FPORT_MASK_V2	0xf
328 #define TX_DMA_SWC_V2		BIT(30)
329 
330 /* QDMA descriptor txd4 */
331 #define TX_DMA_CHKSUM		(0x7 << 29)
332 #define TX_DMA_TSO		BIT(28)
333 #define TX_DMA_FPORT_SHIFT	25
334 #define TX_DMA_FPORT_MASK	0x7
335 #define TX_DMA_INS_VLAN		BIT(16)
336 
337 /* QDMA descriptor txd3 */
338 #define TX_DMA_OWNER_CPU	BIT(31)
339 #define TX_DMA_LS0		BIT(30)
340 #define TX_DMA_PLEN0(x)		(((x) & eth->soc->tx.dma_max_len) << eth->soc->tx.dma_len_offset)
341 #define TX_DMA_PLEN1(x)		((x) & eth->soc->tx.dma_max_len)
342 #define TX_DMA_SWC		BIT(14)
343 #define TX_DMA_PQID		GENMASK(3, 0)
344 #define TX_DMA_ADDR64_MASK	GENMASK(3, 0)
345 #if IS_ENABLED(CONFIG_64BIT)
346 # define TX_DMA_GET_ADDR64(x)	(((u64)FIELD_GET(TX_DMA_ADDR64_MASK, (x))) << 32)
347 # define TX_DMA_PREP_ADDR64(x)	FIELD_PREP(TX_DMA_ADDR64_MASK, ((x) >> 32))
348 #else
349 # define TX_DMA_GET_ADDR64(x)	(0)
350 # define TX_DMA_PREP_ADDR64(x)	(0)
351 #endif
352 
353 /* PDMA on MT7628 */
354 #define TX_DMA_DONE		BIT(31)
355 #define TX_DMA_LS1		BIT(14)
356 #define TX_DMA_DESP2_DEF	(TX_DMA_LS0 | TX_DMA_DONE)
357 
358 /* QDMA descriptor rxd2 */
359 #define RX_DMA_DONE		BIT(31)
360 #define RX_DMA_LSO		BIT(30)
361 #define RX_DMA_PREP_PLEN0(x)	(((x) & eth->soc->rx.dma_max_len) << eth->soc->rx.dma_len_offset)
362 #define RX_DMA_GET_PLEN0(x)	(((x) >> eth->soc->rx.dma_len_offset) & eth->soc->rx.dma_max_len)
363 #define RX_DMA_VTAG		BIT(15)
364 #define RX_DMA_ADDR64_MASK	GENMASK(3, 0)
365 #if IS_ENABLED(CONFIG_64BIT)
366 # define RX_DMA_GET_ADDR64(x)	(((u64)FIELD_GET(RX_DMA_ADDR64_MASK, (x))) << 32)
367 # define RX_DMA_PREP_ADDR64(x)	FIELD_PREP(RX_DMA_ADDR64_MASK, ((x) >> 32))
368 #else
369 # define RX_DMA_GET_ADDR64(x)	(0)
370 # define RX_DMA_PREP_ADDR64(x)	(0)
371 #endif
372 
373 /* QDMA descriptor rxd3 */
374 #define RX_DMA_VID(x)		((x) & VLAN_VID_MASK)
375 #define RX_DMA_TCI(x)		((x) & (VLAN_PRIO_MASK | VLAN_VID_MASK))
376 #define RX_DMA_VPID(x)		(((x) >> 16) & 0xffff)
377 
378 /* QDMA descriptor rxd4 */
379 #define MTK_RXD4_FOE_ENTRY	GENMASK(13, 0)
380 #define MTK_RXD4_PPE_CPU_REASON	GENMASK(18, 14)
381 #define MTK_RXD4_SRC_PORT	GENMASK(21, 19)
382 #define MTK_RXD4_ALG		GENMASK(31, 22)
383 
384 /* QDMA descriptor rxd4 */
385 #define RX_DMA_L4_VALID		BIT(24)
386 #define RX_DMA_L4_VALID_PDMA	BIT(30)		/* when PDMA is used */
387 #define RX_DMA_SPECIAL_TAG	BIT(22)
388 
389 /* PDMA descriptor rxd5 */
390 #define MTK_RXD5_FOE_ENTRY	GENMASK(14, 0)
391 #define MTK_RXD5_PPE_CPU_REASON	GENMASK(22, 18)
392 #define MTK_RXD5_SRC_PORT	GENMASK(29, 26)
393 
394 #define RX_DMA_GET_SPORT(x)	(((x) >> 19) & 0x7)
395 #define RX_DMA_GET_SPORT_V2(x)	(((x) >> 26) & 0xf)
396 
397 /* PDMA V2 descriptor rxd3 */
398 #define RX_DMA_VTAG_V2		BIT(0)
399 #define RX_DMA_L4_VALID_V2	BIT(2)
400 
401 /* PHY Polling and SMI Master Control registers */
402 #define MTK_PPSC		0x10000
403 #define PPSC_MDC_CFG		GENMASK(29, 24)
404 #define PPSC_MDC_TURBO		BIT(20)
405 #define MDC_MAX_FREQ		25000000
406 #define MDC_MAX_DIVIDER		63
407 
408 /* PHY Indirect Access Control registers */
409 #define MTK_PHY_IAC		0x10004
410 #define PHY_IAC_ACCESS		BIT(31)
411 #define PHY_IAC_REG_MASK	GENMASK(29, 25)
412 #define PHY_IAC_REG(x)		FIELD_PREP(PHY_IAC_REG_MASK, (x))
413 #define PHY_IAC_ADDR_MASK	GENMASK(24, 20)
414 #define PHY_IAC_ADDR(x)		FIELD_PREP(PHY_IAC_ADDR_MASK, (x))
415 #define PHY_IAC_CMD_MASK	GENMASK(19, 18)
416 #define PHY_IAC_CMD_C45_ADDR	FIELD_PREP(PHY_IAC_CMD_MASK, 0)
417 #define PHY_IAC_CMD_WRITE	FIELD_PREP(PHY_IAC_CMD_MASK, 1)
418 #define PHY_IAC_CMD_C22_READ	FIELD_PREP(PHY_IAC_CMD_MASK, 2)
419 #define PHY_IAC_CMD_C45_READ	FIELD_PREP(PHY_IAC_CMD_MASK, 3)
420 #define PHY_IAC_START_MASK	GENMASK(17, 16)
421 #define PHY_IAC_START_C45	FIELD_PREP(PHY_IAC_START_MASK, 0)
422 #define PHY_IAC_START_C22	FIELD_PREP(PHY_IAC_START_MASK, 1)
423 #define PHY_IAC_DATA_MASK	GENMASK(15, 0)
424 #define PHY_IAC_DATA(x)		FIELD_PREP(PHY_IAC_DATA_MASK, (x))
425 #define PHY_IAC_TIMEOUT		HZ
426 
427 #define MTK_MAC_MISC		0x1000c
428 #define MTK_MAC_MISC_V3		0x10010
429 #define MTK_MUX_TO_ESW		BIT(0)
430 #define MISC_MDC_TURBO		BIT(4)
431 
432 /* XMAC status registers */
433 #define MTK_XGMAC_STS(x)	(((x) == MTK_GMAC3_ID) ? 0x1001C : 0x1000C)
434 #define MTK_XGMAC_FORCE_MODE(x)	(((x) == MTK_GMAC2_ID) ? BIT(31) : BIT(15))
435 #define MTK_XGMAC_FORCE_LINK(x)	(((x) == MTK_GMAC2_ID) ? BIT(27) : BIT(11))
436 #define MTK_USXGMII_PCS_LINK	BIT(8)
437 #define MTK_XGMAC_RX_FC		BIT(5)
438 #define MTK_XGMAC_TX_FC		BIT(4)
439 #define MTK_USXGMII_PCS_MODE	GENMASK(3, 1)
440 #define MTK_XGMAC_LINK_STS	BIT(0)
441 
442 /* GSW bridge registers */
443 #define MTK_GSW_CFG		(0x10080)
444 #define GSWTX_IPG_MASK		GENMASK(19, 16)
445 #define GSWTX_IPG_SHIFT		16
446 #define GSWRX_IPG_MASK		GENMASK(3, 0)
447 #define GSWRX_IPG_SHIFT		0
448 #define GSW_IPG_11		11
449 
450 /* Mac control registers */
451 #define MTK_MAC_MCR(x)		(0x10100 + (x * 0x100))
452 #define MAC_MCR_MAX_RX_MASK	GENMASK(25, 24)
453 #define MAC_MCR_MAX_RX(_x)	(MAC_MCR_MAX_RX_MASK & ((_x) << 24))
454 #define MAC_MCR_MAX_RX_1518	0x0
455 #define MAC_MCR_MAX_RX_1536	0x1
456 #define MAC_MCR_MAX_RX_1552	0x2
457 #define MAC_MCR_MAX_RX_2048	0x3
458 #define MAC_MCR_IPG_CFG		(BIT(18) | BIT(16))
459 #define MAC_MCR_FORCE_MODE	BIT(15)
460 #define MAC_MCR_TX_EN		BIT(14)
461 #define MAC_MCR_RX_EN		BIT(13)
462 #define MAC_MCR_RX_FIFO_CLR_DIS	BIT(12)
463 #define MAC_MCR_BACKOFF_EN	BIT(9)
464 #define MAC_MCR_BACKPR_EN	BIT(8)
465 #define MAC_MCR_EEE1G		BIT(7)
466 #define MAC_MCR_EEE100M		BIT(6)
467 #define MAC_MCR_FORCE_RX_FC	BIT(5)
468 #define MAC_MCR_FORCE_TX_FC	BIT(4)
469 #define MAC_MCR_SPEED_1000	BIT(3)
470 #define MAC_MCR_SPEED_100	BIT(2)
471 #define MAC_MCR_FORCE_DPX	BIT(1)
472 #define MAC_MCR_FORCE_LINK	BIT(0)
473 #define MAC_MCR_FORCE_LINK_DOWN	(MAC_MCR_FORCE_MODE)
474 
475 /* Mac EEE control registers */
476 #define MTK_MAC_EEECR(x)		(0x10104 + (x * 0x100))
477 #define MAC_EEE_WAKEUP_TIME_1000	GENMASK(31, 24)
478 #define MAC_EEE_WAKEUP_TIME_100		GENMASK(23, 16)
479 #define MAC_EEE_LPI_TXIDLE_THD		GENMASK(15, 8)
480 #define MAC_EEE_CKG_TXIDLE		BIT(3)
481 #define MAC_EEE_CKG_RXLPI		BIT(2)
482 #define MAC_EEE_LPI_MODE		BIT(0)
483 
484 /* Mac status registers */
485 #define MTK_MAC_MSR(x)		(0x10108 + (x * 0x100))
486 #define MAC_MSR_EEE1G		BIT(7)
487 #define MAC_MSR_EEE100M		BIT(6)
488 #define MAC_MSR_RX_FC		BIT(5)
489 #define MAC_MSR_TX_FC		BIT(4)
490 #define MAC_MSR_SPEED_1000	BIT(3)
491 #define MAC_MSR_SPEED_100	BIT(2)
492 #define MAC_MSR_SPEED_MASK	(MAC_MSR_SPEED_1000 | MAC_MSR_SPEED_100)
493 #define MAC_MSR_DPX		BIT(1)
494 #define MAC_MSR_LINK		BIT(0)
495 
496 /* TRGMII RXC control register */
497 #define TRGMII_RCK_CTRL		0x10300
498 #define DQSI0(x)		((x << 0) & GENMASK(6, 0))
499 #define DQSI1(x)		((x << 8) & GENMASK(14, 8))
500 #define RXCTL_DMWTLAT(x)	((x << 16) & GENMASK(18, 16))
501 #define RXC_RST			BIT(31)
502 #define RXC_DQSISEL		BIT(30)
503 #define RCK_CTRL_RGMII_1000	(RXC_DQSISEL | RXCTL_DMWTLAT(2) | DQSI1(16))
504 #define RCK_CTRL_RGMII_10_100	RXCTL_DMWTLAT(2)
505 
506 #define NUM_TRGMII_CTRL		5
507 
508 /* TRGMII RXC control register */
509 #define TRGMII_TCK_CTRL		0x10340
510 #define TXCTL_DMWTLAT(x)	((x << 16) & GENMASK(18, 16))
511 #define TXC_INV			BIT(30)
512 #define TCK_CTRL_RGMII_1000	TXCTL_DMWTLAT(2)
513 #define TCK_CTRL_RGMII_10_100	(TXC_INV | TXCTL_DMWTLAT(2))
514 
515 /* TRGMII TX Drive Strength */
516 #define TRGMII_TD_ODT(i)	(0x10354 + 8 * (i))
517 #define  TD_DM_DRVP(x)		((x) & 0xf)
518 #define  TD_DM_DRVN(x)		(((x) & 0xf) << 4)
519 
520 /* TRGMII Interface mode register */
521 #define INTF_MODE		0x10390
522 #define TRGMII_INTF_DIS		BIT(0)
523 #define TRGMII_MODE		BIT(1)
524 #define TRGMII_CENTRAL_ALIGNED	BIT(2)
525 #define INTF_MODE_RGMII_1000    (TRGMII_MODE | TRGMII_CENTRAL_ALIGNED)
526 #define INTF_MODE_RGMII_10_100  0
527 
528 /* XFI Mac control registers */
529 #define MTK_XMAC_BASE(x)	(0x12000 + (((x) - 1) * 0x1000))
530 #define MTK_XMAC_MCR(x)		(MTK_XMAC_BASE(x))
531 #define XMAC_MCR_TRX_DISABLE	0xf
532 #define XMAC_MCR_FORCE_TX_FC	BIT(5)
533 #define XMAC_MCR_FORCE_RX_FC	BIT(4)
534 
535 /* XFI Mac logic reset registers */
536 #define MTK_XMAC_LOGIC_RST(x)	(MTK_XMAC_BASE(x) + 0x10)
537 #define XMAC_LOGIC_RST		BIT(0)
538 
539 /* XFI Mac count global control */
540 #define MTK_XMAC_CNT_CTRL(x)	(MTK_XMAC_BASE(x) + 0x100)
541 #define XMAC_GLB_CNTCLR		BIT(0)
542 
543 /* GPIO port control registers for GMAC 2*/
544 #define GPIO_OD33_CTRL8		0x4c0
545 #define GPIO_BIAS_CTRL		0xed0
546 #define GPIO_DRV_SEL10		0xf00
547 
548 /* ethernet subsystem chip id register */
549 #define ETHSYS_CHIPID0_3	0x0
550 #define ETHSYS_CHIPID4_7	0x4
551 #define MT7623_ETH		7623
552 #define MT7622_ETH		7622
553 #define MT7621_ETH		7621
554 
555 /* ethernet system control register */
556 #define ETHSYS_SYSCFG		0x10
557 #define SYSCFG_DRAM_TYPE_DDR2	BIT(4)
558 
559 /* ethernet subsystem config register */
560 #define ETHSYS_SYSCFG0		0x14
561 #define SYSCFG0_GE_MASK		0x3
562 #define SYSCFG0_GE_MODE(x, y)	(x << (12 + (y * 2)))
563 #define SYSCFG0_SGMII_MASK     GENMASK(9, 7)
564 #define SYSCFG0_SGMII_GMAC1    ((2 << 8) & SYSCFG0_SGMII_MASK)
565 #define SYSCFG0_SGMII_GMAC2    ((3 << 8) & SYSCFG0_SGMII_MASK)
566 #define SYSCFG0_SGMII_GMAC1_V2 BIT(9)
567 #define SYSCFG0_SGMII_GMAC2_V2 BIT(8)
568 
569 
570 /* ethernet subsystem clock register */
571 #define ETHSYS_CLKCFG0		0x2c
572 #define ETHSYS_TRGMII_CLK_SEL362_5	BIT(11)
573 #define ETHSYS_TRGMII_MT7621_MASK	(BIT(5) | BIT(6))
574 #define ETHSYS_TRGMII_MT7621_APLL	BIT(6)
575 #define ETHSYS_TRGMII_MT7621_DDR_PLL	BIT(5)
576 
577 /* ethernet reset control register */
578 #define ETHSYS_RSTCTRL			0x34
579 #define RSTCTRL_FE			BIT(6)
580 #define RSTCTRL_WDMA0			BIT(24)
581 #define RSTCTRL_WDMA1			BIT(25)
582 #define RSTCTRL_WDMA2			BIT(26)
583 #define RSTCTRL_PPE0			BIT(31)
584 #define RSTCTRL_PPE0_V2			BIT(30)
585 #define RSTCTRL_PPE1			BIT(31)
586 #define RSTCTRL_PPE0_V3			BIT(29)
587 #define RSTCTRL_PPE1_V3			BIT(30)
588 #define RSTCTRL_PPE2			BIT(31)
589 #define RSTCTRL_ETH			BIT(23)
590 
591 /* ethernet reset check idle register */
592 #define ETHSYS_FE_RST_CHK_IDLE_EN	0x28
593 
594 /* ethernet dma channel agent map */
595 #define ETHSYS_DMA_AG_MAP	0x408
596 #define ETHSYS_DMA_AG_MAP_PDMA	BIT(0)
597 #define ETHSYS_DMA_AG_MAP_QDMA	BIT(1)
598 #define ETHSYS_DMA_AG_MAP_PPE	BIT(2)
599 
600 /* Infrasys subsystem config registers */
601 #define INFRA_MISC2            0x70c
602 #define CO_QPHY_SEL            BIT(0)
603 #define GEPHY_MAC_SEL          BIT(1)
604 
605 /* Top misc registers */
606 #define TOP_MISC_NETSYS_PCS_MUX	0x0
607 #define NETSYS_PCS_MUX_MASK	GENMASK(1, 0)
608 #define MUX_G2_USXGMII_SEL	BIT(1)
609 
610 #define USB_PHY_SWITCH_REG	0x218
611 #define QPHY_SEL_MASK		GENMASK(1, 0)
612 #define SGMII_QPHY_SEL		0x2
613 
614 /* MT7628/88 specific stuff */
615 #define MT7628_PDMA_OFFSET	0x0800
616 #define MT7628_SDM_OFFSET	0x0c00
617 
618 #define MT7628_TX_BASE_PTR0	(MT7628_PDMA_OFFSET + 0x00)
619 #define MT7628_TX_MAX_CNT0	(MT7628_PDMA_OFFSET + 0x04)
620 #define MT7628_TX_CTX_IDX0	(MT7628_PDMA_OFFSET + 0x08)
621 #define MT7628_TX_DTX_IDX0	(MT7628_PDMA_OFFSET + 0x0c)
622 #define MT7628_PST_DTX_IDX0	BIT(0)
623 
624 #define MT7628_SDM_MAC_ADRL	(MT7628_SDM_OFFSET + 0x0c)
625 #define MT7628_SDM_MAC_ADRH	(MT7628_SDM_OFFSET + 0x10)
626 
627 /* Counter / stat register */
628 #define MT7628_SDM_TPCNT	(MT7628_SDM_OFFSET + 0x100)
629 #define MT7628_SDM_TBCNT	(MT7628_SDM_OFFSET + 0x104)
630 #define MT7628_SDM_RPCNT	(MT7628_SDM_OFFSET + 0x108)
631 #define MT7628_SDM_RBCNT	(MT7628_SDM_OFFSET + 0x10c)
632 #define MT7628_SDM_CS_ERR	(MT7628_SDM_OFFSET + 0x110)
633 
634 #define MTK_FE_CDM1_FSM		0x220
635 #define MTK_FE_CDM2_FSM		0x224
636 #define MTK_FE_CDM3_FSM		0x238
637 #define MTK_FE_CDM4_FSM		0x298
638 #define MTK_FE_CDM5_FSM		0x318
639 #define MTK_FE_CDM6_FSM		0x328
640 #define MTK_FE_GDM1_FSM		0x228
641 #define MTK_FE_GDM2_FSM		0x22C
642 
643 #define MTK_MAC_FSM(x)		(0x1010C + ((x) * 0x100))
644 
645 struct mtk_rx_dma {
646 	unsigned int rxd1;
647 	unsigned int rxd2;
648 	unsigned int rxd3;
649 	unsigned int rxd4;
650 } __packed __aligned(4);
651 
652 struct mtk_rx_dma_v2 {
653 	unsigned int rxd1;
654 	unsigned int rxd2;
655 	unsigned int rxd3;
656 	unsigned int rxd4;
657 	unsigned int rxd5;
658 	unsigned int rxd6;
659 	unsigned int rxd7;
660 	unsigned int rxd8;
661 } __packed __aligned(4);
662 
663 struct mtk_tx_dma {
664 	unsigned int txd1;
665 	unsigned int txd2;
666 	unsigned int txd3;
667 	unsigned int txd4;
668 } __packed __aligned(4);
669 
670 struct mtk_tx_dma_v2 {
671 	unsigned int txd1;
672 	unsigned int txd2;
673 	unsigned int txd3;
674 	unsigned int txd4;
675 	unsigned int txd5;
676 	unsigned int txd6;
677 	unsigned int txd7;
678 	unsigned int txd8;
679 } __packed __aligned(4);
680 
681 struct mtk_eth;
682 struct mtk_mac;
683 
684 struct mtk_xdp_stats {
685 	u64 rx_xdp_redirect;
686 	u64 rx_xdp_pass;
687 	u64 rx_xdp_drop;
688 	u64 rx_xdp_tx;
689 	u64 rx_xdp_tx_errors;
690 	u64 tx_xdp_xmit;
691 	u64 tx_xdp_xmit_errors;
692 };
693 
694 /* struct mtk_hw_stats - the structure that holds the traffic statistics.
695  * @stats_lock:		make sure that stats operations are atomic
696  * @reg_offset:		the status register offset of the SoC
697  * @syncp:		the refcount
698  *
699  * All of the supported SoCs have hardware counters for traffic statistics.
700  * Whenever the status IRQ triggers we can read the latest stats from these
701  * counters and store them in this struct.
702  */
703 struct mtk_hw_stats {
704 	u64 tx_bytes;
705 	u64 tx_packets;
706 	u64 tx_skip;
707 	u64 tx_collisions;
708 	u64 rx_bytes;
709 	u64 rx_packets;
710 	u64 rx_overflow;
711 	u64 rx_fcs_errors;
712 	u64 rx_short_errors;
713 	u64 rx_long_errors;
714 	u64 rx_checksum_errors;
715 	u64 rx_flow_control_packets;
716 
717 	struct mtk_xdp_stats	xdp_stats;
718 
719 	spinlock_t		stats_lock;
720 	u32			reg_offset;
721 	struct u64_stats_sync	syncp;
722 };
723 
724 enum mtk_tx_flags {
725 	/* PDMA descriptor can point at 1-2 segments. This enum allows us to
726 	 * track how memory was allocated so that it can be freed properly.
727 	 */
728 	MTK_TX_FLAGS_SINGLE0	= 0x01,
729 	MTK_TX_FLAGS_PAGE0	= 0x02,
730 };
731 
732 /* This enum allows us to identify how the clock is defined on the array of the
733  * clock in the order
734  */
735 enum mtk_clks_map {
736 	MTK_CLK_ETHIF,
737 	MTK_CLK_SGMIITOP,
738 	MTK_CLK_ESW,
739 	MTK_CLK_GP0,
740 	MTK_CLK_GP1,
741 	MTK_CLK_GP2,
742 	MTK_CLK_GP3,
743 	MTK_CLK_XGP1,
744 	MTK_CLK_XGP2,
745 	MTK_CLK_XGP3,
746 	MTK_CLK_CRYPTO,
747 	MTK_CLK_FE,
748 	MTK_CLK_TRGPLL,
749 	MTK_CLK_SGMII_TX_250M,
750 	MTK_CLK_SGMII_RX_250M,
751 	MTK_CLK_SGMII_CDR_REF,
752 	MTK_CLK_SGMII_CDR_FB,
753 	MTK_CLK_SGMII2_TX_250M,
754 	MTK_CLK_SGMII2_RX_250M,
755 	MTK_CLK_SGMII2_CDR_REF,
756 	MTK_CLK_SGMII2_CDR_FB,
757 	MTK_CLK_SGMII_CK,
758 	MTK_CLK_ETH2PLL,
759 	MTK_CLK_WOCPU0,
760 	MTK_CLK_WOCPU1,
761 	MTK_CLK_NETSYS0,
762 	MTK_CLK_NETSYS1,
763 	MTK_CLK_ETHWARP_WOCPU2,
764 	MTK_CLK_ETHWARP_WOCPU1,
765 	MTK_CLK_ETHWARP_WOCPU0,
766 	MTK_CLK_TOP_SGM_0_SEL,
767 	MTK_CLK_TOP_SGM_1_SEL,
768 	MTK_CLK_TOP_ETH_GMII_SEL,
769 	MTK_CLK_TOP_ETH_REFCK_50M_SEL,
770 	MTK_CLK_TOP_ETH_SYS_200M_SEL,
771 	MTK_CLK_TOP_ETH_SYS_SEL,
772 	MTK_CLK_TOP_ETH_XGMII_SEL,
773 	MTK_CLK_TOP_ETH_MII_SEL,
774 	MTK_CLK_TOP_NETSYS_SEL,
775 	MTK_CLK_TOP_NETSYS_500M_SEL,
776 	MTK_CLK_TOP_NETSYS_PAO_2X_SEL,
777 	MTK_CLK_TOP_NETSYS_SYNC_250M_SEL,
778 	MTK_CLK_TOP_NETSYS_PPEFB_250M_SEL,
779 	MTK_CLK_TOP_NETSYS_WARP_SEL,
780 	MTK_CLK_MAX
781 };
782 
783 #define MT7623_CLKS_BITMAP	(BIT_ULL(MTK_CLK_ETHIF) | BIT_ULL(MTK_CLK_ESW) |  \
784 				 BIT_ULL(MTK_CLK_GP1) | BIT_ULL(MTK_CLK_GP2) | \
785 				 BIT_ULL(MTK_CLK_TRGPLL))
786 #define MT7622_CLKS_BITMAP	(BIT_ULL(MTK_CLK_ETHIF) | BIT_ULL(MTK_CLK_ESW) |  \
787 				 BIT_ULL(MTK_CLK_GP0) | BIT_ULL(MTK_CLK_GP1) | \
788 				 BIT_ULL(MTK_CLK_GP2) | \
789 				 BIT_ULL(MTK_CLK_SGMII_TX_250M) | \
790 				 BIT_ULL(MTK_CLK_SGMII_RX_250M) | \
791 				 BIT_ULL(MTK_CLK_SGMII_CDR_REF) | \
792 				 BIT_ULL(MTK_CLK_SGMII_CDR_FB) | \
793 				 BIT_ULL(MTK_CLK_SGMII_CK) | \
794 				 BIT_ULL(MTK_CLK_ETH2PLL))
795 #define MT7621_CLKS_BITMAP	(0)
796 #define MT7628_CLKS_BITMAP	(0)
797 #define MT7629_CLKS_BITMAP	(BIT_ULL(MTK_CLK_ETHIF) | BIT_ULL(MTK_CLK_ESW) |  \
798 				 BIT_ULL(MTK_CLK_GP0) | BIT_ULL(MTK_CLK_GP1) | \
799 				 BIT_ULL(MTK_CLK_GP2) | BIT_ULL(MTK_CLK_FE) | \
800 				 BIT_ULL(MTK_CLK_SGMII_TX_250M) | \
801 				 BIT_ULL(MTK_CLK_SGMII_RX_250M) | \
802 				 BIT_ULL(MTK_CLK_SGMII_CDR_REF) | \
803 				 BIT_ULL(MTK_CLK_SGMII_CDR_FB) | \
804 				 BIT_ULL(MTK_CLK_SGMII2_TX_250M) | \
805 				 BIT_ULL(MTK_CLK_SGMII2_RX_250M) | \
806 				 BIT_ULL(MTK_CLK_SGMII2_CDR_REF) | \
807 				 BIT_ULL(MTK_CLK_SGMII2_CDR_FB) | \
808 				 BIT_ULL(MTK_CLK_SGMII_CK) | \
809 				 BIT_ULL(MTK_CLK_ETH2PLL) | BIT_ULL(MTK_CLK_SGMIITOP))
810 #define MT7981_CLKS_BITMAP	(BIT_ULL(MTK_CLK_FE) | BIT_ULL(MTK_CLK_GP2) | \
811 				 BIT_ULL(MTK_CLK_GP1) | \
812 				 BIT_ULL(MTK_CLK_WOCPU0) | \
813 				 BIT_ULL(MTK_CLK_SGMII_TX_250M) | \
814 				 BIT_ULL(MTK_CLK_SGMII_RX_250M) | \
815 				 BIT_ULL(MTK_CLK_SGMII_CDR_REF) | \
816 				 BIT_ULL(MTK_CLK_SGMII_CDR_FB) | \
817 				 BIT_ULL(MTK_CLK_SGMII2_TX_250M) | \
818 				 BIT_ULL(MTK_CLK_SGMII2_RX_250M) | \
819 				 BIT_ULL(MTK_CLK_SGMII2_CDR_REF) | \
820 				 BIT_ULL(MTK_CLK_SGMII2_CDR_FB) | \
821 				 BIT_ULL(MTK_CLK_SGMII_CK))
822 #define MT7986_CLKS_BITMAP	(BIT_ULL(MTK_CLK_FE) | BIT_ULL(MTK_CLK_GP2) | \
823 				 BIT_ULL(MTK_CLK_GP1) | \
824 				 BIT_ULL(MTK_CLK_WOCPU1) | BIT_ULL(MTK_CLK_WOCPU0) | \
825 				 BIT_ULL(MTK_CLK_SGMII_TX_250M) | \
826 				 BIT_ULL(MTK_CLK_SGMII_RX_250M) | \
827 				 BIT_ULL(MTK_CLK_SGMII_CDR_REF) | \
828 				 BIT_ULL(MTK_CLK_SGMII_CDR_FB) | \
829 				 BIT_ULL(MTK_CLK_SGMII2_TX_250M) | \
830 				 BIT_ULL(MTK_CLK_SGMII2_RX_250M) | \
831 				 BIT_ULL(MTK_CLK_SGMII2_CDR_REF) | \
832 				 BIT_ULL(MTK_CLK_SGMII2_CDR_FB))
833 #define MT7988_CLKS_BITMAP	(BIT_ULL(MTK_CLK_FE) | BIT_ULL(MTK_CLK_ESW) | \
834 				 BIT_ULL(MTK_CLK_GP1) | BIT_ULL(MTK_CLK_GP2) | \
835 				 BIT_ULL(MTK_CLK_GP3) | BIT_ULL(MTK_CLK_XGP1) | \
836 				 BIT_ULL(MTK_CLK_XGP2) | BIT_ULL(MTK_CLK_XGP3) | \
837 				 BIT_ULL(MTK_CLK_CRYPTO) | \
838 				 BIT_ULL(MTK_CLK_ETHWARP_WOCPU2) | \
839 				 BIT_ULL(MTK_CLK_ETHWARP_WOCPU1) | \
840 				 BIT_ULL(MTK_CLK_ETHWARP_WOCPU0) | \
841 				 BIT_ULL(MTK_CLK_TOP_ETH_GMII_SEL) | \
842 				 BIT_ULL(MTK_CLK_TOP_ETH_REFCK_50M_SEL) | \
843 				 BIT_ULL(MTK_CLK_TOP_ETH_SYS_200M_SEL) | \
844 				 BIT_ULL(MTK_CLK_TOP_ETH_SYS_SEL) | \
845 				 BIT_ULL(MTK_CLK_TOP_ETH_XGMII_SEL) | \
846 				 BIT_ULL(MTK_CLK_TOP_ETH_MII_SEL) | \
847 				 BIT_ULL(MTK_CLK_TOP_NETSYS_SEL) | \
848 				 BIT_ULL(MTK_CLK_TOP_NETSYS_500M_SEL) | \
849 				 BIT_ULL(MTK_CLK_TOP_NETSYS_PAO_2X_SEL) | \
850 				 BIT_ULL(MTK_CLK_TOP_NETSYS_SYNC_250M_SEL) | \
851 				 BIT_ULL(MTK_CLK_TOP_NETSYS_PPEFB_250M_SEL) | \
852 				 BIT_ULL(MTK_CLK_TOP_NETSYS_WARP_SEL))
853 
854 enum mtk_dev_state {
855 	MTK_HW_INIT,
856 	MTK_RESETTING
857 };
858 
859 /* PSE Port Definition */
860 enum mtk_pse_port {
861 	PSE_ADMA_PORT = 0,
862 	PSE_GDM1_PORT,
863 	PSE_GDM2_PORT,
864 	PSE_PPE0_PORT,
865 	PSE_PPE1_PORT,
866 	PSE_QDMA_TX_PORT,
867 	PSE_QDMA_RX_PORT,
868 	PSE_DROP_PORT,
869 	PSE_WDMA0_PORT,
870 	PSE_WDMA1_PORT,
871 	PSE_TDMA_PORT,
872 	PSE_NONE_PORT,
873 	PSE_PPE2_PORT,
874 	PSE_WDMA2_PORT,
875 	PSE_EIP197_PORT,
876 	PSE_GDM3_PORT,
877 	PSE_PORT_MAX
878 };
879 
880 /* GMAC Identifier */
881 enum mtk_gmac_id {
882 	MTK_GMAC1_ID = 0,
883 	MTK_GMAC2_ID,
884 	MTK_GMAC3_ID,
885 	MTK_GMAC_ID_MAX
886 };
887 
888 enum mtk_tx_buf_type {
889 	MTK_TYPE_SKB,
890 	MTK_TYPE_XDP_TX,
891 	MTK_TYPE_XDP_NDO,
892 };
893 
894 /* struct mtk_tx_buf -	This struct holds the pointers to the memory pointed at
895  *			by the TX descriptor	s
896  * @skb:		The SKB pointer of the packet being sent
897  * @dma_addr0:		The base addr of the first segment
898  * @dma_len0:		The length of the first segment
899  * @dma_addr1:		The base addr of the second segment
900  * @dma_len1:		The length of the second segment
901  */
902 struct mtk_tx_buf {
903 	enum mtk_tx_buf_type type;
904 	void *data;
905 
906 	u16 mac_id;
907 	u16 flags;
908 	DEFINE_DMA_UNMAP_ADDR(dma_addr0);
909 	DEFINE_DMA_UNMAP_LEN(dma_len0);
910 	DEFINE_DMA_UNMAP_ADDR(dma_addr1);
911 	DEFINE_DMA_UNMAP_LEN(dma_len1);
912 };
913 
914 /* struct mtk_tx_ring -	This struct holds info describing a TX ring
915  * @dma:		The descriptor ring
916  * @buf:		The memory pointed at by the ring
917  * @phys:		The physical addr of tx_buf
918  * @next_free:		Pointer to the next free descriptor
919  * @last_free:		Pointer to the last free descriptor
920  * @last_free_ptr:	Hardware pointer value of the last free descriptor
921  * @thresh:		The threshold of minimum amount of free descriptors
922  * @free_count:		QDMA uses a linked list. Track how many free descriptors
923  *			are present
924  */
925 struct mtk_tx_ring {
926 	void *dma;
927 	struct mtk_tx_buf *buf;
928 	dma_addr_t phys;
929 	struct mtk_tx_dma *next_free;
930 	struct mtk_tx_dma *last_free;
931 	u32 last_free_ptr;
932 	u16 thresh;
933 	atomic_t free_count;
934 	int dma_size;
935 	struct mtk_tx_dma *dma_pdma;	/* For MT7628/88 PDMA handling */
936 	dma_addr_t phys_pdma;
937 	int cpu_idx;
938 };
939 
940 /* PDMA rx ring mode */
941 enum mtk_rx_flags {
942 	MTK_RX_FLAGS_NORMAL = 0,
943 	MTK_RX_FLAGS_HWLRO,
944 	MTK_RX_FLAGS_QDMA,
945 };
946 
947 /* struct mtk_rx_ring -	This struct holds info describing a RX ring
948  * @dma:		The descriptor ring
949  * @data:		The memory pointed at by the ring
950  * @phys:		The physical addr of rx_buf
951  * @frag_size:		How big can each fragment be
952  * @buf_size:		The size of each packet buffer
953  * @calc_idx:		The current head of ring
954  */
955 struct mtk_rx_ring {
956 	void *dma;
957 	u8 **data;
958 	dma_addr_t phys;
959 	u16 frag_size;
960 	u16 buf_size;
961 	u16 dma_size;
962 	bool calc_idx_update;
963 	u16 calc_idx;
964 	u32 crx_idx_reg;
965 	/* page_pool */
966 	struct page_pool *page_pool;
967 	struct xdp_rxq_info xdp_q;
968 };
969 
970 enum mkt_eth_capabilities {
971 	MTK_RGMII_BIT = 0,
972 	MTK_TRGMII_BIT,
973 	MTK_SGMII_BIT,
974 	MTK_2P5GPHY_BIT,
975 	MTK_ESW_BIT,
976 	MTK_GEPHY_BIT,
977 	MTK_MUX_BIT,
978 	MTK_INFRA_BIT,
979 	MTK_SHARED_SGMII_BIT,
980 	MTK_HWLRO_BIT,
981 	MTK_SHARED_INT_BIT,
982 	MTK_TRGMII_MT7621_CLK_BIT,
983 	MTK_QDMA_BIT,
984 	MTK_SOC_MT7628_BIT,
985 	MTK_RSTCTRL_PPE1_BIT,
986 	MTK_RSTCTRL_PPE2_BIT,
987 	MTK_U3_COPHY_V2_BIT,
988 	MTK_SRAM_BIT,
989 	MTK_36BIT_DMA_BIT,
990 
991 	/* MUX BITS*/
992 	MTK_ETH_MUX_GDM1_TO_GMAC1_ESW_BIT,
993 	MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY_BIT,
994 	MTK_ETH_MUX_U3_GMAC2_TO_QPHY_BIT,
995 	MTK_ETH_MUX_GMAC2_TO_2P5GPHY_BIT,
996 	MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII_BIT,
997 	MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII_BIT,
998 
999 	/* PATH BITS */
1000 	MTK_ETH_PATH_GMAC1_RGMII_BIT,
1001 	MTK_ETH_PATH_GMAC1_TRGMII_BIT,
1002 	MTK_ETH_PATH_GMAC1_SGMII_BIT,
1003 	MTK_ETH_PATH_GMAC2_RGMII_BIT,
1004 	MTK_ETH_PATH_GMAC2_SGMII_BIT,
1005 	MTK_ETH_PATH_GMAC2_2P5GPHY_BIT,
1006 	MTK_ETH_PATH_GMAC2_GEPHY_BIT,
1007 	MTK_ETH_PATH_GDM1_ESW_BIT,
1008 };
1009 
1010 /* Supported hardware group on SoCs */
1011 #define MTK_RGMII		BIT_ULL(MTK_RGMII_BIT)
1012 #define MTK_TRGMII		BIT_ULL(MTK_TRGMII_BIT)
1013 #define MTK_SGMII		BIT_ULL(MTK_SGMII_BIT)
1014 #define MTK_2P5GPHY		BIT_ULL(MTK_2P5GPHY_BIT)
1015 #define MTK_ESW			BIT_ULL(MTK_ESW_BIT)
1016 #define MTK_GEPHY		BIT_ULL(MTK_GEPHY_BIT)
1017 #define MTK_MUX			BIT_ULL(MTK_MUX_BIT)
1018 #define MTK_INFRA		BIT_ULL(MTK_INFRA_BIT)
1019 #define MTK_SHARED_SGMII	BIT_ULL(MTK_SHARED_SGMII_BIT)
1020 #define MTK_HWLRO		BIT_ULL(MTK_HWLRO_BIT)
1021 #define MTK_SHARED_INT		BIT_ULL(MTK_SHARED_INT_BIT)
1022 #define MTK_TRGMII_MT7621_CLK	BIT_ULL(MTK_TRGMII_MT7621_CLK_BIT)
1023 #define MTK_QDMA		BIT_ULL(MTK_QDMA_BIT)
1024 #define MTK_SOC_MT7628		BIT_ULL(MTK_SOC_MT7628_BIT)
1025 #define MTK_RSTCTRL_PPE1	BIT_ULL(MTK_RSTCTRL_PPE1_BIT)
1026 #define MTK_RSTCTRL_PPE2	BIT_ULL(MTK_RSTCTRL_PPE2_BIT)
1027 #define MTK_U3_COPHY_V2		BIT_ULL(MTK_U3_COPHY_V2_BIT)
1028 #define MTK_SRAM		BIT_ULL(MTK_SRAM_BIT)
1029 #define MTK_36BIT_DMA	BIT_ULL(MTK_36BIT_DMA_BIT)
1030 
1031 #define MTK_ETH_MUX_GDM1_TO_GMAC1_ESW		\
1032 	BIT_ULL(MTK_ETH_MUX_GDM1_TO_GMAC1_ESW_BIT)
1033 #define MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY	\
1034 	BIT_ULL(MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY_BIT)
1035 #define MTK_ETH_MUX_U3_GMAC2_TO_QPHY		\
1036 	BIT_ULL(MTK_ETH_MUX_U3_GMAC2_TO_QPHY_BIT)
1037 #define MTK_ETH_MUX_GMAC2_TO_2P5GPHY		\
1038 	BIT_ULL(MTK_ETH_MUX_GMAC2_TO_2P5GPHY_BIT)
1039 #define MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII	\
1040 	BIT_ULL(MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII_BIT)
1041 #define MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII	\
1042 	BIT_ULL(MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII_BIT)
1043 
1044 /* Supported path present on SoCs */
1045 #define MTK_ETH_PATH_GMAC1_RGMII	BIT_ULL(MTK_ETH_PATH_GMAC1_RGMII_BIT)
1046 #define MTK_ETH_PATH_GMAC1_TRGMII	BIT_ULL(MTK_ETH_PATH_GMAC1_TRGMII_BIT)
1047 #define MTK_ETH_PATH_GMAC1_SGMII	BIT_ULL(MTK_ETH_PATH_GMAC1_SGMII_BIT)
1048 #define MTK_ETH_PATH_GMAC2_RGMII	BIT_ULL(MTK_ETH_PATH_GMAC2_RGMII_BIT)
1049 #define MTK_ETH_PATH_GMAC2_SGMII	BIT_ULL(MTK_ETH_PATH_GMAC2_SGMII_BIT)
1050 #define MTK_ETH_PATH_GMAC2_2P5GPHY	BIT_ULL(MTK_ETH_PATH_GMAC2_2P5GPHY_BIT)
1051 #define MTK_ETH_PATH_GMAC2_GEPHY	BIT_ULL(MTK_ETH_PATH_GMAC2_GEPHY_BIT)
1052 #define MTK_ETH_PATH_GDM1_ESW		BIT_ULL(MTK_ETH_PATH_GDM1_ESW_BIT)
1053 
1054 #define MTK_GMAC1_RGMII		(MTK_ETH_PATH_GMAC1_RGMII | MTK_RGMII)
1055 #define MTK_GMAC1_TRGMII	(MTK_ETH_PATH_GMAC1_TRGMII | MTK_TRGMII)
1056 #define MTK_GMAC1_SGMII		(MTK_ETH_PATH_GMAC1_SGMII | MTK_SGMII)
1057 #define MTK_GMAC2_RGMII		(MTK_ETH_PATH_GMAC2_RGMII | MTK_RGMII)
1058 #define MTK_GMAC2_SGMII		(MTK_ETH_PATH_GMAC2_SGMII | MTK_SGMII)
1059 #define MTK_GMAC2_GEPHY		(MTK_ETH_PATH_GMAC2_GEPHY | MTK_GEPHY)
1060 #define MTK_GMAC2_2P5GPHY	(MTK_ETH_PATH_GMAC2_2P5GPHY | MTK_2P5GPHY)
1061 #define MTK_GDM1_ESW		(MTK_ETH_PATH_GDM1_ESW | MTK_ESW)
1062 
1063 /* MUXes present on SoCs */
1064 /* 0: GDM1 -> GMAC1, 1: GDM1 -> ESW */
1065 #define MTK_MUX_GDM1_TO_GMAC1_ESW (MTK_ETH_MUX_GDM1_TO_GMAC1_ESW | MTK_MUX)
1066 
1067 /* 0: GMAC2 -> GEPHY, 1: GMAC0 -> GePHY */
1068 #define MTK_MUX_GMAC2_GMAC0_TO_GEPHY    \
1069 	(MTK_ETH_MUX_GMAC2_GMAC0_TO_GEPHY | MTK_MUX | MTK_INFRA)
1070 
1071 /* 0: U3 -> QPHY, 1: GMAC2 -> QPHY */
1072 #define MTK_MUX_U3_GMAC2_TO_QPHY        \
1073 	(MTK_ETH_MUX_U3_GMAC2_TO_QPHY | MTK_MUX | MTK_INFRA)
1074 
1075 /* 2: GMAC1 -> SGMII, 3: GMAC2 -> SGMII */
1076 #define MTK_MUX_GMAC1_GMAC2_TO_SGMII_RGMII      \
1077 	(MTK_ETH_MUX_GMAC1_GMAC2_TO_SGMII_RGMII | MTK_MUX | \
1078 	MTK_SHARED_SGMII)
1079 
1080 /* 2: GMAC2 -> 2P5GPHY */
1081 #define MTK_MUX_GMAC2_TO_2P5GPHY      \
1082 	(MTK_ETH_MUX_GMAC2_TO_2P5GPHY | MTK_MUX | MTK_INFRA)
1083 
1084 /* 0: GMACx -> GEPHY, 1: GMACx -> SGMII where x is 1 or 2 */
1085 #define MTK_MUX_GMAC12_TO_GEPHY_SGMII   \
1086 	(MTK_ETH_MUX_GMAC12_TO_GEPHY_SGMII | MTK_MUX)
1087 
1088 #define MTK_HAS_CAPS(caps, _x)		(((caps) & (_x)) == (_x))
1089 
1090 #define MT7621_CAPS  (MTK_GMAC1_RGMII | MTK_GMAC1_TRGMII | \
1091 		      MTK_GMAC2_RGMII | MTK_SHARED_INT | \
1092 		      MTK_TRGMII_MT7621_CLK | MTK_QDMA)
1093 
1094 #define MT7622_CAPS  (MTK_GMAC1_RGMII | MTK_GMAC1_SGMII | MTK_GMAC2_RGMII | \
1095 		      MTK_GMAC2_SGMII | MTK_GDM1_ESW | \
1096 		      MTK_MUX_GDM1_TO_GMAC1_ESW | \
1097 		      MTK_MUX_GMAC1_GMAC2_TO_SGMII_RGMII | MTK_QDMA)
1098 
1099 #define MT7623_CAPS  (MTK_GMAC1_RGMII | MTK_GMAC1_TRGMII | MTK_GMAC2_RGMII | \
1100 		      MTK_QDMA)
1101 
1102 #define MT7628_CAPS  (MTK_SHARED_INT | MTK_SOC_MT7628)
1103 
1104 #define MT7629_CAPS  (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | MTK_GMAC2_GEPHY | \
1105 		      MTK_GDM1_ESW | MTK_MUX_GDM1_TO_GMAC1_ESW | \
1106 		      MTK_MUX_GMAC2_GMAC0_TO_GEPHY | \
1107 		      MTK_MUX_U3_GMAC2_TO_QPHY | \
1108 		      MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA)
1109 
1110 #define MT7981_CAPS  (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | MTK_GMAC2_GEPHY | \
1111 		      MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA | \
1112 		      MTK_MUX_U3_GMAC2_TO_QPHY | MTK_U3_COPHY_V2 | \
1113 		      MTK_RSTCTRL_PPE1 | MTK_SRAM)
1114 
1115 #define MT7986_CAPS  (MTK_GMAC1_SGMII | MTK_GMAC2_SGMII | \
1116 		      MTK_MUX_GMAC12_TO_GEPHY_SGMII | MTK_QDMA | \
1117 		      MTK_RSTCTRL_PPE1 | MTK_SRAM)
1118 
1119 #define MT7988_CAPS  (MTK_36BIT_DMA | MTK_GDM1_ESW | MTK_GMAC2_2P5GPHY | \
1120 		      MTK_MUX_GMAC2_TO_2P5GPHY | MTK_QDMA | MTK_RSTCTRL_PPE1 | \
1121 		      MTK_RSTCTRL_PPE2 | MTK_SRAM)
1122 
1123 struct mtk_tx_dma_desc_info {
1124 	dma_addr_t	addr;
1125 	u32		size;
1126 	u16		vlan_tci;
1127 	u16		qid;
1128 	u8		gso:1;
1129 	u8		csum:1;
1130 	u8		vlan:1;
1131 	u8		first:1;
1132 	u8		last:1;
1133 };
1134 
1135 struct mtk_reg_map {
1136 	u32	tx_irq_mask;
1137 	u32	tx_irq_status;
1138 	struct {
1139 		u32	rx_ptr;		/* rx base pointer */
1140 		u32	rx_cnt_cfg;	/* rx max count configuration */
1141 		u32	pcrx_ptr;	/* rx cpu pointer */
1142 		u32	glo_cfg;	/* global configuration */
1143 		u32	rst_idx;	/* reset index */
1144 		u32	delay_irq;	/* delay interrupt */
1145 		u32	irq_status;	/* interrupt status */
1146 		u32	irq_mask;	/* interrupt mask */
1147 		u32	adma_rx_dbg0;
1148 		u32	int_grp;
1149 	} pdma;
1150 	struct {
1151 		u32	qtx_cfg;	/* tx queue configuration */
1152 		u32	qtx_sch;	/* tx queue scheduler configuration */
1153 		u32	rx_ptr;		/* rx base pointer */
1154 		u32	rx_cnt_cfg;	/* rx max count configuration */
1155 		u32	qcrx_ptr;	/* rx cpu pointer */
1156 		u32	glo_cfg;	/* global configuration */
1157 		u32	rst_idx;	/* reset index */
1158 		u32	delay_irq;	/* delay interrupt */
1159 		u32	fc_th;		/* flow control */
1160 		u32	int_grp;
1161 		u32	hred;		/* interrupt mask */
1162 		u32	ctx_ptr;	/* tx acquire cpu pointer */
1163 		u32	dtx_ptr;	/* tx acquire dma pointer */
1164 		u32	crx_ptr;	/* tx release cpu pointer */
1165 		u32	drx_ptr;	/* tx release dma pointer */
1166 		u32	fq_head;	/* fq head pointer */
1167 		u32	fq_tail;	/* fq tail pointer */
1168 		u32	fq_count;	/* fq free page count */
1169 		u32	fq_blen;	/* fq free page buffer length */
1170 		u32	tx_sch_rate;	/* tx scheduler rate control registers */
1171 	} qdma;
1172 	u32	gdm1_cnt;
1173 	u32	gdma_to_ppe[3];
1174 	u32	ppe_base;
1175 	u32	wdma_base[3];
1176 	u32	pse_iq_sta;
1177 	u32	pse_oq_sta;
1178 };
1179 
1180 /* struct mtk_eth_data -	This is the structure holding all differences
1181  *				among various platforms
1182  * @reg_map			Soc register map.
1183  * @ana_rgc3:                   The offset for register ANA_RGC3 related to
1184  *				sgmiisys syscon
1185  * @caps			Flags shown the extra capability for the SoC
1186  * @hw_features			Flags shown HW features
1187  * @required_clks		Flags shown the bitmap for required clocks on
1188  *				the target SoC
1189  * @required_pctl		A bool value to show whether the SoC requires
1190  *				the extra setup for those pins used by GMAC.
1191  * @hash_offset			Flow table hash offset.
1192  * @version			SoC version.
1193  * @foe_entry_size		Foe table entry size.
1194  * @has_accounting		Bool indicating support for accounting of
1195  *				offloaded flows.
1196  * @desc_size			Tx/Rx DMA descriptor size.
1197  * @irq_done_mask		Rx irq done register mask.
1198  * @dma_l4_valid		Rx DMA valid register mask.
1199  * @dma_max_len			Max DMA tx/rx buffer length.
1200  * @dma_len_offset		Tx/Rx DMA length field offset.
1201  */
1202 struct mtk_soc_data {
1203 	const struct mtk_reg_map *reg_map;
1204 	u32             ana_rgc3;
1205 	u64		caps;
1206 	u64		required_clks;
1207 	bool		required_pctl;
1208 	u8		offload_version;
1209 	u8		hash_offset;
1210 	u8		version;
1211 	u8		ppe_num;
1212 	u16		foe_entry_size;
1213 	netdev_features_t hw_features;
1214 	bool		has_accounting;
1215 	bool		disable_pll_modes;
1216 	struct {
1217 		u32	desc_size;
1218 		u32	dma_max_len;
1219 		u32	dma_len_offset;
1220 		u32	dma_size;
1221 		u32	fq_dma_size;
1222 	} tx;
1223 	struct {
1224 		u32	desc_size;
1225 		u32	irq_done_mask;
1226 		u32	dma_l4_valid;
1227 		u32	dma_max_len;
1228 		u32	dma_len_offset;
1229 		u32	dma_size;
1230 	} rx;
1231 };
1232 
1233 #define MTK_DMA_MONITOR_TIMEOUT		msecs_to_jiffies(1000)
1234 
1235 /* currently no SoC has more than 3 macs */
1236 #define MTK_MAX_DEVS	3
1237 
1238 /* struct mtk_eth -	This is the main datasructure for holding the state
1239  *			of the driver
1240  * @dev:		The device pointer
1241  * @dev:		The device pointer used for dma mapping/alloc
1242  * @base:		The mapped register i/o base
1243  * @page_lock:		Make sure that register operations are atomic
1244  * @tx_irq__lock:	Make sure that IRQ register operations are atomic
1245  * @rx_irq__lock:	Make sure that IRQ register operations are atomic
1246  * @dim_lock:		Make sure that Net DIM operations are atomic
1247  * @dummy_dev:		we run 2 netdevs on 1 physical DMA ring and need a
1248  *			dummy for NAPI to work
1249  * @netdev:		The netdev instances
1250  * @mac:		Each netdev is linked to a physical MAC
1251  * @irq:		The IRQ that we are using
1252  * @msg_enable:		Ethtool msg level
1253  * @ethsys:		The register map pointing at the range used to setup
1254  *			MII modes
1255  * @infra:              The register map pointing at the range used to setup
1256  *                      SGMII and GePHY path
1257  * @sgmii_pcs:		Pointers to mtk-pcs-lynxi phylink_pcs instances
1258  * @pctl:		The register map pointing at the range used to setup
1259  *			GMAC port drive/slew values
1260  * @dma_refcnt:		track how many netdevs are using the DMA engine
1261  * @tx_ring:		Pointer to the memory holding info about the TX ring
1262  * @rx_ring:		Pointer to the memory holding info about the RX ring
1263  * @rx_ring_qdma:	Pointer to the memory holding info about the QDMA RX ring
1264  * @tx_napi:		The TX NAPI struct
1265  * @rx_napi:		The RX NAPI struct
1266  * @rx_events:		Net DIM RX event counter
1267  * @rx_packets:		Net DIM RX packet counter
1268  * @rx_bytes:		Net DIM RX byte counter
1269  * @rx_dim:		Net DIM RX context
1270  * @tx_events:		Net DIM TX event counter
1271  * @tx_packets:		Net DIM TX packet counter
1272  * @tx_bytes:		Net DIM TX byte counter
1273  * @tx_dim:		Net DIM TX context
1274  * @scratch_ring:	Newer SoCs need memory for a second HW managed TX ring
1275  * @phy_scratch_ring:	physical address of scratch_ring
1276  * @scratch_head:	The scratch memory that scratch_ring points to.
1277  * @clks:		clock array for all clocks required
1278  * @mii_bus:		If there is a bus we need to create an instance for it
1279  * @pending_work:	The workqueue used to reset the dma ring
1280  * @state:		Initialization and runtime state of the device
1281  * @soc:		Holding specific data among various SoCs
1282  */
1283 
1284 struct mtk_eth {
1285 	struct device			*dev;
1286 	struct device			*dma_dev;
1287 	void __iomem			*base;
1288 	void				*sram_base;
1289 	spinlock_t			page_lock;
1290 	spinlock_t			tx_irq_lock;
1291 	spinlock_t			rx_irq_lock;
1292 	struct net_device		*dummy_dev;
1293 	struct net_device		*netdev[MTK_MAX_DEVS];
1294 	struct mtk_mac			*mac[MTK_MAX_DEVS];
1295 	int				irq[3];
1296 	u32				msg_enable;
1297 	unsigned long			sysclk;
1298 	struct regmap			*ethsys;
1299 	struct regmap			*infra;
1300 	struct phylink_pcs		*sgmii_pcs[MTK_MAX_DEVS];
1301 	struct regmap			*pctl;
1302 	bool				hwlro;
1303 	refcount_t			dma_refcnt;
1304 	struct mtk_tx_ring		tx_ring;
1305 	struct mtk_rx_ring		rx_ring[MTK_MAX_RX_RING_NUM];
1306 	struct mtk_rx_ring		rx_ring_qdma;
1307 	struct napi_struct		tx_napi;
1308 	struct napi_struct		rx_napi;
1309 	void				*scratch_ring;
1310 	dma_addr_t			phy_scratch_ring;
1311 	void				*scratch_head[MTK_FQ_DMA_HEAD];
1312 	struct clk			*clks[MTK_CLK_MAX];
1313 
1314 	struct mii_bus			*mii_bus;
1315 	unsigned int			mdc_divider;
1316 	struct work_struct		pending_work;
1317 	unsigned long			state;
1318 
1319 	const struct mtk_soc_data	*soc;
1320 
1321 	spinlock_t			dim_lock;
1322 
1323 	u32				rx_events;
1324 	u32				rx_packets;
1325 	u32				rx_bytes;
1326 	struct dim			rx_dim;
1327 
1328 	u32				tx_events;
1329 	u32				tx_packets;
1330 	u32				tx_bytes;
1331 	struct dim			tx_dim;
1332 
1333 	int				ip_align;
1334 
1335 	struct metadata_dst		*dsa_meta[MTK_MAX_DSA_PORTS];
1336 
1337 	struct mtk_ppe			*ppe[3];
1338 	struct rhashtable		flow_table;
1339 
1340 	struct bpf_prog			__rcu *prog;
1341 
1342 	struct {
1343 		struct delayed_work monitor_work;
1344 		u32 wdidx;
1345 		u8 wdma_hang_count;
1346 		u8 qdma_hang_count;
1347 		u8 adma_hang_count;
1348 	} reset;
1349 };
1350 
1351 /* struct mtk_mac -	the structure that holds the info about the MACs of the
1352  *			SoC
1353  * @id:			The number of the MAC
1354  * @interface:		Interface mode kept for detecting change in hw settings
1355  * @of_node:		Our devicetree node
1356  * @hw:			Backpointer to our main datastruture
1357  * @hw_stats:		Packet statistics counter
1358  */
1359 struct mtk_mac {
1360 	int				id;
1361 	phy_interface_t			interface;
1362 	u8				ppe_idx;
1363 	int				speed;
1364 	struct device_node		*of_node;
1365 	struct phylink			*phylink;
1366 	struct phylink_config		phylink_config;
1367 	struct mtk_eth			*hw;
1368 	struct mtk_hw_stats		*hw_stats;
1369 	__be32				hwlro_ip[MTK_MAX_LRO_IP_CNT];
1370 	int				hwlro_ip_cnt;
1371 	unsigned int			syscfg0;
1372 	struct notifier_block		device_notifier;
1373 };
1374 
1375 /* the struct describing the SoC. these are declared in the soc_xyz.c files */
1376 extern const struct of_device_id of_mtk_match[];
1377 
mtk_is_netsys_v1(struct mtk_eth * eth)1378 static inline bool mtk_is_netsys_v1(struct mtk_eth *eth)
1379 {
1380 	return eth->soc->version == 1;
1381 }
1382 
mtk_is_netsys_v2_or_greater(struct mtk_eth * eth)1383 static inline bool mtk_is_netsys_v2_or_greater(struct mtk_eth *eth)
1384 {
1385 	return eth->soc->version > 1;
1386 }
1387 
mtk_is_netsys_v3_or_greater(struct mtk_eth * eth)1388 static inline bool mtk_is_netsys_v3_or_greater(struct mtk_eth *eth)
1389 {
1390 	return eth->soc->version > 2;
1391 }
1392 
1393 static inline struct mtk_foe_entry *
mtk_foe_get_entry(struct mtk_ppe * ppe,u16 hash)1394 mtk_foe_get_entry(struct mtk_ppe *ppe, u16 hash)
1395 {
1396 	const struct mtk_soc_data *soc = ppe->eth->soc;
1397 
1398 	return ppe->foe_table + hash * soc->foe_entry_size;
1399 }
1400 
mtk_get_ib1_ts_mask(struct mtk_eth * eth)1401 static inline u32 mtk_get_ib1_ts_mask(struct mtk_eth *eth)
1402 {
1403 	if (mtk_is_netsys_v2_or_greater(eth))
1404 		return MTK_FOE_IB1_BIND_TIMESTAMP_V2;
1405 
1406 	return MTK_FOE_IB1_BIND_TIMESTAMP;
1407 }
1408 
mtk_get_ib1_ppoe_mask(struct mtk_eth * eth)1409 static inline u32 mtk_get_ib1_ppoe_mask(struct mtk_eth *eth)
1410 {
1411 	if (mtk_is_netsys_v2_or_greater(eth))
1412 		return MTK_FOE_IB1_BIND_PPPOE_V2;
1413 
1414 	return MTK_FOE_IB1_BIND_PPPOE;
1415 }
1416 
mtk_get_ib1_vlan_tag_mask(struct mtk_eth * eth)1417 static inline u32 mtk_get_ib1_vlan_tag_mask(struct mtk_eth *eth)
1418 {
1419 	if (mtk_is_netsys_v2_or_greater(eth))
1420 		return MTK_FOE_IB1_BIND_VLAN_TAG_V2;
1421 
1422 	return MTK_FOE_IB1_BIND_VLAN_TAG;
1423 }
1424 
mtk_get_ib1_vlan_layer_mask(struct mtk_eth * eth)1425 static inline u32 mtk_get_ib1_vlan_layer_mask(struct mtk_eth *eth)
1426 {
1427 	if (mtk_is_netsys_v2_or_greater(eth))
1428 		return MTK_FOE_IB1_BIND_VLAN_LAYER_V2;
1429 
1430 	return MTK_FOE_IB1_BIND_VLAN_LAYER;
1431 }
1432 
mtk_prep_ib1_vlan_layer(struct mtk_eth * eth,u32 val)1433 static inline u32 mtk_prep_ib1_vlan_layer(struct mtk_eth *eth, u32 val)
1434 {
1435 	if (mtk_is_netsys_v2_or_greater(eth))
1436 		return FIELD_PREP(MTK_FOE_IB1_BIND_VLAN_LAYER_V2, val);
1437 
1438 	return FIELD_PREP(MTK_FOE_IB1_BIND_VLAN_LAYER, val);
1439 }
1440 
mtk_get_ib1_vlan_layer(struct mtk_eth * eth,u32 val)1441 static inline u32 mtk_get_ib1_vlan_layer(struct mtk_eth *eth, u32 val)
1442 {
1443 	if (mtk_is_netsys_v2_or_greater(eth))
1444 		return FIELD_GET(MTK_FOE_IB1_BIND_VLAN_LAYER_V2, val);
1445 
1446 	return FIELD_GET(MTK_FOE_IB1_BIND_VLAN_LAYER, val);
1447 }
1448 
mtk_get_ib1_pkt_type_mask(struct mtk_eth * eth)1449 static inline u32 mtk_get_ib1_pkt_type_mask(struct mtk_eth *eth)
1450 {
1451 	if (mtk_is_netsys_v2_or_greater(eth))
1452 		return MTK_FOE_IB1_PACKET_TYPE_V2;
1453 
1454 	return MTK_FOE_IB1_PACKET_TYPE;
1455 }
1456 
mtk_get_ib1_pkt_type(struct mtk_eth * eth,u32 val)1457 static inline u32 mtk_get_ib1_pkt_type(struct mtk_eth *eth, u32 val)
1458 {
1459 	if (mtk_is_netsys_v2_or_greater(eth))
1460 		return FIELD_GET(MTK_FOE_IB1_PACKET_TYPE_V2, val);
1461 
1462 	return FIELD_GET(MTK_FOE_IB1_PACKET_TYPE, val);
1463 }
1464 
mtk_get_ib2_multicast_mask(struct mtk_eth * eth)1465 static inline u32 mtk_get_ib2_multicast_mask(struct mtk_eth *eth)
1466 {
1467 	if (mtk_is_netsys_v2_or_greater(eth))
1468 		return MTK_FOE_IB2_MULTICAST_V2;
1469 
1470 	return MTK_FOE_IB2_MULTICAST;
1471 }
1472 
mtk_interface_mode_is_xgmii(struct mtk_eth * eth,phy_interface_t interface)1473 static inline bool mtk_interface_mode_is_xgmii(struct mtk_eth *eth,
1474 					       phy_interface_t interface)
1475 {
1476 	if (!mtk_is_netsys_v3_or_greater(eth))
1477 		return false;
1478 
1479 	switch (interface) {
1480 	case PHY_INTERFACE_MODE_INTERNAL:
1481 	case PHY_INTERFACE_MODE_USXGMII:
1482 	case PHY_INTERFACE_MODE_10GBASER:
1483 	case PHY_INTERFACE_MODE_5GBASER:
1484 		return true;
1485 	default:
1486 		return false;
1487 	}
1488 }
1489 
1490 /* read the hardware status register */
1491 void mtk_stats_update_mac(struct mtk_mac *mac);
1492 
1493 void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg);
1494 u32 mtk_r32(struct mtk_eth *eth, unsigned reg);
1495 u32 mtk_m32(struct mtk_eth *eth, u32 mask, u32 set, unsigned int reg);
1496 
1497 int mtk_gmac_sgmii_path_setup(struct mtk_eth *eth, int mac_id);
1498 int mtk_gmac_2p5gphy_path_setup(struct mtk_eth *eth, int mac_id);
1499 int mtk_gmac_gephy_path_setup(struct mtk_eth *eth, int mac_id);
1500 int mtk_gmac_rgmii_path_setup(struct mtk_eth *eth, int mac_id);
1501 
1502 int mtk_eth_offload_init(struct mtk_eth *eth, u8 id);
1503 int mtk_eth_setup_tc(struct net_device *dev, enum tc_setup_type type,
1504 		     void *type_data);
1505 int mtk_flow_offload_cmd(struct mtk_eth *eth, struct flow_cls_offload *cls,
1506 			 int ppe_index);
1507 void mtk_flow_offload_cleanup(struct mtk_eth *eth, struct list_head *list);
1508 void mtk_eth_set_dma_device(struct mtk_eth *eth, struct device *dma_dev);
1509 
1510 
1511 #endif /* MTK_ETH_H */
1512