xref: /linux/drivers/gpu/drm/msm/disp/dpu1/dpu_plane.c (revision 3fd6c59042dbba50391e30862beac979491145fe)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * Copyright (C) 2014-2018 The Linux Foundation. All rights reserved.
4  * Copyright (C) 2013 Red Hat
5  * Author: Rob Clark <robdclark@gmail.com>
6  */
7 
8 #define pr_fmt(fmt)	"[drm:%s:%d] " fmt, __func__, __LINE__
9 
10 #include <linux/debugfs.h>
11 #include <linux/dma-buf.h>
12 
13 #include <drm/drm_atomic.h>
14 #include <drm/drm_atomic_uapi.h>
15 #include <drm/drm_blend.h>
16 #include <drm/drm_damage_helper.h>
17 #include <drm/drm_framebuffer.h>
18 #include <drm/drm_gem_atomic_helper.h>
19 
20 #include "msm_drv.h"
21 #include "msm_mdss.h"
22 #include "dpu_kms.h"
23 #include "dpu_formats.h"
24 #include "dpu_hw_sspp.h"
25 #include "dpu_hw_util.h"
26 #include "dpu_trace.h"
27 #include "dpu_crtc.h"
28 #include "dpu_vbif.h"
29 #include "dpu_plane.h"
30 
31 #define DPU_DEBUG_PLANE(pl, fmt, ...) DRM_DEBUG_ATOMIC("plane%d " fmt,\
32 		(pl) ? (pl)->base.base.id : -1, ##__VA_ARGS__)
33 
34 #define DPU_ERROR_PLANE(pl, fmt, ...) DPU_ERROR("plane%d " fmt,\
35 		(pl) ? (pl)->base.base.id : -1, ##__VA_ARGS__)
36 
37 #define DECIMATED_DIMENSION(dim, deci) (((dim) + ((1 << (deci)) - 1)) >> (deci))
38 #define PHASE_STEP_SHIFT	21
39 #define PHASE_STEP_UNIT_SCALE   ((int) (1 << PHASE_STEP_SHIFT))
40 #define PHASE_RESIDUAL		15
41 
42 #define SHARP_STRENGTH_DEFAULT	32
43 #define SHARP_EDGE_THR_DEFAULT	112
44 #define SHARP_SMOOTH_THR_DEFAULT	8
45 #define SHARP_NOISE_THR_DEFAULT	2
46 
47 #define DPU_PLANE_COLOR_FILL_FLAG	BIT(31)
48 #define DPU_ZPOS_MAX 255
49 
50 /*
51  * Default Preload Values
52  */
53 #define DPU_QSEED3_DEFAULT_PRELOAD_H 0x4
54 #define DPU_QSEED3_DEFAULT_PRELOAD_V 0x3
55 #define DPU_QSEED4_DEFAULT_PRELOAD_V 0x2
56 #define DPU_QSEED4_DEFAULT_PRELOAD_H 0x4
57 
58 #define DEFAULT_REFRESH_RATE	60
59 
60 static const uint32_t qcom_compressed_supported_formats[] = {
61 	DRM_FORMAT_ABGR8888,
62 	DRM_FORMAT_ARGB8888,
63 	DRM_FORMAT_XBGR8888,
64 	DRM_FORMAT_XRGB8888,
65 	DRM_FORMAT_ARGB2101010,
66 	DRM_FORMAT_XRGB2101010,
67 	DRM_FORMAT_BGR565,
68 
69 	DRM_FORMAT_NV12,
70 	DRM_FORMAT_P010,
71 };
72 
73 /*
74  * struct dpu_plane - local dpu plane structure
75  * @aspace: address space pointer
76  * @csc_ptr: Points to dpu_csc_cfg structure to use for current
77  * @catalog: Points to dpu catalog structure
78  * @revalidate: force revalidation of all the plane properties
79  */
80 struct dpu_plane {
81 	struct drm_plane base;
82 
83 	enum dpu_sspp pipe;
84 
85 	uint32_t color_fill;
86 	bool is_error;
87 	bool is_rt_pipe;
88 	const struct dpu_mdss_cfg *catalog;
89 };
90 
91 static const uint64_t supported_format_modifiers[] = {
92 	DRM_FORMAT_MOD_QCOM_COMPRESSED,
93 	DRM_FORMAT_MOD_LINEAR,
94 	DRM_FORMAT_MOD_INVALID
95 };
96 
97 #define to_dpu_plane(x) container_of(x, struct dpu_plane, base)
98 
_dpu_plane_get_kms(struct drm_plane * plane)99 static struct dpu_kms *_dpu_plane_get_kms(struct drm_plane *plane)
100 {
101 	struct msm_drm_private *priv = plane->dev->dev_private;
102 
103 	return to_dpu_kms(priv->kms);
104 }
105 
106 /**
107  * _dpu_plane_calc_bw - calculate bandwidth required for a plane
108  * @catalog: Points to dpu catalog structure
109  * @fmt: Pointer to source buffer format
110  * @mode: Pointer to drm display mode
111  * @pipe_cfg: Pointer to pipe configuration
112  * Result: Updates calculated bandwidth in the plane state.
113  * BW Equation: src_w * src_h * bpp * fps * (v_total / v_dest)
114  * Prefill BW Equation: line src bytes * line_time
115  */
_dpu_plane_calc_bw(const struct dpu_mdss_cfg * catalog,const struct msm_format * fmt,const struct drm_display_mode * mode,struct dpu_sw_pipe_cfg * pipe_cfg)116 static u64 _dpu_plane_calc_bw(const struct dpu_mdss_cfg *catalog,
117 	const struct msm_format *fmt,
118 	const struct drm_display_mode *mode,
119 	struct dpu_sw_pipe_cfg *pipe_cfg)
120 {
121 	int src_width, src_height, dst_height, fps;
122 	u64 plane_pixel_rate, plane_bit_rate;
123 	u64 plane_prefill_bw;
124 	u64 plane_bw;
125 	u32 hw_latency_lines;
126 	u64 scale_factor;
127 	int vbp, vpw, vfp;
128 
129 	src_width = drm_rect_width(&pipe_cfg->src_rect);
130 	src_height = drm_rect_height(&pipe_cfg->src_rect);
131 	dst_height = drm_rect_height(&pipe_cfg->dst_rect);
132 	fps = drm_mode_vrefresh(mode);
133 	vbp = mode->vtotal - mode->vsync_end;
134 	vpw = mode->vsync_end - mode->vsync_start;
135 	vfp = mode->vsync_start - mode->vdisplay;
136 	hw_latency_lines =  catalog->perf->min_prefill_lines;
137 	scale_factor = src_height > dst_height ?
138 		mult_frac(src_height, 1, dst_height) : 1;
139 
140 	plane_pixel_rate = src_width * mode->vtotal * fps;
141 	plane_bit_rate = plane_pixel_rate * fmt->bpp;
142 
143 	plane_bw = plane_bit_rate * scale_factor;
144 
145 	plane_prefill_bw = plane_bw * hw_latency_lines;
146 
147 	if ((vbp+vpw) > hw_latency_lines)
148 		do_div(plane_prefill_bw, (vbp+vpw));
149 	else if ((vbp+vpw+vfp) < hw_latency_lines)
150 		do_div(plane_prefill_bw, (vbp+vpw+vfp));
151 	else
152 		do_div(plane_prefill_bw, hw_latency_lines);
153 
154 
155 	return max(plane_bw, plane_prefill_bw);
156 }
157 
158 /**
159  * _dpu_plane_calc_clk - calculate clock required for a plane
160  * @mode: Pointer to drm display mode
161  * @pipe_cfg: Pointer to pipe configuration
162  * Result: Updates calculated clock in the plane state.
163  * Clock equation: dst_w * v_total * fps * (src_h / dst_h)
164  */
_dpu_plane_calc_clk(const struct drm_display_mode * mode,struct dpu_sw_pipe_cfg * pipe_cfg)165 static u64 _dpu_plane_calc_clk(const struct drm_display_mode *mode,
166 		struct dpu_sw_pipe_cfg *pipe_cfg)
167 {
168 	int dst_width, src_height, dst_height, fps;
169 	u64 plane_clk;
170 
171 	src_height = drm_rect_height(&pipe_cfg->src_rect);
172 	dst_width = drm_rect_width(&pipe_cfg->dst_rect);
173 	dst_height = drm_rect_height(&pipe_cfg->dst_rect);
174 	fps = drm_mode_vrefresh(mode);
175 
176 	plane_clk =
177 		dst_width * mode->vtotal * fps;
178 
179 	if (src_height > dst_height) {
180 		plane_clk *= src_height;
181 		do_div(plane_clk, dst_height);
182 	}
183 
184 	return plane_clk;
185 }
186 
187 /**
188  * _dpu_plane_calc_fill_level - calculate fill level of the given source format
189  * @plane:		Pointer to drm plane
190  * @pipe:		Pointer to software pipe
191  * @lut_usage:		LUT usecase
192  * @fmt:		Pointer to source buffer format
193  * @src_width:		width of source buffer
194  * Return: fill level corresponding to the source buffer/format or 0 if error
195  */
_dpu_plane_calc_fill_level(struct drm_plane * plane,struct dpu_sw_pipe * pipe,enum dpu_qos_lut_usage lut_usage,const struct msm_format * fmt,u32 src_width)196 static int _dpu_plane_calc_fill_level(struct drm_plane *plane,
197 		struct dpu_sw_pipe *pipe,
198 		enum dpu_qos_lut_usage lut_usage,
199 		const struct msm_format *fmt, u32 src_width)
200 {
201 	struct dpu_plane *pdpu;
202 	u32 fixed_buff_size;
203 	u32 total_fl;
204 
205 	if (!fmt || !pipe || !src_width || !fmt->bpp) {
206 		DPU_ERROR("invalid arguments\n");
207 		return 0;
208 	}
209 
210 	if (lut_usage == DPU_QOS_LUT_USAGE_NRT)
211 		return 0;
212 
213 	pdpu = to_dpu_plane(plane);
214 	fixed_buff_size = pdpu->catalog->caps->pixel_ram_size;
215 
216 	/* FIXME: in multirect case account for the src_width of all the planes */
217 
218 	if (fmt->fetch_type == MDP_PLANE_PSEUDO_PLANAR) {
219 		if (fmt->chroma_sample == CHROMA_420) {
220 			/* NV12 */
221 			total_fl = (fixed_buff_size / 2) /
222 				((src_width + 32) * fmt->bpp);
223 		} else {
224 			/* non NV12 */
225 			total_fl = (fixed_buff_size / 2) * 2 /
226 				((src_width + 32) * fmt->bpp);
227 		}
228 	} else {
229 		if (pipe->multirect_mode == DPU_SSPP_MULTIRECT_PARALLEL) {
230 			total_fl = (fixed_buff_size / 2) * 2 /
231 				((src_width + 32) * fmt->bpp);
232 		} else {
233 			total_fl = (fixed_buff_size) * 2 /
234 				((src_width + 32) * fmt->bpp);
235 		}
236 	}
237 
238 	DPU_DEBUG_PLANE(pdpu, "pnum:%d fmt: %p4cc w:%u fl:%u\n",
239 			pipe->sspp->idx - SSPP_VIG0,
240 			&fmt->pixel_format,
241 			src_width, total_fl);
242 
243 	return total_fl;
244 }
245 
246 /**
247  * _dpu_plane_set_qos_lut - set QoS LUT of the given plane
248  * @plane:		Pointer to drm plane
249  * @pipe:		Pointer to software pipe
250  * @fmt:		Pointer to source buffer format
251  * @pipe_cfg:		Pointer to pipe configuration
252  */
_dpu_plane_set_qos_lut(struct drm_plane * plane,struct dpu_sw_pipe * pipe,const struct msm_format * fmt,struct dpu_sw_pipe_cfg * pipe_cfg)253 static void _dpu_plane_set_qos_lut(struct drm_plane *plane,
254 		struct dpu_sw_pipe *pipe,
255 		const struct msm_format *fmt, struct dpu_sw_pipe_cfg *pipe_cfg)
256 {
257 	struct dpu_plane *pdpu = to_dpu_plane(plane);
258 	struct dpu_hw_qos_cfg cfg;
259 	u32 total_fl, lut_usage;
260 
261 	if (!pdpu->is_rt_pipe) {
262 		lut_usage = DPU_QOS_LUT_USAGE_NRT;
263 	} else {
264 		if (fmt && MSM_FORMAT_IS_LINEAR(fmt))
265 			lut_usage = DPU_QOS_LUT_USAGE_LINEAR;
266 		else
267 			lut_usage = DPU_QOS_LUT_USAGE_MACROTILE;
268 	}
269 
270 	total_fl = _dpu_plane_calc_fill_level(plane, pipe, lut_usage, fmt,
271 				drm_rect_width(&pipe_cfg->src_rect));
272 
273 	cfg.creq_lut = _dpu_hw_get_qos_lut(&pdpu->catalog->perf->qos_lut_tbl[lut_usage], total_fl);
274 	cfg.danger_lut = pdpu->catalog->perf->danger_lut_tbl[lut_usage];
275 	cfg.safe_lut = pdpu->catalog->perf->safe_lut_tbl[lut_usage];
276 
277 	if (pipe->sspp->idx != SSPP_CURSOR0 &&
278 	    pipe->sspp->idx != SSPP_CURSOR1 &&
279 	    pdpu->is_rt_pipe)
280 		cfg.danger_safe_en = true;
281 
282 	DPU_DEBUG_PLANE(pdpu, "pnum:%d ds:%d is_rt:%d\n",
283 		pdpu->pipe - SSPP_VIG0,
284 		cfg.danger_safe_en,
285 		pdpu->is_rt_pipe);
286 
287 	trace_dpu_perf_set_qos_luts(pipe->sspp->idx - SSPP_VIG0,
288 			(fmt) ? fmt->pixel_format : 0,
289 			pdpu->is_rt_pipe, total_fl, cfg.creq_lut, lut_usage);
290 
291 	DPU_DEBUG_PLANE(pdpu, "pnum:%d fmt: %p4cc rt:%d fl:%u lut:0x%llx\n",
292 			pdpu->pipe - SSPP_VIG0,
293 			fmt ? &fmt->pixel_format : NULL,
294 			pdpu->is_rt_pipe, total_fl, cfg.creq_lut);
295 
296 	trace_dpu_perf_set_danger_luts(pdpu->pipe - SSPP_VIG0,
297 			(fmt) ? fmt->pixel_format : 0,
298 			(fmt) ? fmt->fetch_mode : 0,
299 			cfg.danger_lut,
300 			cfg.safe_lut);
301 
302 	DPU_DEBUG_PLANE(pdpu, "pnum:%d fmt: %p4cc mode:%d luts[0x%x, 0x%x]\n",
303 			pdpu->pipe - SSPP_VIG0,
304 			fmt ? &fmt->pixel_format : NULL,
305 			fmt ? fmt->fetch_mode : -1,
306 			cfg.danger_lut,
307 			cfg.safe_lut);
308 
309 	pipe->sspp->ops.setup_qos_lut(pipe->sspp, &cfg);
310 }
311 
312 /**
313  * _dpu_plane_set_qos_ctrl - set QoS control of the given plane
314  * @plane:		Pointer to drm plane
315  * @pipe:		Pointer to software pipe
316  * @enable:		true to enable QoS control
317  */
_dpu_plane_set_qos_ctrl(struct drm_plane * plane,struct dpu_sw_pipe * pipe,bool enable)318 static void _dpu_plane_set_qos_ctrl(struct drm_plane *plane,
319 	struct dpu_sw_pipe *pipe,
320 	bool enable)
321 {
322 	struct dpu_plane *pdpu = to_dpu_plane(plane);
323 
324 	if (!pdpu->is_rt_pipe)
325 		enable = false;
326 
327 	DPU_DEBUG_PLANE(pdpu, "pnum:%d ds:%d is_rt:%d\n",
328 		pdpu->pipe - SSPP_VIG0,
329 		enable,
330 		pdpu->is_rt_pipe);
331 
332 	pipe->sspp->ops.setup_qos_ctrl(pipe->sspp,
333 				       enable);
334 }
335 
_dpu_plane_sspp_clk_force_ctrl(struct dpu_hw_sspp * sspp,struct dpu_hw_mdp * mdp,bool enable,bool * forced_on)336 static bool _dpu_plane_sspp_clk_force_ctrl(struct dpu_hw_sspp *sspp,
337 					   struct dpu_hw_mdp *mdp,
338 					   bool enable, bool *forced_on)
339 {
340 	if (sspp->ops.setup_clk_force_ctrl) {
341 		*forced_on = sspp->ops.setup_clk_force_ctrl(sspp, enable);
342 		return true;
343 	}
344 
345 	if (mdp->ops.setup_clk_force_ctrl) {
346 		*forced_on = mdp->ops.setup_clk_force_ctrl(mdp, sspp->cap->clk_ctrl, enable);
347 		return true;
348 	}
349 
350 	return false;
351 }
352 
353 /**
354  * _dpu_plane_set_ot_limit - set OT limit for the given plane
355  * @plane:		Pointer to drm plane
356  * @pipe:		Pointer to software pipe
357  * @pipe_cfg:		Pointer to pipe configuration
358  * @frame_rate:		CRTC's frame rate
359  */
_dpu_plane_set_ot_limit(struct drm_plane * plane,struct dpu_sw_pipe * pipe,struct dpu_sw_pipe_cfg * pipe_cfg,int frame_rate)360 static void _dpu_plane_set_ot_limit(struct drm_plane *plane,
361 		struct dpu_sw_pipe *pipe,
362 		struct dpu_sw_pipe_cfg *pipe_cfg,
363 		int frame_rate)
364 {
365 	struct dpu_plane *pdpu = to_dpu_plane(plane);
366 	struct dpu_vbif_set_ot_params ot_params;
367 	struct dpu_kms *dpu_kms = _dpu_plane_get_kms(plane);
368 	bool forced_on = false;
369 
370 	memset(&ot_params, 0, sizeof(ot_params));
371 	ot_params.xin_id = pipe->sspp->cap->xin_id;
372 	ot_params.num = pipe->sspp->idx - SSPP_NONE;
373 	ot_params.width = drm_rect_width(&pipe_cfg->src_rect);
374 	ot_params.height = drm_rect_height(&pipe_cfg->src_rect);
375 	ot_params.is_wfd = !pdpu->is_rt_pipe;
376 	ot_params.frame_rate = frame_rate;
377 	ot_params.vbif_idx = VBIF_RT;
378 	ot_params.rd = true;
379 
380 	if (!_dpu_plane_sspp_clk_force_ctrl(pipe->sspp, dpu_kms->hw_mdp,
381 					    true, &forced_on))
382 		return;
383 
384 	dpu_vbif_set_ot_limit(dpu_kms, &ot_params);
385 
386 	if (forced_on)
387 		_dpu_plane_sspp_clk_force_ctrl(pipe->sspp, dpu_kms->hw_mdp,
388 					       false, &forced_on);
389 }
390 
391 /**
392  * _dpu_plane_set_qos_remap - set vbif QoS for the given plane
393  * @plane:		Pointer to drm plane
394  * @pipe:		Pointer to software pipe
395  */
_dpu_plane_set_qos_remap(struct drm_plane * plane,struct dpu_sw_pipe * pipe)396 static void _dpu_plane_set_qos_remap(struct drm_plane *plane,
397 		struct dpu_sw_pipe *pipe)
398 {
399 	struct dpu_plane *pdpu = to_dpu_plane(plane);
400 	struct dpu_vbif_set_qos_params qos_params;
401 	struct dpu_kms *dpu_kms = _dpu_plane_get_kms(plane);
402 	bool forced_on = false;
403 
404 	memset(&qos_params, 0, sizeof(qos_params));
405 	qos_params.vbif_idx = VBIF_RT;
406 	qos_params.xin_id = pipe->sspp->cap->xin_id;
407 	qos_params.num = pipe->sspp->idx - SSPP_VIG0;
408 	qos_params.is_rt = pdpu->is_rt_pipe;
409 
410 	DPU_DEBUG_PLANE(pdpu, "pipe:%d vbif:%d xin:%d rt:%d\n",
411 			qos_params.num,
412 			qos_params.vbif_idx,
413 			qos_params.xin_id, qos_params.is_rt);
414 
415 	if (!_dpu_plane_sspp_clk_force_ctrl(pipe->sspp, dpu_kms->hw_mdp,
416 					    true, &forced_on))
417 		return;
418 
419 	dpu_vbif_set_qos_remap(dpu_kms, &qos_params);
420 
421 	if (forced_on)
422 		_dpu_plane_sspp_clk_force_ctrl(pipe->sspp, dpu_kms->hw_mdp,
423 					       false, &forced_on);
424 }
425 
_dpu_plane_setup_scaler3(struct dpu_hw_sspp * pipe_hw,uint32_t src_w,uint32_t src_h,uint32_t dst_w,uint32_t dst_h,struct dpu_hw_scaler3_cfg * scale_cfg,const struct msm_format * fmt,uint32_t chroma_subsmpl_h,uint32_t chroma_subsmpl_v,unsigned int rotation)426 static void _dpu_plane_setup_scaler3(struct dpu_hw_sspp *pipe_hw,
427 		uint32_t src_w, uint32_t src_h, uint32_t dst_w, uint32_t dst_h,
428 		struct dpu_hw_scaler3_cfg *scale_cfg,
429 		const struct msm_format *fmt,
430 		uint32_t chroma_subsmpl_h, uint32_t chroma_subsmpl_v,
431 		unsigned int rotation)
432 {
433 	uint32_t i;
434 	bool inline_rotation = rotation & DRM_MODE_ROTATE_90;
435 
436 	/*
437 	 * For inline rotation cases, scaler config is post-rotation,
438 	 * so swap the dimensions here. However, pixel extension will
439 	 * need pre-rotation settings.
440 	 */
441 	if (inline_rotation)
442 		swap(src_w, src_h);
443 
444 	scale_cfg->phase_step_x[DPU_SSPP_COMP_0] =
445 		mult_frac((1 << PHASE_STEP_SHIFT), src_w, dst_w);
446 	scale_cfg->phase_step_y[DPU_SSPP_COMP_0] =
447 		mult_frac((1 << PHASE_STEP_SHIFT), src_h, dst_h);
448 
449 
450 	scale_cfg->phase_step_y[DPU_SSPP_COMP_1_2] =
451 		scale_cfg->phase_step_y[DPU_SSPP_COMP_0] / chroma_subsmpl_v;
452 	scale_cfg->phase_step_x[DPU_SSPP_COMP_1_2] =
453 		scale_cfg->phase_step_x[DPU_SSPP_COMP_0] / chroma_subsmpl_h;
454 
455 	scale_cfg->phase_step_x[DPU_SSPP_COMP_2] =
456 		scale_cfg->phase_step_x[DPU_SSPP_COMP_1_2];
457 	scale_cfg->phase_step_y[DPU_SSPP_COMP_2] =
458 		scale_cfg->phase_step_y[DPU_SSPP_COMP_1_2];
459 
460 	scale_cfg->phase_step_x[DPU_SSPP_COMP_3] =
461 		scale_cfg->phase_step_x[DPU_SSPP_COMP_0];
462 	scale_cfg->phase_step_y[DPU_SSPP_COMP_3] =
463 		scale_cfg->phase_step_y[DPU_SSPP_COMP_0];
464 
465 	for (i = 0; i < DPU_MAX_PLANES; i++) {
466 		scale_cfg->src_width[i] = src_w;
467 		scale_cfg->src_height[i] = src_h;
468 		if (i == DPU_SSPP_COMP_1_2 || i == DPU_SSPP_COMP_2) {
469 			scale_cfg->src_width[i] /= chroma_subsmpl_h;
470 			scale_cfg->src_height[i] /= chroma_subsmpl_v;
471 		}
472 
473 		if (pipe_hw->cap->sblk->scaler_blk.version >= 0x3000) {
474 			scale_cfg->preload_x[i] = DPU_QSEED4_DEFAULT_PRELOAD_H;
475 			scale_cfg->preload_y[i] = DPU_QSEED4_DEFAULT_PRELOAD_V;
476 		} else {
477 			scale_cfg->preload_x[i] = DPU_QSEED3_DEFAULT_PRELOAD_H;
478 			scale_cfg->preload_y[i] = DPU_QSEED3_DEFAULT_PRELOAD_V;
479 		}
480 	}
481 	if (!(MSM_FORMAT_IS_YUV(fmt)) && (src_h == dst_h)
482 		&& (src_w == dst_w))
483 		return;
484 
485 	scale_cfg->dst_width = dst_w;
486 	scale_cfg->dst_height = dst_h;
487 	scale_cfg->y_rgb_filter_cfg = DPU_SCALE_BIL;
488 	scale_cfg->uv_filter_cfg = DPU_SCALE_BIL;
489 	scale_cfg->alpha_filter_cfg = DPU_SCALE_ALPHA_BIL;
490 	scale_cfg->lut_flag = 0;
491 	scale_cfg->blend_cfg = 1;
492 	scale_cfg->enable = 1;
493 }
494 
_dpu_plane_setup_pixel_ext(struct dpu_hw_scaler3_cfg * scale_cfg,struct dpu_hw_pixel_ext * pixel_ext,uint32_t src_w,uint32_t src_h,uint32_t chroma_subsmpl_h,uint32_t chroma_subsmpl_v)495 static void _dpu_plane_setup_pixel_ext(struct dpu_hw_scaler3_cfg *scale_cfg,
496 				struct dpu_hw_pixel_ext *pixel_ext,
497 				uint32_t src_w, uint32_t src_h,
498 				uint32_t chroma_subsmpl_h, uint32_t chroma_subsmpl_v)
499 {
500 	int i;
501 
502 	for (i = 0; i < DPU_MAX_PLANES; i++) {
503 		if (i == DPU_SSPP_COMP_1_2 || i == DPU_SSPP_COMP_2) {
504 			src_w /= chroma_subsmpl_h;
505 			src_h /= chroma_subsmpl_v;
506 		}
507 
508 		pixel_ext->num_ext_pxls_top[i] = src_h;
509 		pixel_ext->num_ext_pxls_left[i] = src_w;
510 	}
511 }
512 
_dpu_plane_get_csc(struct dpu_sw_pipe * pipe,const struct msm_format * fmt)513 static const struct dpu_csc_cfg *_dpu_plane_get_csc(struct dpu_sw_pipe *pipe,
514 						    const struct msm_format *fmt)
515 {
516 	const struct dpu_csc_cfg *csc_ptr;
517 
518 	if (!MSM_FORMAT_IS_YUV(fmt))
519 		return NULL;
520 
521 	if (BIT(DPU_SSPP_CSC_10BIT) & pipe->sspp->cap->features)
522 		csc_ptr = &dpu_csc10_YUV2RGB_601L;
523 	else
524 		csc_ptr = &dpu_csc_YUV2RGB_601L;
525 
526 	return csc_ptr;
527 }
528 
_dpu_plane_setup_scaler(struct dpu_sw_pipe * pipe,const struct msm_format * fmt,bool color_fill,struct dpu_sw_pipe_cfg * pipe_cfg)529 static void _dpu_plane_setup_scaler(struct dpu_sw_pipe *pipe,
530 		const struct msm_format *fmt, bool color_fill,
531 		struct dpu_sw_pipe_cfg *pipe_cfg)
532 {
533 	struct dpu_hw_sspp *pipe_hw = pipe->sspp;
534 	const struct drm_format_info *info = drm_format_info(fmt->pixel_format);
535 	struct dpu_hw_scaler3_cfg scaler3_cfg;
536 	struct dpu_hw_pixel_ext pixel_ext;
537 	u32 src_width = drm_rect_width(&pipe_cfg->src_rect);
538 	u32 src_height = drm_rect_height(&pipe_cfg->src_rect);
539 	u32 dst_width = drm_rect_width(&pipe_cfg->dst_rect);
540 	u32 dst_height = drm_rect_height(&pipe_cfg->dst_rect);
541 
542 	memset(&scaler3_cfg, 0, sizeof(scaler3_cfg));
543 	memset(&pixel_ext, 0, sizeof(pixel_ext));
544 
545 	/* don't chroma subsample if decimating */
546 	/* update scaler. calculate default config for QSEED3 */
547 	_dpu_plane_setup_scaler3(pipe_hw,
548 			src_width,
549 			src_height,
550 			dst_width,
551 			dst_height,
552 			&scaler3_cfg, fmt,
553 			info->hsub, info->vsub,
554 			pipe_cfg->rotation);
555 
556 	/* configure pixel extension based on scalar config */
557 	_dpu_plane_setup_pixel_ext(&scaler3_cfg, &pixel_ext,
558 			src_width, src_height, info->hsub, info->vsub);
559 
560 	if (pipe_hw->ops.setup_pe)
561 		pipe_hw->ops.setup_pe(pipe_hw,
562 				&pixel_ext);
563 
564 	/**
565 	 * when programmed in multirect mode, scalar block will be
566 	 * bypassed. Still we need to update alpha and bitwidth
567 	 * ONLY for RECT0
568 	 */
569 	if (pipe_hw->ops.setup_scaler &&
570 			pipe->multirect_index != DPU_SSPP_RECT_1)
571 		pipe_hw->ops.setup_scaler(pipe_hw,
572 				&scaler3_cfg,
573 				fmt);
574 }
575 
_dpu_plane_color_fill_pipe(struct dpu_plane_state * pstate,struct dpu_sw_pipe * pipe,struct drm_rect * dst_rect,u32 fill_color,const struct msm_format * fmt)576 static void _dpu_plane_color_fill_pipe(struct dpu_plane_state *pstate,
577 				       struct dpu_sw_pipe *pipe,
578 				       struct drm_rect *dst_rect,
579 				       u32 fill_color,
580 				       const struct msm_format *fmt)
581 {
582 	struct dpu_sw_pipe_cfg pipe_cfg;
583 
584 	/* update sspp */
585 	if (!pipe->sspp->ops.setup_solidfill)
586 		return;
587 
588 	pipe->sspp->ops.setup_solidfill(pipe, fill_color);
589 
590 	/* override scaler/decimation if solid fill */
591 	pipe_cfg.dst_rect = *dst_rect;
592 
593 	pipe_cfg.src_rect.x1 = 0;
594 	pipe_cfg.src_rect.y1 = 0;
595 	pipe_cfg.src_rect.x2 =
596 		drm_rect_width(&pipe_cfg.dst_rect);
597 	pipe_cfg.src_rect.y2 =
598 		drm_rect_height(&pipe_cfg.dst_rect);
599 
600 	if (pipe->sspp->ops.setup_format)
601 		pipe->sspp->ops.setup_format(pipe, fmt, DPU_SSPP_SOLID_FILL);
602 
603 	if (pipe->sspp->ops.setup_rects)
604 		pipe->sspp->ops.setup_rects(pipe, &pipe_cfg);
605 
606 	_dpu_plane_setup_scaler(pipe, fmt, true, &pipe_cfg);
607 }
608 
609 /**
610  * _dpu_plane_color_fill - enables color fill on plane
611  * @pdpu:   Pointer to DPU plane object
612  * @color:  RGB fill color value, [23..16] Blue, [15..8] Green, [7..0] Red
613  * @alpha:  8-bit fill alpha value, 255 selects 100% alpha
614  */
_dpu_plane_color_fill(struct dpu_plane * pdpu,uint32_t color,uint32_t alpha)615 static void _dpu_plane_color_fill(struct dpu_plane *pdpu,
616 		uint32_t color, uint32_t alpha)
617 {
618 	const struct msm_format *fmt;
619 	const struct drm_plane *plane = &pdpu->base;
620 	struct msm_drm_private *priv = plane->dev->dev_private;
621 	struct dpu_plane_state *pstate = to_dpu_plane_state(plane->state);
622 	u32 fill_color = (color & 0xFFFFFF) | ((alpha & 0xFF) << 24);
623 
624 	DPU_DEBUG_PLANE(pdpu, "\n");
625 
626 	/*
627 	 * select fill format to match user property expectation,
628 	 * h/w only supports RGB variants
629 	 */
630 	fmt = mdp_get_format(priv->kms, DRM_FORMAT_ABGR8888, 0);
631 	/* should not happen ever */
632 	if (!fmt)
633 		return;
634 
635 	/* update sspp */
636 	_dpu_plane_color_fill_pipe(pstate, &pstate->pipe, &pstate->pipe_cfg.dst_rect,
637 				   fill_color, fmt);
638 
639 	if (pstate->r_pipe.sspp)
640 		_dpu_plane_color_fill_pipe(pstate, &pstate->r_pipe, &pstate->r_pipe_cfg.dst_rect,
641 					   fill_color, fmt);
642 }
643 
dpu_plane_prepare_fb(struct drm_plane * plane,struct drm_plane_state * new_state)644 static int dpu_plane_prepare_fb(struct drm_plane *plane,
645 		struct drm_plane_state *new_state)
646 {
647 	struct drm_framebuffer *fb = new_state->fb;
648 	struct dpu_plane *pdpu = to_dpu_plane(plane);
649 	struct dpu_plane_state *pstate = to_dpu_plane_state(new_state);
650 	struct dpu_kms *kms = _dpu_plane_get_kms(&pdpu->base);
651 	int ret;
652 
653 	if (!new_state->fb)
654 		return 0;
655 
656 	DPU_DEBUG_PLANE(pdpu, "FB[%u]\n", fb->base.id);
657 
658 	/* cache aspace */
659 	pstate->aspace = kms->base.aspace;
660 
661 	/*
662 	 * TODO: Need to sort out the msm_framebuffer_prepare() call below so
663 	 *       we can use msm_atomic_prepare_fb() instead of doing the
664 	 *       implicit fence and fb prepare by hand here.
665 	 */
666 	drm_gem_plane_helper_prepare_fb(plane, new_state);
667 
668 	if (pstate->aspace) {
669 		ret = msm_framebuffer_prepare(new_state->fb,
670 				pstate->aspace, pstate->needs_dirtyfb);
671 		if (ret) {
672 			DPU_ERROR("failed to prepare framebuffer\n");
673 			return ret;
674 		}
675 	}
676 
677 	return 0;
678 }
679 
dpu_plane_cleanup_fb(struct drm_plane * plane,struct drm_plane_state * old_state)680 static void dpu_plane_cleanup_fb(struct drm_plane *plane,
681 		struct drm_plane_state *old_state)
682 {
683 	struct dpu_plane *pdpu = to_dpu_plane(plane);
684 	struct dpu_plane_state *old_pstate;
685 
686 	if (!old_state || !old_state->fb)
687 		return;
688 
689 	old_pstate = to_dpu_plane_state(old_state);
690 
691 	DPU_DEBUG_PLANE(pdpu, "FB[%u]\n", old_state->fb->base.id);
692 
693 	msm_framebuffer_cleanup(old_state->fb, old_pstate->aspace,
694 				old_pstate->needs_dirtyfb);
695 }
696 
dpu_plane_check_inline_rotation(struct dpu_plane * pdpu,struct dpu_sw_pipe * pipe,struct drm_rect src,const struct msm_format * fmt)697 static int dpu_plane_check_inline_rotation(struct dpu_plane *pdpu,
698 					   struct dpu_sw_pipe *pipe,
699 					   struct drm_rect src,
700 					   const struct msm_format *fmt)
701 {
702 	const struct dpu_sspp_sub_blks *sblk = pipe->sspp->cap->sblk;
703 	size_t num_formats;
704 	const u32 *supported_formats;
705 
706 	if (!test_bit(DPU_SSPP_INLINE_ROTATION, &pipe->sspp->cap->features))
707 		return -EINVAL;
708 
709 	if (!sblk->rotation_cfg) {
710 		DPU_ERROR("invalid rotation cfg\n");
711 		return -EINVAL;
712 	}
713 
714 	if (drm_rect_width(&src) > sblk->rotation_cfg->rot_maxheight) {
715 		DPU_DEBUG_PLANE(pdpu, "invalid height for inline rot:%d max:%d\n",
716 				src.y2, sblk->rotation_cfg->rot_maxheight);
717 		return -EINVAL;
718 	}
719 
720 	supported_formats = sblk->rotation_cfg->rot_format_list;
721 	num_formats = sblk->rotation_cfg->rot_num_formats;
722 
723 	if (!MSM_FORMAT_IS_UBWC(fmt) ||
724 		!dpu_find_format(fmt->pixel_format, supported_formats, num_formats))
725 		return -EINVAL;
726 
727 	return 0;
728 }
729 
dpu_plane_atomic_check_pipe(struct dpu_plane * pdpu,struct dpu_sw_pipe * pipe,struct dpu_sw_pipe_cfg * pipe_cfg,const struct msm_format * fmt,const struct drm_display_mode * mode)730 static int dpu_plane_atomic_check_pipe(struct dpu_plane *pdpu,
731 		struct dpu_sw_pipe *pipe,
732 		struct dpu_sw_pipe_cfg *pipe_cfg,
733 		const struct msm_format *fmt,
734 		const struct drm_display_mode *mode)
735 {
736 	uint32_t min_src_size;
737 	struct dpu_kms *kms = _dpu_plane_get_kms(&pdpu->base);
738 	int ret;
739 
740 	min_src_size = MSM_FORMAT_IS_YUV(fmt) ? 2 : 1;
741 
742 	if (MSM_FORMAT_IS_YUV(fmt) &&
743 	    !pipe->sspp->cap->sblk->csc_blk.len) {
744 		DPU_DEBUG_PLANE(pdpu,
745 				"plane doesn't have csc for yuv\n");
746 		return -EINVAL;
747 	}
748 
749 	/* check src bounds */
750 	if (drm_rect_width(&pipe_cfg->src_rect) < min_src_size ||
751 	    drm_rect_height(&pipe_cfg->src_rect) < min_src_size) {
752 		DPU_DEBUG_PLANE(pdpu, "invalid source " DRM_RECT_FMT "\n",
753 				DRM_RECT_ARG(&pipe_cfg->src_rect));
754 		return -E2BIG;
755 	}
756 
757 	/* valid yuv image */
758 	if (MSM_FORMAT_IS_YUV(fmt) &&
759 	    (pipe_cfg->src_rect.x1 & 0x1 ||
760 	     pipe_cfg->src_rect.y1 & 0x1 ||
761 	     drm_rect_width(&pipe_cfg->src_rect) & 0x1 ||
762 	     drm_rect_height(&pipe_cfg->src_rect) & 0x1)) {
763 		DPU_DEBUG_PLANE(pdpu, "invalid yuv source " DRM_RECT_FMT "\n",
764 				DRM_RECT_ARG(&pipe_cfg->src_rect));
765 		return -EINVAL;
766 	}
767 
768 	/* min dst support */
769 	if (drm_rect_width(&pipe_cfg->dst_rect) < 0x1 ||
770 	    drm_rect_height(&pipe_cfg->dst_rect) < 0x1) {
771 		DPU_DEBUG_PLANE(pdpu, "invalid dest rect " DRM_RECT_FMT "\n",
772 				DRM_RECT_ARG(&pipe_cfg->dst_rect));
773 		return -EINVAL;
774 	}
775 
776 	if (pipe_cfg->rotation & DRM_MODE_ROTATE_90) {
777 		ret = dpu_plane_check_inline_rotation(pdpu, pipe, pipe_cfg->src_rect, fmt);
778 		if (ret)
779 			return ret;
780 	}
781 
782 	/* max clk check */
783 	if (_dpu_plane_calc_clk(mode, pipe_cfg) > kms->perf.max_core_clk_rate) {
784 		DPU_DEBUG_PLANE(pdpu, "plane exceeds max mdp core clk limits\n");
785 		return -E2BIG;
786 	}
787 
788 	return 0;
789 }
790 
791 #define MAX_UPSCALE_RATIO	20
792 #define MAX_DOWNSCALE_RATIO	4
793 
dpu_plane_atomic_check_nosspp(struct drm_plane * plane,struct drm_plane_state * new_plane_state,const struct drm_crtc_state * crtc_state)794 static int dpu_plane_atomic_check_nosspp(struct drm_plane *plane,
795 					 struct drm_plane_state *new_plane_state,
796 					 const struct drm_crtc_state *crtc_state)
797 {
798 	int i, ret = 0, min_scale, max_scale;
799 	struct dpu_plane *pdpu = to_dpu_plane(plane);
800 	struct dpu_kms *kms = _dpu_plane_get_kms(&pdpu->base);
801 	u64 max_mdp_clk_rate = kms->perf.max_core_clk_rate;
802 	struct dpu_plane_state *pstate = to_dpu_plane_state(new_plane_state);
803 	struct dpu_sw_pipe_cfg *pipe_cfg = &pstate->pipe_cfg;
804 	struct dpu_sw_pipe_cfg *r_pipe_cfg = &pstate->r_pipe_cfg;
805 	struct drm_rect fb_rect = { 0 };
806 	uint32_t max_linewidth;
807 
808 	min_scale = FRAC_16_16(1, MAX_UPSCALE_RATIO);
809 	max_scale = MAX_DOWNSCALE_RATIO << 16;
810 
811 	ret = drm_atomic_helper_check_plane_state(new_plane_state, crtc_state,
812 						  min_scale,
813 						  max_scale,
814 						  true, true);
815 	if (ret) {
816 		DPU_DEBUG_PLANE(pdpu, "Check plane state failed (%d)\n", ret);
817 		return ret;
818 	}
819 	if (!new_plane_state->visible)
820 		return 0;
821 
822 	pstate->stage = DPU_STAGE_0 + pstate->base.normalized_zpos;
823 	if (pstate->stage >= pdpu->catalog->caps->max_mixer_blendstages) {
824 		DPU_ERROR("> %d plane stages assigned\n",
825 			  pdpu->catalog->caps->max_mixer_blendstages - DPU_STAGE_0);
826 		return -EINVAL;
827 	}
828 
829 	/* state->src is 16.16, src_rect is not */
830 	drm_rect_fp_to_int(&pipe_cfg->src_rect, &new_plane_state->src);
831 
832 	pipe_cfg->dst_rect = new_plane_state->dst;
833 
834 	fb_rect.x2 = new_plane_state->fb->width;
835 	fb_rect.y2 = new_plane_state->fb->height;
836 
837 	/* Ensure fb size is supported */
838 	if (drm_rect_width(&fb_rect) > DPU_MAX_IMG_WIDTH ||
839 	    drm_rect_height(&fb_rect) > DPU_MAX_IMG_HEIGHT) {
840 		DPU_DEBUG_PLANE(pdpu, "invalid framebuffer " DRM_RECT_FMT "\n",
841 				DRM_RECT_ARG(&fb_rect));
842 		return -E2BIG;
843 	}
844 
845 	ret = dpu_format_populate_plane_sizes(new_plane_state->fb, &pstate->layout);
846 	if (ret) {
847 		DPU_ERROR_PLANE(pdpu, "failed to get format plane sizes, %d\n", ret);
848 		return ret;
849 	}
850 
851 	for (i = 0; i < pstate->layout.num_planes; i++)
852 		if (pstate->layout.plane_pitch[i] > DPU_SSPP_MAX_PITCH_SIZE)
853 			return -E2BIG;
854 
855 	max_linewidth = pdpu->catalog->caps->max_linewidth;
856 
857 	drm_rect_rotate(&pipe_cfg->src_rect,
858 			new_plane_state->fb->width, new_plane_state->fb->height,
859 			new_plane_state->rotation);
860 
861 	if ((drm_rect_width(&pipe_cfg->src_rect) > max_linewidth) ||
862 	     _dpu_plane_calc_clk(&crtc_state->adjusted_mode, pipe_cfg) > max_mdp_clk_rate) {
863 		if (drm_rect_width(&pipe_cfg->src_rect) > 2 * max_linewidth) {
864 			DPU_DEBUG_PLANE(pdpu, "invalid src " DRM_RECT_FMT " line:%u\n",
865 					DRM_RECT_ARG(&pipe_cfg->src_rect), max_linewidth);
866 			return -E2BIG;
867 		}
868 
869 		*r_pipe_cfg = *pipe_cfg;
870 		pipe_cfg->src_rect.x2 = (pipe_cfg->src_rect.x1 + pipe_cfg->src_rect.x2) >> 1;
871 		pipe_cfg->dst_rect.x2 = (pipe_cfg->dst_rect.x1 + pipe_cfg->dst_rect.x2) >> 1;
872 		r_pipe_cfg->src_rect.x1 = pipe_cfg->src_rect.x2;
873 		r_pipe_cfg->dst_rect.x1 = pipe_cfg->dst_rect.x2;
874 	} else {
875 		memset(r_pipe_cfg, 0, sizeof(*r_pipe_cfg));
876 	}
877 
878 	drm_rect_rotate_inv(&pipe_cfg->src_rect,
879 			    new_plane_state->fb->width, new_plane_state->fb->height,
880 			    new_plane_state->rotation);
881 	if (r_pipe_cfg->src_rect.x1 != 0)
882 		drm_rect_rotate_inv(&r_pipe_cfg->src_rect,
883 				    new_plane_state->fb->width, new_plane_state->fb->height,
884 				    new_plane_state->rotation);
885 
886 	pstate->needs_qos_remap = drm_atomic_crtc_needs_modeset(crtc_state);
887 
888 	return 0;
889 }
890 
dpu_plane_atomic_check_sspp(struct drm_plane * plane,struct drm_atomic_state * state,const struct drm_crtc_state * crtc_state)891 static int dpu_plane_atomic_check_sspp(struct drm_plane *plane,
892 				       struct drm_atomic_state *state,
893 				       const struct drm_crtc_state *crtc_state)
894 {
895 	struct drm_plane_state *new_plane_state =
896 		drm_atomic_get_new_plane_state(state, plane);
897 	struct dpu_plane *pdpu = to_dpu_plane(plane);
898 	struct dpu_plane_state *pstate = to_dpu_plane_state(new_plane_state);
899 	struct dpu_sw_pipe *pipe = &pstate->pipe;
900 	struct dpu_sw_pipe *r_pipe = &pstate->r_pipe;
901 	const struct msm_format *fmt;
902 	struct dpu_sw_pipe_cfg *pipe_cfg = &pstate->pipe_cfg;
903 	struct dpu_sw_pipe_cfg *r_pipe_cfg = &pstate->r_pipe_cfg;
904 	uint32_t max_linewidth;
905 	uint32_t supported_rotations;
906 	const struct dpu_sspp_cfg *pipe_hw_caps;
907 	const struct dpu_sspp_sub_blks *sblk;
908 	int ret = 0;
909 
910 	pipe_hw_caps = pipe->sspp->cap;
911 	sblk = pipe->sspp->cap->sblk;
912 
913 	/*
914 	 * We already have verified scaling against platform limitations.
915 	 * Now check if the SSPP supports scaling at all.
916 	 */
917 	if (!sblk->scaler_blk.len &&
918 	    ((drm_rect_width(&new_plane_state->src) >> 16 !=
919 	      drm_rect_width(&new_plane_state->dst)) ||
920 	     (drm_rect_height(&new_plane_state->src) >> 16 !=
921 	      drm_rect_height(&new_plane_state->dst))))
922 		return -ERANGE;
923 
924 	fmt = msm_framebuffer_format(new_plane_state->fb);
925 
926 	max_linewidth = pdpu->catalog->caps->max_linewidth;
927 
928 	supported_rotations = DRM_MODE_REFLECT_MASK | DRM_MODE_ROTATE_0;
929 
930 	if (pipe_hw_caps->features & BIT(DPU_SSPP_INLINE_ROTATION))
931 		supported_rotations |= DRM_MODE_ROTATE_90;
932 
933 	pipe_cfg->rotation = drm_rotation_simplify(new_plane_state->rotation,
934 						   supported_rotations);
935 	r_pipe_cfg->rotation = pipe_cfg->rotation;
936 
937 	ret = dpu_plane_atomic_check_pipe(pdpu, pipe, pipe_cfg, fmt,
938 					  &crtc_state->adjusted_mode);
939 	if (ret)
940 		return ret;
941 
942 	if (drm_rect_width(&r_pipe_cfg->src_rect) != 0) {
943 		/*
944 		 * In parallel multirect case only the half of the usual width
945 		 * is supported for tiled formats. If we are here, we know that
946 		 * full width is more than max_linewidth, thus each rect is
947 		 * wider than allowed.
948 		 */
949 		if (MSM_FORMAT_IS_UBWC(fmt) &&
950 		    drm_rect_width(&pipe_cfg->src_rect) > max_linewidth) {
951 			DPU_DEBUG_PLANE(pdpu, "invalid src " DRM_RECT_FMT " line:%u, tiled format\n",
952 					DRM_RECT_ARG(&pipe_cfg->src_rect), max_linewidth);
953 			return -E2BIG;
954 		}
955 
956 		if (drm_rect_width(&pipe_cfg->src_rect) != drm_rect_width(&pipe_cfg->dst_rect) ||
957 		    drm_rect_height(&pipe_cfg->src_rect) != drm_rect_height(&pipe_cfg->dst_rect) ||
958 		    (!test_bit(DPU_SSPP_SMART_DMA_V1, &pipe->sspp->cap->features) &&
959 		     !test_bit(DPU_SSPP_SMART_DMA_V2, &pipe->sspp->cap->features)) ||
960 		    pipe_cfg->rotation & DRM_MODE_ROTATE_90 ||
961 		    MSM_FORMAT_IS_YUV(fmt)) {
962 			DPU_DEBUG_PLANE(pdpu, "invalid src " DRM_RECT_FMT " line:%u, can't use split source\n",
963 					DRM_RECT_ARG(&pipe_cfg->src_rect), max_linewidth);
964 			return -E2BIG;
965 		}
966 
967 		/*
968 		 * Use multirect for wide plane. We do not support dynamic
969 		 * assignment of SSPPs, so we know the configuration.
970 		 */
971 		pipe->multirect_index = DPU_SSPP_RECT_0;
972 		pipe->multirect_mode = DPU_SSPP_MULTIRECT_PARALLEL;
973 
974 		r_pipe->sspp = pipe->sspp;
975 		r_pipe->multirect_index = DPU_SSPP_RECT_1;
976 		r_pipe->multirect_mode = DPU_SSPP_MULTIRECT_PARALLEL;
977 
978 		ret = dpu_plane_atomic_check_pipe(pdpu, r_pipe, r_pipe_cfg, fmt,
979 						  &crtc_state->adjusted_mode);
980 		if (ret)
981 			return ret;
982 	}
983 
984 	return 0;
985 }
986 
dpu_plane_atomic_check(struct drm_plane * plane,struct drm_atomic_state * state)987 static int dpu_plane_atomic_check(struct drm_plane *plane,
988 				  struct drm_atomic_state *state)
989 {
990 	struct drm_plane_state *new_plane_state = drm_atomic_get_new_plane_state(state,
991 										 plane);
992 	int ret = 0;
993 	struct dpu_plane *pdpu = to_dpu_plane(plane);
994 	struct dpu_plane_state *pstate = to_dpu_plane_state(new_plane_state);
995 	struct dpu_kms *dpu_kms = _dpu_plane_get_kms(plane);
996 	struct dpu_sw_pipe *pipe = &pstate->pipe;
997 	struct dpu_sw_pipe *r_pipe = &pstate->r_pipe;
998 	const struct drm_crtc_state *crtc_state = NULL;
999 
1000 	if (new_plane_state->crtc)
1001 		crtc_state = drm_atomic_get_new_crtc_state(state,
1002 							   new_plane_state->crtc);
1003 
1004 	pipe->sspp = dpu_rm_get_sspp(&dpu_kms->rm, pdpu->pipe);
1005 	r_pipe->sspp = NULL;
1006 
1007 	ret = dpu_plane_atomic_check_nosspp(plane, new_plane_state, crtc_state);
1008 	if (ret)
1009 		return ret;
1010 
1011 	if (!new_plane_state->visible)
1012 		return 0;
1013 
1014 	pipe->multirect_index = DPU_SSPP_RECT_SOLO;
1015 	pipe->multirect_mode = DPU_SSPP_MULTIRECT_NONE;
1016 	r_pipe->multirect_index = DPU_SSPP_RECT_SOLO;
1017 	r_pipe->multirect_mode = DPU_SSPP_MULTIRECT_NONE;
1018 
1019 	return dpu_plane_atomic_check_sspp(plane, state, crtc_state);
1020 }
1021 
dpu_plane_flush_csc(struct dpu_plane * pdpu,struct dpu_sw_pipe * pipe)1022 static void dpu_plane_flush_csc(struct dpu_plane *pdpu, struct dpu_sw_pipe *pipe)
1023 {
1024 	const struct msm_format *format =
1025 		msm_framebuffer_format(pdpu->base.state->fb);
1026 	const struct dpu_csc_cfg *csc_ptr;
1027 
1028 	if (!pipe->sspp || !pipe->sspp->ops.setup_csc)
1029 		return;
1030 
1031 	csc_ptr = _dpu_plane_get_csc(pipe, format);
1032 	if (!csc_ptr)
1033 		return;
1034 
1035 	DPU_DEBUG_PLANE(pdpu, "using 0x%X 0x%X 0x%X...\n",
1036 			csc_ptr->csc_mv[0],
1037 			csc_ptr->csc_mv[1],
1038 			csc_ptr->csc_mv[2]);
1039 
1040 	pipe->sspp->ops.setup_csc(pipe->sspp, csc_ptr);
1041 
1042 }
1043 
1044 /**
1045  * dpu_plane_flush - final plane operations before commit flush
1046  * @plane: Pointer to drm plane structure
1047  */
dpu_plane_flush(struct drm_plane * plane)1048 void dpu_plane_flush(struct drm_plane *plane)
1049 {
1050 	struct dpu_plane *pdpu;
1051 	struct dpu_plane_state *pstate;
1052 
1053 	if (!plane || !plane->state) {
1054 		DPU_ERROR("invalid plane\n");
1055 		return;
1056 	}
1057 
1058 	pdpu = to_dpu_plane(plane);
1059 	pstate = to_dpu_plane_state(plane->state);
1060 
1061 	/*
1062 	 * These updates have to be done immediately before the plane flush
1063 	 * timing, and may not be moved to the atomic_update/mode_set functions.
1064 	 */
1065 	if (pdpu->is_error)
1066 		/* force white frame with 100% alpha pipe output on error */
1067 		_dpu_plane_color_fill(pdpu, 0xFFFFFF, 0xFF);
1068 	else if (pdpu->color_fill & DPU_PLANE_COLOR_FILL_FLAG)
1069 		/* force 100% alpha */
1070 		_dpu_plane_color_fill(pdpu, pdpu->color_fill, 0xFF);
1071 	else {
1072 		dpu_plane_flush_csc(pdpu, &pstate->pipe);
1073 		dpu_plane_flush_csc(pdpu, &pstate->r_pipe);
1074 	}
1075 
1076 	/* flag h/w flush complete */
1077 	if (plane->state)
1078 		pstate->pending = false;
1079 }
1080 
1081 /**
1082  * dpu_plane_set_error: enable/disable error condition
1083  * @plane: pointer to drm_plane structure
1084  * @error: error value to set
1085  */
dpu_plane_set_error(struct drm_plane * plane,bool error)1086 void dpu_plane_set_error(struct drm_plane *plane, bool error)
1087 {
1088 	struct dpu_plane *pdpu;
1089 
1090 	if (!plane)
1091 		return;
1092 
1093 	pdpu = to_dpu_plane(plane);
1094 	pdpu->is_error = error;
1095 }
1096 
dpu_plane_sspp_update_pipe(struct drm_plane * plane,struct dpu_sw_pipe * pipe,struct dpu_sw_pipe_cfg * pipe_cfg,const struct msm_format * fmt,int frame_rate,struct dpu_hw_fmt_layout * layout)1097 static void dpu_plane_sspp_update_pipe(struct drm_plane *plane,
1098 				       struct dpu_sw_pipe *pipe,
1099 				       struct dpu_sw_pipe_cfg *pipe_cfg,
1100 				       const struct msm_format *fmt,
1101 				       int frame_rate,
1102 				       struct dpu_hw_fmt_layout *layout)
1103 {
1104 	uint32_t src_flags;
1105 	struct dpu_plane *pdpu = to_dpu_plane(plane);
1106 	struct drm_plane_state *state = plane->state;
1107 	struct dpu_plane_state *pstate = to_dpu_plane_state(state);
1108 
1109 	if (layout && pipe->sspp->ops.setup_sourceaddress) {
1110 		trace_dpu_plane_set_scanout(pipe, layout);
1111 		pipe->sspp->ops.setup_sourceaddress(pipe, layout);
1112 	}
1113 
1114 	/* override for color fill */
1115 	if (pdpu->color_fill & DPU_PLANE_COLOR_FILL_FLAG) {
1116 		_dpu_plane_set_qos_ctrl(plane, pipe, false);
1117 
1118 		/* skip remaining processing on color fill */
1119 		return;
1120 	}
1121 
1122 	if (pipe->sspp->ops.setup_rects) {
1123 		pipe->sspp->ops.setup_rects(pipe,
1124 				pipe_cfg);
1125 	}
1126 
1127 	_dpu_plane_setup_scaler(pipe, fmt, false, pipe_cfg);
1128 
1129 	if (pipe->sspp->ops.setup_multirect)
1130 		pipe->sspp->ops.setup_multirect(
1131 				pipe);
1132 
1133 	if (pipe->sspp->ops.setup_format) {
1134 		unsigned int rotation = pipe_cfg->rotation;
1135 
1136 		src_flags = 0x0;
1137 
1138 		if (rotation & DRM_MODE_REFLECT_X)
1139 			src_flags |= DPU_SSPP_FLIP_LR;
1140 
1141 		if (rotation & DRM_MODE_REFLECT_Y)
1142 			src_flags |= DPU_SSPP_FLIP_UD;
1143 
1144 		if (rotation & DRM_MODE_ROTATE_90)
1145 			src_flags |= DPU_SSPP_ROT_90;
1146 
1147 		/* update format */
1148 		pipe->sspp->ops.setup_format(pipe, fmt, src_flags);
1149 
1150 		if (pipe->sspp->ops.setup_cdp) {
1151 			const struct dpu_perf_cfg *perf = pdpu->catalog->perf;
1152 
1153 			pipe->sspp->ops.setup_cdp(pipe, fmt,
1154 						  perf->cdp_cfg[DPU_PERF_CDP_USAGE_RT].rd_enable);
1155 		}
1156 	}
1157 
1158 	_dpu_plane_set_qos_lut(plane, pipe, fmt, pipe_cfg);
1159 
1160 	if (pipe->sspp->idx != SSPP_CURSOR0 &&
1161 	    pipe->sspp->idx != SSPP_CURSOR1)
1162 		_dpu_plane_set_ot_limit(plane, pipe, pipe_cfg, frame_rate);
1163 
1164 	if (pstate->needs_qos_remap)
1165 		_dpu_plane_set_qos_remap(plane, pipe);
1166 }
1167 
dpu_plane_sspp_atomic_update(struct drm_plane * plane,struct drm_plane_state * new_state)1168 static void dpu_plane_sspp_atomic_update(struct drm_plane *plane,
1169 					 struct drm_plane_state *new_state)
1170 {
1171 	struct dpu_plane *pdpu = to_dpu_plane(plane);
1172 	struct drm_plane_state *state = plane->state;
1173 	struct dpu_plane_state *pstate = to_dpu_plane_state(state);
1174 	struct dpu_sw_pipe *pipe = &pstate->pipe;
1175 	struct dpu_sw_pipe *r_pipe = &pstate->r_pipe;
1176 	struct drm_crtc *crtc = state->crtc;
1177 	struct drm_framebuffer *fb = state->fb;
1178 	bool is_rt_pipe;
1179 	const struct msm_format *fmt =
1180 		msm_framebuffer_format(fb);
1181 	struct dpu_sw_pipe_cfg *pipe_cfg = &pstate->pipe_cfg;
1182 	struct dpu_sw_pipe_cfg *r_pipe_cfg = &pstate->r_pipe_cfg;
1183 
1184 	pstate->pending = true;
1185 
1186 	is_rt_pipe = (dpu_crtc_get_client_type(crtc) != NRT_CLIENT);
1187 	pstate->needs_qos_remap |= (is_rt_pipe != pdpu->is_rt_pipe);
1188 	pdpu->is_rt_pipe = is_rt_pipe;
1189 
1190 	dpu_format_populate_addrs(pstate->aspace, new_state->fb, &pstate->layout);
1191 
1192 	DPU_DEBUG_PLANE(pdpu, "FB[%u] " DRM_RECT_FP_FMT "->crtc%u " DRM_RECT_FMT
1193 			", %p4cc ubwc %d\n", fb->base.id, DRM_RECT_FP_ARG(&state->src),
1194 			crtc->base.id, DRM_RECT_ARG(&state->dst),
1195 			&fmt->pixel_format, MSM_FORMAT_IS_UBWC(fmt));
1196 
1197 	dpu_plane_sspp_update_pipe(plane, pipe, pipe_cfg, fmt,
1198 				   drm_mode_vrefresh(&crtc->mode),
1199 				   &pstate->layout);
1200 
1201 	if (r_pipe->sspp) {
1202 		dpu_plane_sspp_update_pipe(plane, r_pipe, r_pipe_cfg, fmt,
1203 					   drm_mode_vrefresh(&crtc->mode),
1204 					   &pstate->layout);
1205 	}
1206 
1207 	if (pstate->needs_qos_remap)
1208 		pstate->needs_qos_remap = false;
1209 
1210 	pstate->plane_fetch_bw = _dpu_plane_calc_bw(pdpu->catalog, fmt,
1211 						    &crtc->mode, pipe_cfg);
1212 
1213 	pstate->plane_clk = _dpu_plane_calc_clk(&crtc->mode, pipe_cfg);
1214 
1215 	if (r_pipe->sspp) {
1216 		pstate->plane_fetch_bw += _dpu_plane_calc_bw(pdpu->catalog, fmt, &crtc->mode, r_pipe_cfg);
1217 
1218 		pstate->plane_clk = max(pstate->plane_clk, _dpu_plane_calc_clk(&crtc->mode, r_pipe_cfg));
1219 	}
1220 }
1221 
_dpu_plane_atomic_disable(struct drm_plane * plane)1222 static void _dpu_plane_atomic_disable(struct drm_plane *plane)
1223 {
1224 	struct drm_plane_state *state = plane->state;
1225 	struct dpu_plane_state *pstate = to_dpu_plane_state(state);
1226 	struct dpu_sw_pipe *r_pipe = &pstate->r_pipe;
1227 
1228 	trace_dpu_plane_disable(DRMID(plane), false,
1229 				pstate->pipe.multirect_mode);
1230 
1231 	if (r_pipe->sspp) {
1232 		r_pipe->multirect_index = DPU_SSPP_RECT_SOLO;
1233 		r_pipe->multirect_mode = DPU_SSPP_MULTIRECT_NONE;
1234 
1235 		if (r_pipe->sspp->ops.setup_multirect)
1236 			r_pipe->sspp->ops.setup_multirect(r_pipe);
1237 	}
1238 
1239 	pstate->pending = true;
1240 }
1241 
dpu_plane_atomic_update(struct drm_plane * plane,struct drm_atomic_state * state)1242 static void dpu_plane_atomic_update(struct drm_plane *plane,
1243 				struct drm_atomic_state *state)
1244 {
1245 	struct dpu_plane *pdpu = to_dpu_plane(plane);
1246 	struct drm_plane_state *new_state = drm_atomic_get_new_plane_state(state,
1247 									   plane);
1248 
1249 	pdpu->is_error = false;
1250 
1251 	DPU_DEBUG_PLANE(pdpu, "\n");
1252 
1253 	if (!new_state->visible) {
1254 		_dpu_plane_atomic_disable(plane);
1255 	} else {
1256 		dpu_plane_sspp_atomic_update(plane, new_state);
1257 	}
1258 }
1259 
dpu_plane_destroy_state(struct drm_plane * plane,struct drm_plane_state * state)1260 static void dpu_plane_destroy_state(struct drm_plane *plane,
1261 		struct drm_plane_state *state)
1262 {
1263 	__drm_atomic_helper_plane_destroy_state(state);
1264 	kfree(to_dpu_plane_state(state));
1265 }
1266 
1267 static struct drm_plane_state *
dpu_plane_duplicate_state(struct drm_plane * plane)1268 dpu_plane_duplicate_state(struct drm_plane *plane)
1269 {
1270 	struct dpu_plane *pdpu;
1271 	struct dpu_plane_state *pstate;
1272 	struct dpu_plane_state *old_state;
1273 
1274 	if (!plane) {
1275 		DPU_ERROR("invalid plane\n");
1276 		return NULL;
1277 	} else if (!plane->state) {
1278 		DPU_ERROR("invalid plane state\n");
1279 		return NULL;
1280 	}
1281 
1282 	old_state = to_dpu_plane_state(plane->state);
1283 	pdpu = to_dpu_plane(plane);
1284 	pstate = kmemdup(old_state, sizeof(*old_state), GFP_KERNEL);
1285 	if (!pstate) {
1286 		DPU_ERROR_PLANE(pdpu, "failed to allocate state\n");
1287 		return NULL;
1288 	}
1289 
1290 	DPU_DEBUG_PLANE(pdpu, "\n");
1291 
1292 	pstate->pending = false;
1293 
1294 	__drm_atomic_helper_plane_duplicate_state(plane, &pstate->base);
1295 
1296 	return &pstate->base;
1297 }
1298 
1299 static const char * const multirect_mode_name[] = {
1300 	[DPU_SSPP_MULTIRECT_NONE] = "none",
1301 	[DPU_SSPP_MULTIRECT_PARALLEL] = "parallel",
1302 	[DPU_SSPP_MULTIRECT_TIME_MX] = "time_mx",
1303 };
1304 
1305 static const char * const multirect_index_name[] = {
1306 	[DPU_SSPP_RECT_SOLO] = "solo",
1307 	[DPU_SSPP_RECT_0] = "rect_0",
1308 	[DPU_SSPP_RECT_1] = "rect_1",
1309 };
1310 
dpu_get_multirect_mode(enum dpu_sspp_multirect_mode mode)1311 static const char *dpu_get_multirect_mode(enum dpu_sspp_multirect_mode mode)
1312 {
1313 	if (WARN_ON(mode >= ARRAY_SIZE(multirect_mode_name)))
1314 		return "unknown";
1315 
1316 	return multirect_mode_name[mode];
1317 }
1318 
dpu_get_multirect_index(enum dpu_sspp_multirect_index index)1319 static const char *dpu_get_multirect_index(enum dpu_sspp_multirect_index index)
1320 {
1321 	if (WARN_ON(index >= ARRAY_SIZE(multirect_index_name)))
1322 		return "unknown";
1323 
1324 	return multirect_index_name[index];
1325 }
1326 
dpu_plane_atomic_print_state(struct drm_printer * p,const struct drm_plane_state * state)1327 static void dpu_plane_atomic_print_state(struct drm_printer *p,
1328 		const struct drm_plane_state *state)
1329 {
1330 	const struct dpu_plane_state *pstate = to_dpu_plane_state(state);
1331 	const struct dpu_sw_pipe *pipe = &pstate->pipe;
1332 	const struct dpu_sw_pipe_cfg *pipe_cfg = &pstate->pipe_cfg;
1333 	const struct dpu_sw_pipe *r_pipe = &pstate->r_pipe;
1334 	const struct dpu_sw_pipe_cfg *r_pipe_cfg = &pstate->r_pipe_cfg;
1335 
1336 	drm_printf(p, "\tstage=%d\n", pstate->stage);
1337 
1338 	drm_printf(p, "\tsspp[0]=%s\n", pipe->sspp->cap->name);
1339 	drm_printf(p, "\tmultirect_mode[0]=%s\n", dpu_get_multirect_mode(pipe->multirect_mode));
1340 	drm_printf(p, "\tmultirect_index[0]=%s\n",
1341 		   dpu_get_multirect_index(pipe->multirect_index));
1342 	drm_printf(p, "\tsrc[0]=" DRM_RECT_FMT "\n", DRM_RECT_ARG(&pipe_cfg->src_rect));
1343 	drm_printf(p, "\tdst[0]=" DRM_RECT_FMT "\n", DRM_RECT_ARG(&pipe_cfg->dst_rect));
1344 
1345 	if (r_pipe->sspp) {
1346 		drm_printf(p, "\tsspp[1]=%s\n", r_pipe->sspp->cap->name);
1347 		drm_printf(p, "\tmultirect_mode[1]=%s\n",
1348 			   dpu_get_multirect_mode(r_pipe->multirect_mode));
1349 		drm_printf(p, "\tmultirect_index[1]=%s\n",
1350 			   dpu_get_multirect_index(r_pipe->multirect_index));
1351 		drm_printf(p, "\tsrc[1]=" DRM_RECT_FMT "\n", DRM_RECT_ARG(&r_pipe_cfg->src_rect));
1352 		drm_printf(p, "\tdst[1]=" DRM_RECT_FMT "\n", DRM_RECT_ARG(&r_pipe_cfg->dst_rect));
1353 	}
1354 }
1355 
dpu_plane_reset(struct drm_plane * plane)1356 static void dpu_plane_reset(struct drm_plane *plane)
1357 {
1358 	struct dpu_plane *pdpu;
1359 	struct dpu_plane_state *pstate;
1360 
1361 	if (!plane) {
1362 		DPU_ERROR("invalid plane\n");
1363 		return;
1364 	}
1365 
1366 	pdpu = to_dpu_plane(plane);
1367 	DPU_DEBUG_PLANE(pdpu, "\n");
1368 
1369 	/* remove previous state, if present */
1370 	if (plane->state) {
1371 		dpu_plane_destroy_state(plane, plane->state);
1372 		plane->state = NULL;
1373 	}
1374 
1375 	pstate = kzalloc(sizeof(*pstate), GFP_KERNEL);
1376 	if (!pstate) {
1377 		DPU_ERROR_PLANE(pdpu, "failed to allocate state\n");
1378 		return;
1379 	}
1380 
1381 	__drm_atomic_helper_plane_reset(plane, &pstate->base);
1382 }
1383 
1384 #ifdef CONFIG_DEBUG_FS
dpu_plane_danger_signal_ctrl(struct drm_plane * plane,bool enable)1385 void dpu_plane_danger_signal_ctrl(struct drm_plane *plane, bool enable)
1386 {
1387 	struct dpu_plane *pdpu = to_dpu_plane(plane);
1388 	struct dpu_plane_state *pstate = to_dpu_plane_state(plane->state);
1389 	struct dpu_kms *dpu_kms = _dpu_plane_get_kms(plane);
1390 
1391 	if (!pdpu->is_rt_pipe)
1392 		return;
1393 
1394 	pm_runtime_get_sync(&dpu_kms->pdev->dev);
1395 	_dpu_plane_set_qos_ctrl(plane, &pstate->pipe, enable);
1396 	if (pstate->r_pipe.sspp)
1397 		_dpu_plane_set_qos_ctrl(plane, &pstate->r_pipe, enable);
1398 	pm_runtime_put_sync(&dpu_kms->pdev->dev);
1399 }
1400 #endif
1401 
dpu_plane_format_mod_supported(struct drm_plane * plane,uint32_t format,uint64_t modifier)1402 static bool dpu_plane_format_mod_supported(struct drm_plane *plane,
1403 		uint32_t format, uint64_t modifier)
1404 {
1405 	struct dpu_kms *dpu_kms = _dpu_plane_get_kms(plane);
1406 	bool has_no_ubwc = (dpu_kms->mdss->ubwc_enc_version == 0) &&
1407 			   (dpu_kms->mdss->ubwc_dec_version == 0);
1408 
1409 	if (modifier == DRM_FORMAT_MOD_LINEAR)
1410 		return true;
1411 
1412 	if (modifier == DRM_FORMAT_MOD_QCOM_COMPRESSED && !has_no_ubwc)
1413 		return dpu_find_format(format, qcom_compressed_supported_formats,
1414 				ARRAY_SIZE(qcom_compressed_supported_formats));
1415 
1416 	return false;
1417 }
1418 
1419 static const struct drm_plane_funcs dpu_plane_funcs = {
1420 		.update_plane = drm_atomic_helper_update_plane,
1421 		.disable_plane = drm_atomic_helper_disable_plane,
1422 		.reset = dpu_plane_reset,
1423 		.atomic_duplicate_state = dpu_plane_duplicate_state,
1424 		.atomic_destroy_state = dpu_plane_destroy_state,
1425 		.atomic_print_state = dpu_plane_atomic_print_state,
1426 		.format_mod_supported = dpu_plane_format_mod_supported,
1427 };
1428 
1429 static const struct drm_plane_helper_funcs dpu_plane_helper_funcs = {
1430 		.prepare_fb = dpu_plane_prepare_fb,
1431 		.cleanup_fb = dpu_plane_cleanup_fb,
1432 		.atomic_check = dpu_plane_atomic_check,
1433 		.atomic_update = dpu_plane_atomic_update,
1434 };
1435 
1436 /**
1437  * dpu_plane_init - create new dpu plane for the given pipe
1438  * @dev:   Pointer to DRM device
1439  * @pipe:  dpu hardware pipe identifier
1440  * @type:  Plane type - PRIMARY/OVERLAY/CURSOR
1441  * @possible_crtcs: bitmask of crtc that can be attached to the given pipe
1442  *
1443  * Initialize the plane.
1444  */
dpu_plane_init(struct drm_device * dev,uint32_t pipe,enum drm_plane_type type,unsigned long possible_crtcs)1445 struct drm_plane *dpu_plane_init(struct drm_device *dev,
1446 		uint32_t pipe, enum drm_plane_type type,
1447 		unsigned long possible_crtcs)
1448 {
1449 	struct drm_plane *plane = NULL;
1450 	const uint32_t *format_list;
1451 	struct dpu_plane *pdpu;
1452 	struct msm_drm_private *priv = dev->dev_private;
1453 	struct dpu_kms *kms = to_dpu_kms(priv->kms);
1454 	struct dpu_hw_sspp *pipe_hw;
1455 	uint32_t num_formats;
1456 	uint32_t supported_rotations;
1457 	int ret;
1458 
1459 	/* initialize underlying h/w driver */
1460 	pipe_hw = dpu_rm_get_sspp(&kms->rm, pipe);
1461 	if (!pipe_hw || !pipe_hw->cap || !pipe_hw->cap->sblk) {
1462 		DPU_ERROR("[%u]SSPP is invalid\n", pipe);
1463 		return ERR_PTR(-EINVAL);
1464 	}
1465 
1466 	format_list = pipe_hw->cap->sblk->format_list;
1467 	num_formats = pipe_hw->cap->sblk->num_formats;
1468 
1469 	pdpu = drmm_universal_plane_alloc(dev, struct dpu_plane, base,
1470 				0xff, &dpu_plane_funcs,
1471 				format_list, num_formats,
1472 				supported_format_modifiers, type, NULL);
1473 	if (IS_ERR(pdpu))
1474 		return ERR_CAST(pdpu);
1475 
1476 	/* cache local stuff for later */
1477 	plane = &pdpu->base;
1478 	pdpu->pipe = pipe;
1479 
1480 	pdpu->catalog = kms->catalog;
1481 
1482 	ret = drm_plane_create_zpos_property(plane, 0, 0, DPU_ZPOS_MAX);
1483 	if (ret)
1484 		DPU_ERROR("failed to install zpos property, rc = %d\n", ret);
1485 
1486 	drm_plane_create_alpha_property(plane);
1487 	drm_plane_create_blend_mode_property(plane,
1488 			BIT(DRM_MODE_BLEND_PIXEL_NONE) |
1489 			BIT(DRM_MODE_BLEND_PREMULTI) |
1490 			BIT(DRM_MODE_BLEND_COVERAGE));
1491 
1492 	supported_rotations = DRM_MODE_REFLECT_MASK | DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_180;
1493 
1494 	if (pipe_hw->cap->features & BIT(DPU_SSPP_INLINE_ROTATION))
1495 		supported_rotations |= DRM_MODE_ROTATE_MASK;
1496 
1497 	drm_plane_create_rotation_property(plane,
1498 		    DRM_MODE_ROTATE_0, supported_rotations);
1499 
1500 	drm_plane_enable_fb_damage_clips(plane);
1501 
1502 	/* success! finalize initialization */
1503 	drm_plane_helper_add(plane, &dpu_plane_helper_funcs);
1504 
1505 	DPU_DEBUG("%s created for pipe:%u id:%u\n", plane->name,
1506 					pipe, plane->base.id);
1507 	return plane;
1508 }
1509