1 // SPDX-License-Identifier: GPL-2.0 2 /* 3 * Intel Emmitsburg PCH pinctrl/GPIO driver 4 * 5 * Copyright (C) 2020, Intel Corporation 6 * Author: Andy Shevchenko <andriy.shevchenko@linux.intel.com> 7 */ 8 9 #include <linux/mod_devicetable.h> 10 #include <linux/module.h> 11 #include <linux/platform_device.h> 12 #include <linux/pm.h> 13 14 #include <linux/pinctrl/pinctrl.h> 15 16 #include "pinctrl-intel.h" 17 18 #define EBG_PAD_OWN 0x0a0 19 #define EBG_PADCFGLOCK 0x100 20 #define EBG_HOSTSW_OWN 0x130 21 #define EBG_GPI_IS 0x200 22 #define EBG_GPI_IE 0x210 23 24 #define EBG_COMMUNITY(b, s, e, g) \ 25 INTEL_COMMUNITY_GPPS(b, s, e, g, EBG) 26 27 /* Emmitsburg */ 28 static const struct pinctrl_pin_desc ebg_pins[] = { 29 /* GPP_A */ 30 PINCTRL_PIN(0, "ESPI_ALERT0B"), 31 PINCTRL_PIN(1, "ESPI_ALERT1B"), 32 PINCTRL_PIN(2, "ESPI_IO_0"), 33 PINCTRL_PIN(3, "ESPI_IO_1"), 34 PINCTRL_PIN(4, "ESPI_IO_2"), 35 PINCTRL_PIN(5, "ESPI_IO_3"), 36 PINCTRL_PIN(6, "ESPI_CS0B"), 37 PINCTRL_PIN(7, "ESPI_CS1B"), 38 PINCTRL_PIN(8, "ESPI_RESETB"), 39 PINCTRL_PIN(9, "ESPI_CLK"), 40 PINCTRL_PIN(10, "SRCCLKREQB_0"), 41 PINCTRL_PIN(11, "SRCCLKREQB_1"), 42 PINCTRL_PIN(12, "SRCCLKREQB_2"), 43 PINCTRL_PIN(13, "SRCCLKREQB_3"), 44 PINCTRL_PIN(14, "SRCCLKREQB_4"), 45 PINCTRL_PIN(15, "SRCCLKREQB_5"), 46 PINCTRL_PIN(16, "SRCCLKREQB_6"), 47 PINCTRL_PIN(17, "SRCCLKREQB_7"), 48 PINCTRL_PIN(18, "SRCCLKREQB_8"), 49 PINCTRL_PIN(19, "SRCCLKREQB_9"), 50 PINCTRL_PIN(20, "ESPI_CLK_LOOPBK"), 51 /* GPP_B */ 52 PINCTRL_PIN(21, "GSXDOUT"), 53 PINCTRL_PIN(22, "GSXSLOAD"), 54 PINCTRL_PIN(23, "GSXDIN"), 55 PINCTRL_PIN(24, "GSXSRESETB"), 56 PINCTRL_PIN(25, "GSXCLK"), 57 PINCTRL_PIN(26, "USB2_OCB_0"), 58 PINCTRL_PIN(27, "USB2_OCB_1"), 59 PINCTRL_PIN(28, "USB2_OCB_2"), 60 PINCTRL_PIN(29, "USB2_OCB_3"), 61 PINCTRL_PIN(30, "USB2_OCB_4"), 62 PINCTRL_PIN(31, "USB2_OCB_5"), 63 PINCTRL_PIN(32, "USB2_OCB_6"), 64 PINCTRL_PIN(33, "HS_UART0_RXD"), 65 PINCTRL_PIN(34, "HS_UART0_TXD"), 66 PINCTRL_PIN(35, "HS_UART0_RTSB"), 67 PINCTRL_PIN(36, "HS_UART0_CTSB"), 68 PINCTRL_PIN(37, "HS_UART1_RXD"), 69 PINCTRL_PIN(38, "HS_UART1_TXD"), 70 PINCTRL_PIN(39, "HS_UART1_RTSB"), 71 PINCTRL_PIN(40, "HS_UART1_CTSB"), 72 PINCTRL_PIN(41, "GPPC_B_20"), 73 PINCTRL_PIN(42, "GPPC_B_21"), 74 PINCTRL_PIN(43, "GPPC_B_22"), 75 PINCTRL_PIN(44, "PS_ONB"), 76 /* SPI */ 77 PINCTRL_PIN(45, "SPI0_IO_2"), 78 PINCTRL_PIN(46, "SPI0_IO_3"), 79 PINCTRL_PIN(47, "SPI0_MOSI_IO_0"), 80 PINCTRL_PIN(48, "SPI0_MISO_IO_1"), 81 PINCTRL_PIN(49, "SPI0_TPM_CSB"), 82 PINCTRL_PIN(50, "SPI0_FLASH_0_CSB"), 83 PINCTRL_PIN(51, "SPI0_FLASH_1_CSB"), 84 PINCTRL_PIN(52, "SPI0_CLK"), 85 PINCTRL_PIN(53, "TIME_SYNC_0"), 86 PINCTRL_PIN(54, "SPKR"), 87 PINCTRL_PIN(55, "CPU_GP_0"), 88 PINCTRL_PIN(56, "CPU_GP_1"), 89 PINCTRL_PIN(57, "CPU_GP_2"), 90 PINCTRL_PIN(58, "CPU_GP_3"), 91 PINCTRL_PIN(59, "SUSWARNB_SUSPWRDNACK"), 92 PINCTRL_PIN(60, "SUSACKB"), 93 PINCTRL_PIN(61, "NMIB"), 94 PINCTRL_PIN(62, "SMIB"), 95 PINCTRL_PIN(63, "GPPC_S_10"), 96 PINCTRL_PIN(64, "GPPC_S_11"), 97 PINCTRL_PIN(65, "SPI_CLK_LOOPBK"), 98 /* GPP_C */ 99 PINCTRL_PIN(66, "ME_SML0CLK"), 100 PINCTRL_PIN(67, "ME_SML0DATA"), 101 PINCTRL_PIN(68, "ME_SML0ALERTB"), 102 PINCTRL_PIN(69, "ME_SML0BDATA"), 103 PINCTRL_PIN(70, "ME_SML0BCLK"), 104 PINCTRL_PIN(71, "ME_SML0BALERTB"), 105 PINCTRL_PIN(72, "ME_SML1CLK"), 106 PINCTRL_PIN(73, "ME_SML1DATA"), 107 PINCTRL_PIN(74, "ME_SML1ALERTB"), 108 PINCTRL_PIN(75, "ME_SML2CLK"), 109 PINCTRL_PIN(76, "ME_SML2DATA"), 110 PINCTRL_PIN(77, "ME_SML2ALERTB"), 111 PINCTRL_PIN(78, "ME_SML3CLK"), 112 PINCTRL_PIN(79, "ME_SML3DATA"), 113 PINCTRL_PIN(80, "ME_SML3ALERTB"), 114 PINCTRL_PIN(81, "ME_SML4CLK"), 115 PINCTRL_PIN(82, "ME_SML4DATA"), 116 PINCTRL_PIN(83, "ME_SML4ALERTB"), 117 PINCTRL_PIN(84, "GPPC_C_18"), 118 PINCTRL_PIN(85, "MC_SMBCLK"), 119 PINCTRL_PIN(86, "MC_SMBDATA"), 120 PINCTRL_PIN(87, "MC_SMBALERTB"), 121 /* GPP_D */ 122 PINCTRL_PIN(88, "HS_SMBCLK"), 123 PINCTRL_PIN(89, "HS_SMBDATA"), 124 PINCTRL_PIN(90, "HS_SMBALERTB"), 125 PINCTRL_PIN(91, "GBE_SMB_ALRT_N"), 126 PINCTRL_PIN(92, "GBE_SMB_CLK"), 127 PINCTRL_PIN(93, "GBE_SMB_DATA"), 128 PINCTRL_PIN(94, "GBE_GPIO10"), 129 PINCTRL_PIN(95, "GBE_GPIO11"), 130 PINCTRL_PIN(96, "CRASHLOG_TRIG_N"), 131 PINCTRL_PIN(97, "PMEB"), 132 PINCTRL_PIN(98, "BM_BUSYB"), 133 PINCTRL_PIN(99, "PLTRSTB"), 134 PINCTRL_PIN(100, "PCHHOTB"), 135 PINCTRL_PIN(101, "ADR_COMPLETE"), 136 PINCTRL_PIN(102, "ADR_TRIGGER_N"), 137 PINCTRL_PIN(103, "VRALERTB"), 138 PINCTRL_PIN(104, "ADR_ACK"), 139 PINCTRL_PIN(105, "THERMTRIP_N"), 140 PINCTRL_PIN(106, "MEMTRIP_N"), 141 PINCTRL_PIN(107, "MSMI_N"), 142 PINCTRL_PIN(108, "CATERR_N"), 143 PINCTRL_PIN(109, "GLB_RST_WARN_B"), 144 PINCTRL_PIN(110, "USB2_OCB_7"), 145 PINCTRL_PIN(111, "GPP_D_23"), 146 /* GPP_E */ 147 PINCTRL_PIN(112, "SATA1_XPCIE_0"), 148 PINCTRL_PIN(113, "SATA1_XPCIE_1"), 149 PINCTRL_PIN(114, "SATA1_XPCIE_2"), 150 PINCTRL_PIN(115, "SATA1_XPCIE_3"), 151 PINCTRL_PIN(116, "SATA0_XPCIE_2"), 152 PINCTRL_PIN(117, "SATA0_XPCIE_3"), 153 PINCTRL_PIN(118, "SATA0_USB3_XPCIE_0"), 154 PINCTRL_PIN(119, "SATA0_USB3_XPCIE_1"), 155 PINCTRL_PIN(120, "SATA0_SCLOCK"), 156 PINCTRL_PIN(121, "SATA0_SLOAD"), 157 PINCTRL_PIN(122, "SATA0_SDATAOUT"), 158 PINCTRL_PIN(123, "SATA1_SCLOCK"), 159 PINCTRL_PIN(124, "SATA1_SLOAD"), 160 PINCTRL_PIN(125, "SATA1_SDATAOUT"), 161 PINCTRL_PIN(126, "SATA2_SCLOCK"), 162 PINCTRL_PIN(127, "SATA2_SLOAD"), 163 PINCTRL_PIN(128, "SATA2_SDATAOUT"), 164 PINCTRL_PIN(129, "ERR0_N"), 165 PINCTRL_PIN(130, "ERR1_N"), 166 PINCTRL_PIN(131, "ERR2_N"), 167 PINCTRL_PIN(132, "GBE_UART_RXD"), 168 PINCTRL_PIN(133, "GBE_UART_TXD"), 169 PINCTRL_PIN(134, "GBE_UART_RTSB"), 170 PINCTRL_PIN(135, "GBE_UART_CTSB"), 171 /* JTAG */ 172 PINCTRL_PIN(136, "JTAG_TDO"), 173 PINCTRL_PIN(137, "JTAG_TDI"), 174 PINCTRL_PIN(138, "JTAG_TCK"), 175 PINCTRL_PIN(139, "JTAG_TMS"), 176 PINCTRL_PIN(140, "JTAGX"), 177 PINCTRL_PIN(141, "PRDYB"), 178 PINCTRL_PIN(142, "PREQB"), 179 PINCTRL_PIN(143, "GLB_PC_DISABLE"), 180 PINCTRL_PIN(144, "DBG_PMODE"), 181 PINCTRL_PIN(145, "GLB_EXT_ACC_DISABLE"), 182 /* GPP_H */ 183 PINCTRL_PIN(146, "GBE_GPIO12"), 184 PINCTRL_PIN(147, "GBE_GPIO13"), 185 PINCTRL_PIN(148, "GBE_SDP_TIMESYNC0_S2N"), 186 PINCTRL_PIN(149, "GBE_SDP_TIMESYNC1_S2N"), 187 PINCTRL_PIN(150, "GBE_SDP_TIMESYNC2_S2N"), 188 PINCTRL_PIN(151, "GBE_SDP_TIMESYNC3_S2N"), 189 PINCTRL_PIN(152, "GPPC_H_6"), 190 PINCTRL_PIN(153, "GPPC_H_7"), 191 PINCTRL_PIN(154, "NCSI_CLK_IN"), 192 PINCTRL_PIN(155, "NCSI_CRS_DV"), 193 PINCTRL_PIN(156, "NCSI_RXD0"), 194 PINCTRL_PIN(157, "NCSI_RXD1"), 195 PINCTRL_PIN(158, "NCSI_TX_EN"), 196 PINCTRL_PIN(159, "NCSI_TXD0"), 197 PINCTRL_PIN(160, "NCSI_TXD1"), 198 PINCTRL_PIN(161, "NAC_NCSI_CLK_OUT_0"), 199 PINCTRL_PIN(162, "NAC_NCSI_CLK_OUT_1"), 200 PINCTRL_PIN(163, "NAC_NCSI_CLK_OUT_2"), 201 PINCTRL_PIN(164, "PMCALERTB"), 202 PINCTRL_PIN(165, "GPPC_H_19"), 203 /* GPP_J */ 204 PINCTRL_PIN(166, "CPUPWRGD"), 205 PINCTRL_PIN(167, "CPU_THRMTRIP_N"), 206 PINCTRL_PIN(168, "PLTRST_CPUB"), 207 PINCTRL_PIN(169, "TRIGGER0_N"), 208 PINCTRL_PIN(170, "TRIGGER1_N"), 209 PINCTRL_PIN(171, "CPU_PWR_DEBUG_N"), 210 PINCTRL_PIN(172, "CPU_MEMTRIP_N"), 211 PINCTRL_PIN(173, "CPU_MSMI_N"), 212 PINCTRL_PIN(174, "ME_PECI"), 213 PINCTRL_PIN(175, "NAC_SPARE0"), 214 PINCTRL_PIN(176, "NAC_SPARE1"), 215 PINCTRL_PIN(177, "NAC_SPARE2"), 216 PINCTRL_PIN(178, "CPU_ERR0_N"), 217 PINCTRL_PIN(179, "CPU_CATERR_N"), 218 PINCTRL_PIN(180, "CPU_ERR1_N"), 219 PINCTRL_PIN(181, "CPU_ERR2_N"), 220 PINCTRL_PIN(182, "GPP_J_16"), 221 PINCTRL_PIN(183, "GPP_J_17"), 222 /* GPP_I */ 223 PINCTRL_PIN(184, "GBE_GPIO4"), 224 PINCTRL_PIN(185, "GBE_GPIO5"), 225 PINCTRL_PIN(186, "GBE_GPIO6"), 226 PINCTRL_PIN(187, "GBE_GPIO7"), 227 PINCTRL_PIN(188, "GBE1_LED1"), 228 PINCTRL_PIN(189, "GBE1_LED2"), 229 PINCTRL_PIN(190, "GBE2_LED0"), 230 PINCTRL_PIN(191, "GBE2_LED1"), 231 PINCTRL_PIN(192, "GBE2_LED2"), 232 PINCTRL_PIN(193, "GBE3_LED0"), 233 PINCTRL_PIN(194, "GBE3_LED1"), 234 PINCTRL_PIN(195, "GBE3_LED2"), 235 PINCTRL_PIN(196, "GBE0_I2C_CLK"), 236 PINCTRL_PIN(197, "GBE0_I2C_DATA"), 237 PINCTRL_PIN(198, "GBE1_I2C_CLK"), 238 PINCTRL_PIN(199, "GBE1_I2C_DATA"), 239 PINCTRL_PIN(200, "GBE2_I2C_CLK"), 240 PINCTRL_PIN(201, "GBE2_I2C_DATA"), 241 PINCTRL_PIN(202, "GBE3_I2C_CLK"), 242 PINCTRL_PIN(203, "GBE3_I2C_DATA"), 243 PINCTRL_PIN(204, "GBE4_I2C_CLK"), 244 PINCTRL_PIN(205, "GBE4_I2C_DATA"), 245 PINCTRL_PIN(206, "GBE_GPIO8"), 246 PINCTRL_PIN(207, "GBE_GPIO9"), 247 /* GPP_L */ 248 PINCTRL_PIN(208, "PM_SYNC_0"), 249 PINCTRL_PIN(209, "PM_DOWN_0"), 250 PINCTRL_PIN(210, "PM_SYNC_CLK_0"), 251 PINCTRL_PIN(211, "GPP_L_3"), 252 PINCTRL_PIN(212, "GPP_L_4"), 253 PINCTRL_PIN(213, "GPP_L_5"), 254 PINCTRL_PIN(214, "GPP_L_6"), 255 PINCTRL_PIN(215, "GPP_L_7"), 256 PINCTRL_PIN(216, "GPP_L_8"), 257 PINCTRL_PIN(217, "NAC_GBE_GPIO0_S2N"), 258 PINCTRL_PIN(218, "NAC_GBE_GPIO1_S2N"), 259 PINCTRL_PIN(219, "NAC_GBE_GPIO2_S2N"), 260 PINCTRL_PIN(220, "NAC_GBE_GPIO3_S2N"), 261 PINCTRL_PIN(221, "NAC_GBE_SMB_DATA_IN"), 262 PINCTRL_PIN(222, "NAC_GBE_SMB_DATA_OUT"), 263 PINCTRL_PIN(223, "NAC_GBE_SMB_ALRT_N"), 264 PINCTRL_PIN(224, "NAC_GBE_SMB_CLK_IN"), 265 PINCTRL_PIN(225, "NAC_GBE_SMB_CLK_OUT"), 266 /* GPP_M */ 267 PINCTRL_PIN(226, "GPP_M_0"), 268 PINCTRL_PIN(227, "GPP_M_1"), 269 PINCTRL_PIN(228, "GPP_M_2"), 270 PINCTRL_PIN(229, "GPP_M_3"), 271 PINCTRL_PIN(230, "NAC_WAKE_N"), 272 PINCTRL_PIN(231, "GPP_M_5"), 273 PINCTRL_PIN(232, "GPP_M_6"), 274 PINCTRL_PIN(233, "GPP_M_7"), 275 PINCTRL_PIN(234, "GPP_M_8"), 276 PINCTRL_PIN(235, "NAC_SBLINK_S2N"), 277 PINCTRL_PIN(236, "NAC_SBLINK_N2S"), 278 PINCTRL_PIN(237, "NAC_SBLINK_CLK_N2S"), 279 PINCTRL_PIN(238, "NAC_SBLINK_CLK_S2N"), 280 PINCTRL_PIN(239, "NAC_XTAL_VALID"), 281 PINCTRL_PIN(240, "NAC_RESET_NAC_N"), 282 PINCTRL_PIN(241, "GPP_M_15"), 283 PINCTRL_PIN(242, "GPP_M_16"), 284 PINCTRL_PIN(243, "GPP_M_17"), 285 /* GPP_N */ 286 PINCTRL_PIN(244, "GPP_N_0"), 287 PINCTRL_PIN(245, "NAC_NCSI_TXD0"), 288 PINCTRL_PIN(246, "GPP_N_2"), 289 PINCTRL_PIN(247, "GPP_N_3"), 290 PINCTRL_PIN(248, "NAC_NCSI_REFCLK_IN"), 291 PINCTRL_PIN(249, "GPP_N_5"), 292 PINCTRL_PIN(250, "GPP_N_6"), 293 PINCTRL_PIN(251, "GPP_N_7"), 294 PINCTRL_PIN(252, "NAC_NCSI_RXD0"), 295 PINCTRL_PIN(253, "NAC_NCSI_RXD1"), 296 PINCTRL_PIN(254, "NAC_NCSI_CRS_DV"), 297 PINCTRL_PIN(255, "NAC_NCSI_CLK_IN"), 298 PINCTRL_PIN(256, "NAC_NCSI_REFCLK_OUT"), 299 PINCTRL_PIN(257, "NAC_NCSI_TX_EN"), 300 PINCTRL_PIN(258, "NAC_NCSI_TXD1"), 301 PINCTRL_PIN(259, "NAC_NCSI_OE_N"), 302 PINCTRL_PIN(260, "NAC_GR_N"), 303 PINCTRL_PIN(261, "NAC_INIT_SX_WAKE_N"), 304 }; 305 306 static const struct intel_padgroup ebg_community0_gpps[] = { 307 INTEL_GPP(0, 0, 20, 0), /* GPP_A */ 308 INTEL_GPP(1, 21, 44, 21), /* GPP_B */ 309 INTEL_GPP(2, 45, 65, 45), /* SPI */ 310 }; 311 312 static const struct intel_padgroup ebg_community1_gpps[] = { 313 INTEL_GPP(0, 66, 87, 66), /* GPP_C */ 314 INTEL_GPP(1, 88, 111, 88), /* GPP_D */ 315 }; 316 317 static const struct intel_padgroup ebg_community3_gpps[] = { 318 INTEL_GPP(0, 112, 135, 112), /* GPP_E */ 319 INTEL_GPP(1, 136, 145, 136), /* JTAG */ 320 }; 321 322 static const struct intel_padgroup ebg_community4_gpps[] = { 323 INTEL_GPP(0, 146, 165, 146), /* GPP_H */ 324 INTEL_GPP(1, 166, 183, 166), /* GPP_J */ 325 }; 326 327 static const struct intel_padgroup ebg_community5_gpps[] = { 328 INTEL_GPP(0, 184, 207, 184), /* GPP_I */ 329 INTEL_GPP(1, 208, 225, 208), /* GPP_L */ 330 INTEL_GPP(2, 226, 243, 226), /* GPP_M */ 331 INTEL_GPP(3, 244, 261, 244), /* GPP_N */ 332 }; 333 334 static const struct intel_community ebg_communities[] = { 335 EBG_COMMUNITY(0, 0, 65, ebg_community0_gpps), 336 EBG_COMMUNITY(1, 66, 111, ebg_community1_gpps), 337 EBG_COMMUNITY(2, 112, 145, ebg_community3_gpps), 338 EBG_COMMUNITY(3, 146, 183, ebg_community4_gpps), 339 EBG_COMMUNITY(4, 184, 261, ebg_community5_gpps), 340 }; 341 342 static const struct intel_pinctrl_soc_data ebg_soc_data = { 343 .pins = ebg_pins, 344 .npins = ARRAY_SIZE(ebg_pins), 345 .communities = ebg_communities, 346 .ncommunities = ARRAY_SIZE(ebg_communities), 347 }; 348 349 static const struct acpi_device_id ebg_pinctrl_acpi_match[] = { 350 { "INTC1071", (kernel_ulong_t)&ebg_soc_data }, 351 { } 352 }; 353 MODULE_DEVICE_TABLE(acpi, ebg_pinctrl_acpi_match); 354 355 static struct platform_driver ebg_pinctrl_driver = { 356 .probe = intel_pinctrl_probe_by_hid, 357 .driver = { 358 .name = "emmitsburg-pinctrl", 359 .acpi_match_table = ebg_pinctrl_acpi_match, 360 .pm = pm_sleep_ptr(&intel_pinctrl_pm_ops), 361 }, 362 }; 363 module_platform_driver(ebg_pinctrl_driver); 364 365 MODULE_AUTHOR("Andy Shevchenko <andriy.shevchenko@linux.intel.com>"); 366 MODULE_DESCRIPTION("Intel Emmitsburg PCH pinctrl/GPIO driver"); 367 MODULE_LICENSE("GPL v2"); 368 MODULE_IMPORT_NS("PINCTRL_INTEL"); 369