1 /* SPDX-License-Identifier: GPL-2.0-only */ 2 /* 3 * Copyright (c) 2022. Qualcomm Innovation Center, Inc. All rights reserved. 4 * Copyright (c) 2015-2018, 2020 The Linux Foundation. All rights reserved. 5 */ 6 7 #ifndef _DPU_5_0_SM8150_H 8 #define _DPU_5_0_SM8150_H 9 10 static const struct dpu_caps sm8150_dpu_caps = { 11 .max_mixer_width = DEFAULT_DPU_OUTPUT_LINE_WIDTH, 12 .max_mixer_blendstages = 0xb, 13 .has_src_split = true, 14 .has_dim_layer = true, 15 .has_idle_pc = true, 16 .has_3d_merge = true, 17 .max_linewidth = 4096, 18 .pixel_ram_size = DEFAULT_PIXEL_RAM_SIZE, 19 .max_hdeci_exp = MAX_HORZ_DECIMATION, 20 .max_vdeci_exp = MAX_VERT_DECIMATION, 21 }; 22 23 static const struct dpu_mdp_cfg sm8150_mdp = { 24 .name = "top_0", 25 .base = 0x0, .len = 0x45c, 26 .features = BIT(DPU_MDP_AUDIO_SELECT), 27 .clk_ctrls = { 28 [DPU_CLK_CTRL_VIG0] = { .reg_off = 0x2ac, .bit_off = 0 }, 29 [DPU_CLK_CTRL_VIG1] = { .reg_off = 0x2b4, .bit_off = 0 }, 30 [DPU_CLK_CTRL_VIG2] = { .reg_off = 0x2bc, .bit_off = 0 }, 31 [DPU_CLK_CTRL_VIG3] = { .reg_off = 0x2c4, .bit_off = 0 }, 32 [DPU_CLK_CTRL_DMA0] = { .reg_off = 0x2ac, .bit_off = 8 }, 33 [DPU_CLK_CTRL_DMA1] = { .reg_off = 0x2b4, .bit_off = 8 }, 34 [DPU_CLK_CTRL_DMA2] = { .reg_off = 0x2bc, .bit_off = 8 }, 35 [DPU_CLK_CTRL_DMA3] = { .reg_off = 0x2c4, .bit_off = 8 }, 36 [DPU_CLK_CTRL_WB2] = { .reg_off = 0x2bc, .bit_off = 16 }, 37 }, 38 }; 39 40 /* FIXME: get rid of DPU_CTL_SPLIT_DISPLAY in favour of proper ACTIVE_CTL support */ 41 static const struct dpu_ctl_cfg sm8150_ctl[] = { 42 { 43 .name = "ctl_0", .id = CTL_0, 44 .base = 0x1000, .len = 0x1e0, 45 .features = BIT(DPU_CTL_ACTIVE_CFG) | BIT(DPU_CTL_SPLIT_DISPLAY), 46 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 9), 47 }, { 48 .name = "ctl_1", .id = CTL_1, 49 .base = 0x1200, .len = 0x1e0, 50 .features = BIT(DPU_CTL_ACTIVE_CFG) | BIT(DPU_CTL_SPLIT_DISPLAY), 51 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 10), 52 }, { 53 .name = "ctl_2", .id = CTL_2, 54 .base = 0x1400, .len = 0x1e0, 55 .features = BIT(DPU_CTL_ACTIVE_CFG), 56 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 11), 57 }, { 58 .name = "ctl_3", .id = CTL_3, 59 .base = 0x1600, .len = 0x1e0, 60 .features = BIT(DPU_CTL_ACTIVE_CFG), 61 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 12), 62 }, { 63 .name = "ctl_4", .id = CTL_4, 64 .base = 0x1800, .len = 0x1e0, 65 .features = BIT(DPU_CTL_ACTIVE_CFG), 66 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 13), 67 }, { 68 .name = "ctl_5", .id = CTL_5, 69 .base = 0x1a00, .len = 0x1e0, 70 .features = BIT(DPU_CTL_ACTIVE_CFG), 71 .intr_start = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 23), 72 }, 73 }; 74 75 static const struct dpu_sspp_cfg sm8150_sspp[] = { 76 { 77 .name = "sspp_0", .id = SSPP_VIG0, 78 .base = 0x4000, .len = 0x1f0, 79 .features = VIG_SDM845_MASK, 80 .sblk = &dpu_vig_sblk_qseed3_1_4, 81 .xin_id = 0, 82 .type = SSPP_TYPE_VIG, 83 .clk_ctrl = DPU_CLK_CTRL_VIG0, 84 }, { 85 .name = "sspp_1", .id = SSPP_VIG1, 86 .base = 0x6000, .len = 0x1f0, 87 .features = VIG_SDM845_MASK, 88 .sblk = &dpu_vig_sblk_qseed3_1_4, 89 .xin_id = 4, 90 .type = SSPP_TYPE_VIG, 91 .clk_ctrl = DPU_CLK_CTRL_VIG1, 92 }, { 93 .name = "sspp_2", .id = SSPP_VIG2, 94 .base = 0x8000, .len = 0x1f0, 95 .features = VIG_SDM845_MASK, 96 .sblk = &dpu_vig_sblk_qseed3_1_4, 97 .xin_id = 8, 98 .type = SSPP_TYPE_VIG, 99 .clk_ctrl = DPU_CLK_CTRL_VIG2, 100 }, { 101 .name = "sspp_3", .id = SSPP_VIG3, 102 .base = 0xa000, .len = 0x1f0, 103 .features = VIG_SDM845_MASK, 104 .sblk = &dpu_vig_sblk_qseed3_1_4, 105 .xin_id = 12, 106 .type = SSPP_TYPE_VIG, 107 .clk_ctrl = DPU_CLK_CTRL_VIG3, 108 }, { 109 .name = "sspp_8", .id = SSPP_DMA0, 110 .base = 0x24000, .len = 0x1f0, 111 .features = DMA_SDM845_MASK, 112 .sblk = &dpu_dma_sblk, 113 .xin_id = 1, 114 .type = SSPP_TYPE_DMA, 115 .clk_ctrl = DPU_CLK_CTRL_DMA0, 116 }, { 117 .name = "sspp_9", .id = SSPP_DMA1, 118 .base = 0x26000, .len = 0x1f0, 119 .features = DMA_SDM845_MASK, 120 .sblk = &dpu_dma_sblk, 121 .xin_id = 5, 122 .type = SSPP_TYPE_DMA, 123 .clk_ctrl = DPU_CLK_CTRL_DMA1, 124 }, { 125 .name = "sspp_10", .id = SSPP_DMA2, 126 .base = 0x28000, .len = 0x1f0, 127 .features = DMA_CURSOR_SDM845_MASK, 128 .sblk = &dpu_dma_sblk, 129 .xin_id = 9, 130 .type = SSPP_TYPE_DMA, 131 .clk_ctrl = DPU_CLK_CTRL_DMA2, 132 }, { 133 .name = "sspp_11", .id = SSPP_DMA3, 134 .base = 0x2a000, .len = 0x1f0, 135 .features = DMA_CURSOR_SDM845_MASK, 136 .sblk = &dpu_dma_sblk, 137 .xin_id = 13, 138 .type = SSPP_TYPE_DMA, 139 .clk_ctrl = DPU_CLK_CTRL_DMA3, 140 }, 141 }; 142 143 static const struct dpu_lm_cfg sm8150_lm[] = { 144 { 145 .name = "lm_0", .id = LM_0, 146 .base = 0x44000, .len = 0x320, 147 .features = MIXER_SDM845_MASK, 148 .sblk = &sdm845_lm_sblk, 149 .lm_pair = LM_1, 150 .pingpong = PINGPONG_0, 151 .dspp = DSPP_0, 152 }, { 153 .name = "lm_1", .id = LM_1, 154 .base = 0x45000, .len = 0x320, 155 .features = MIXER_SDM845_MASK, 156 .sblk = &sdm845_lm_sblk, 157 .lm_pair = LM_0, 158 .pingpong = PINGPONG_1, 159 .dspp = DSPP_1, 160 }, { 161 .name = "lm_2", .id = LM_2, 162 .base = 0x46000, .len = 0x320, 163 .features = MIXER_SDM845_MASK, 164 .sblk = &sdm845_lm_sblk, 165 .lm_pair = LM_3, 166 .pingpong = PINGPONG_2, 167 .dspp = DSPP_2, 168 }, { 169 .name = "lm_3", .id = LM_3, 170 .base = 0x47000, .len = 0x320, 171 .features = MIXER_SDM845_MASK, 172 .sblk = &sdm845_lm_sblk, 173 .lm_pair = LM_2, 174 .pingpong = PINGPONG_3, 175 .dspp = DSPP_3, 176 }, { 177 .name = "lm_4", .id = LM_4, 178 .base = 0x48000, .len = 0x320, 179 .features = MIXER_SDM845_MASK, 180 .sblk = &sdm845_lm_sblk, 181 .lm_pair = LM_5, 182 .pingpong = PINGPONG_4, 183 }, { 184 .name = "lm_5", .id = LM_5, 185 .base = 0x49000, .len = 0x320, 186 .features = MIXER_SDM845_MASK, 187 .sblk = &sdm845_lm_sblk, 188 .lm_pair = LM_4, 189 .pingpong = PINGPONG_5, 190 }, 191 }; 192 193 static const struct dpu_dspp_cfg sm8150_dspp[] = { 194 { 195 .name = "dspp_0", .id = DSPP_0, 196 .base = 0x54000, .len = 0x1800, 197 .features = DSPP_SC7180_MASK, 198 .sblk = &sdm845_dspp_sblk, 199 }, { 200 .name = "dspp_1", .id = DSPP_1, 201 .base = 0x56000, .len = 0x1800, 202 .features = DSPP_SC7180_MASK, 203 .sblk = &sdm845_dspp_sblk, 204 }, { 205 .name = "dspp_2", .id = DSPP_2, 206 .base = 0x58000, .len = 0x1800, 207 .features = DSPP_SC7180_MASK, 208 .sblk = &sdm845_dspp_sblk, 209 }, { 210 .name = "dspp_3", .id = DSPP_3, 211 .base = 0x5a000, .len = 0x1800, 212 .features = DSPP_SC7180_MASK, 213 .sblk = &sdm845_dspp_sblk, 214 }, 215 }; 216 217 static const struct dpu_pingpong_cfg sm8150_pp[] = { 218 { 219 .name = "pingpong_0", .id = PINGPONG_0, 220 .base = 0x70000, .len = 0xd4, 221 .features = PINGPONG_SM8150_MASK, 222 .sblk = &sdm845_pp_sblk, 223 .merge_3d = MERGE_3D_0, 224 .intr_done = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 8), 225 }, { 226 .name = "pingpong_1", .id = PINGPONG_1, 227 .base = 0x70800, .len = 0xd4, 228 .features = PINGPONG_SM8150_MASK, 229 .sblk = &sdm845_pp_sblk, 230 .merge_3d = MERGE_3D_0, 231 .intr_done = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 9), 232 }, { 233 .name = "pingpong_2", .id = PINGPONG_2, 234 .base = 0x71000, .len = 0xd4, 235 .features = PINGPONG_SM8150_MASK, 236 .sblk = &sdm845_pp_sblk, 237 .merge_3d = MERGE_3D_1, 238 .intr_done = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 10), 239 }, { 240 .name = "pingpong_3", .id = PINGPONG_3, 241 .base = 0x71800, .len = 0xd4, 242 .features = PINGPONG_SM8150_MASK, 243 .sblk = &sdm845_pp_sblk, 244 .merge_3d = MERGE_3D_1, 245 .intr_done = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 11), 246 }, { 247 .name = "pingpong_4", .id = PINGPONG_4, 248 .base = 0x72000, .len = 0xd4, 249 .features = PINGPONG_SM8150_MASK, 250 .sblk = &sdm845_pp_sblk, 251 .merge_3d = MERGE_3D_2, 252 .intr_done = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 30), 253 }, { 254 .name = "pingpong_5", .id = PINGPONG_5, 255 .base = 0x72800, .len = 0xd4, 256 .features = PINGPONG_SM8150_MASK, 257 .sblk = &sdm845_pp_sblk, 258 .merge_3d = MERGE_3D_2, 259 .intr_done = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR2, 31), 260 }, 261 }; 262 263 static const struct dpu_merge_3d_cfg sm8150_merge_3d[] = { 264 { 265 .name = "merge_3d_0", .id = MERGE_3D_0, 266 .base = 0x83000, .len = 0x8, 267 }, { 268 .name = "merge_3d_1", .id = MERGE_3D_1, 269 .base = 0x83100, .len = 0x8, 270 }, { 271 .name = "merge_3d_2", .id = MERGE_3D_2, 272 .base = 0x83200, .len = 0x8, 273 }, 274 }; 275 276 static const struct dpu_dsc_cfg sm8150_dsc[] = { 277 { 278 .name = "dsc_0", .id = DSC_0, 279 .base = 0x80000, .len = 0x140, 280 .features = BIT(DPU_DSC_OUTPUT_CTRL), 281 }, { 282 .name = "dsc_1", .id = DSC_1, 283 .base = 0x80400, .len = 0x140, 284 .features = BIT(DPU_DSC_OUTPUT_CTRL), 285 }, { 286 .name = "dsc_2", .id = DSC_2, 287 .base = 0x80800, .len = 0x140, 288 .features = BIT(DPU_DSC_OUTPUT_CTRL), 289 }, { 290 .name = "dsc_3", .id = DSC_3, 291 .base = 0x80c00, .len = 0x140, 292 .features = BIT(DPU_DSC_OUTPUT_CTRL), 293 }, 294 }; 295 296 static const struct dpu_wb_cfg sm8150_wb[] = { 297 { 298 .name = "wb_2", .id = WB_2, 299 .base = 0x65000, .len = 0x2c8, 300 .features = WB_SM8250_MASK, 301 .format_list = wb2_formats_rgb, 302 .num_formats = ARRAY_SIZE(wb2_formats_rgb), 303 .clk_ctrl = DPU_CLK_CTRL_WB2, 304 .xin_id = 6, 305 .vbif_idx = VBIF_RT, 306 .maxlinewidth = 4096, 307 .intr_wb_done = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 4), 308 }, 309 }; 310 311 static const struct dpu_intf_cfg sm8150_intf[] = { 312 { 313 .name = "intf_0", .id = INTF_0, 314 .base = 0x6a000, .len = 0x280, 315 .features = INTF_SC7180_MASK, 316 .type = INTF_DP, 317 .controller_id = MSM_DP_CONTROLLER_0, 318 .prog_fetch_lines_worst_case = 24, 319 .intr_underrun = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 24), 320 .intr_vsync = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 25), 321 }, { 322 .name = "intf_1", .id = INTF_1, 323 .base = 0x6a800, .len = 0x2bc, 324 .features = INTF_SC7180_MASK, 325 .type = INTF_DSI, 326 .controller_id = MSM_DSI_CONTROLLER_0, 327 .prog_fetch_lines_worst_case = 24, 328 .intr_underrun = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 26), 329 .intr_vsync = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 27), 330 .intr_tear_rd_ptr = DPU_IRQ_IDX(MDP_INTF1_TEAR_INTR, 2), 331 }, { 332 .name = "intf_2", .id = INTF_2, 333 .base = 0x6b000, .len = 0x2bc, 334 .features = INTF_SC7180_MASK, 335 .type = INTF_DSI, 336 .controller_id = MSM_DSI_CONTROLLER_1, 337 .prog_fetch_lines_worst_case = 24, 338 .intr_underrun = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 28), 339 .intr_vsync = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 29), 340 .intr_tear_rd_ptr = DPU_IRQ_IDX(MDP_INTF2_TEAR_INTR, 2), 341 }, { 342 .name = "intf_3", .id = INTF_3, 343 .base = 0x6b800, .len = 0x280, 344 .features = INTF_SC7180_MASK, 345 .type = INTF_DP, 346 .controller_id = MSM_DP_CONTROLLER_1, 347 .prog_fetch_lines_worst_case = 24, 348 .intr_underrun = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 30), 349 .intr_vsync = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 31), 350 }, 351 }; 352 353 static const struct dpu_perf_cfg sm8150_perf_data = { 354 .max_bw_low = 12800000, 355 .max_bw_high = 12800000, 356 .min_core_ib = 2400000, 357 .min_llcc_ib = 800000, 358 .min_dram_ib = 800000, 359 .min_prefill_lines = 24, 360 .danger_lut_tbl = {0xf, 0xffff, 0x0}, 361 .safe_lut_tbl = {0xfff8, 0xf000, 0xffff}, 362 .qos_lut_tbl = { 363 {.nentry = ARRAY_SIZE(sm8150_qos_linear), 364 .entries = sm8150_qos_linear 365 }, 366 {.nentry = ARRAY_SIZE(sc7180_qos_macrotile), 367 .entries = sc7180_qos_macrotile 368 }, 369 {.nentry = ARRAY_SIZE(sc7180_qos_nrt), 370 .entries = sc7180_qos_nrt 371 }, 372 /* TODO: macrotile-qseed is different from macrotile */ 373 }, 374 .cdp_cfg = { 375 {.rd_enable = 1, .wr_enable = 1}, 376 {.rd_enable = 1, .wr_enable = 0} 377 }, 378 .clk_inefficiency_factor = 105, 379 .bw_inefficiency_factor = 120, 380 }; 381 382 static const struct dpu_mdss_version sm8150_mdss_ver = { 383 .core_major_ver = 5, 384 .core_minor_ver = 0, 385 }; 386 387 const struct dpu_mdss_cfg dpu_sm8150_cfg = { 388 .mdss_ver = &sm8150_mdss_ver, 389 .caps = &sm8150_dpu_caps, 390 .mdp = &sm8150_mdp, 391 .ctl_count = ARRAY_SIZE(sm8150_ctl), 392 .ctl = sm8150_ctl, 393 .sspp_count = ARRAY_SIZE(sm8150_sspp), 394 .sspp = sm8150_sspp, 395 .mixer_count = ARRAY_SIZE(sm8150_lm), 396 .mixer = sm8150_lm, 397 .dspp_count = ARRAY_SIZE(sm8150_dspp), 398 .dspp = sm8150_dspp, 399 .dsc_count = ARRAY_SIZE(sm8150_dsc), 400 .dsc = sm8150_dsc, 401 .pingpong_count = ARRAY_SIZE(sm8150_pp), 402 .pingpong = sm8150_pp, 403 .merge_3d_count = ARRAY_SIZE(sm8150_merge_3d), 404 .merge_3d = sm8150_merge_3d, 405 .wb_count = ARRAY_SIZE(sm8150_wb), 406 .wb = sm8150_wb, 407 .intf_count = ARRAY_SIZE(sm8150_intf), 408 .intf = sm8150_intf, 409 .vbif_count = ARRAY_SIZE(sdm845_vbif), 410 .vbif = sdm845_vbif, 411 .perf = &sm8150_perf_data, 412 }; 413 414 #endif 415